## High-mobility carbon-nanotube thin-film transistors on a polymeric substrate E. S. Snow, P. M. Campbell, and M. G. Ancona *Naval Research Laboratory, Washington, DC 20375* J. P. Novak Applied Nanotech, Inc., Austin, Texas 78758 (Received 22 September 2004; accepted 29 November 2004; published online 11 January 2005) We report the development of high-mobility carbon-nanotube thin-film transistors fabricated on a polymeric substrate. The active semiconducting channel in the devices is composed of a random two-dimensional network of single-walled carbon nanotubes (SWNTs). The devices exhibit a field-effect mobility of 150 cm²/Vs and a normalized transconductance of 0.5 mS/mm. The ratio of on-current ( $I_{on}$ ) to off-current ( $I_{off}$ ) is $\sim 100$ and is limited by metallic SWNTs in the network. With electronic purification of the SWNTs and improved gate capacitance we project that the transconductance can be increased to $\sim 10-100$ mS/mm with a significantly higher value of $I_{on}/I_{off}$ , thus approaching crystalline semiconductor-like performance on polymeric substrates. © 2005 American Institute of Physics. [DOI: 10.1063/1.1854721] Researchers are currently developing thin-film transistors (TFTs) using various organic semiconductors in order to construct electronics on polymeric materials for such "macroelectronic" applications as lightweight flexible displays, smart materials, inexpensive radio frequency identification, etc., whereby the performance metric is not driven by Moore's law scaling as in conventional microelectronics but is instead determined by the low-cost per unit area and the compatibility with large-area, noncrystalline substrates. <sup>1</sup> The goal is to eventually use fabrication techniques analogous to printing technology to produce inexpensive electronics on flexible sheets. However, the available semiconducting materials for these applications such as amorphous or organic semiconductors have relatively low electron mobilities and are unsuitable for higher speed applications. <sup>1,2</sup> We recently proposed an alternative semiconducting material for such applications that consists of a two-dimensional random network of single-walled carbon nanotubes (SWNTs).3 Individual SWNTs are known to possess an extremely high electron mobility, $\mu > 10\,000\,\mathrm{cm}^2/\mathrm{Vs}$ , operate at high frequencies >1 GHz,<sup>5,6</sup> and can be deposited from solution onto polymeric substrates.<sup>7,8</sup> A major roadblock for using SWNTs in nano- or microelectronic applications is the lack of a manufacturable process to precisely assemble SWNTs into small devices. The use of random networks of SWNTs circumvents this issue for relatively large-area macroelectronic devices [device area ≥ 1/(nanotube density)] since the devices then exhibit the averaged properties of a large number of random individual SWNTs. We have found that such SWNT networks are electrically continuous over arbitrarily large areas and that we can fabricate the networks into devices with high yield using conventional processing techniques.<sup>3</sup> Our initial devices, which were fabricated on an amorphous SiO<sub>2</sub> substrate, exhibited a tenfold higher fieldeffect mobility ( $\mu \sim 10 \text{ cm}^2/\text{Vs}$ ) than amorphous Si (a-Si) TFTs<sup>2</sup> indicating the potential of this new material for use as the active semiconducting material for macroelectronic devices. Similar results have been achieved with such random network SWNT transistors fabricated on flexible polymeric substrates.<sup>9,10</sup> In a somewhat similar approach, recent work has succeeded in fabricating thin-film transistors using an array of parallel semiconductor nanowires as the active electronic material. These semiconductor nanowire TFTs achieved a $\mu$ =119 cm²/Vs and a normalized transconductance of 0.09 mS/mm. These values compare favorably to those observed in a-Si TFTs where $\mu$ =1 cm²/Vs and $g_m$ =0.01 mS/mm are typical. This result, along with those described above, indicate that networks and/or arrays of highmobility SWNTs or semiconducting nanowires are promising nanomaterials for macroelectronic applications. In this letter we report a significant improvement in the performance of SWNT TFTs fabricated on a polymeric substrate. We have achieved a normalized transconductance of 0.5 mS/mm for a 7-µm-channel length SWNT TFT operated at $V_{SD}$ =-1.5 V. The field-effect mobility of the device is 150 cm²/Vs which approaches the mobility of a p-type crystalline Si MOSFET. We also discuss the device design and material improvements required for further performance gains. As techniques are developed to electronically purify SWNTs we predict that it will be possible to produce SWNT TFTs with a normalized transconductance in the range of 10-100 mS/mm, thus approaching single-crystal semiconductor performance on polymeric substrates. We fabricated the SWNT TFTs using the following process. A 10-µm-thick layer of polyimide was spin coated onto a silicon wafer and cured in a nitrogen ambient in stages of 100 °C steps for 1 h each to a maximum temperature of 300 °C. Gate metal fingers and contact pads were formed on the polyimide surface by electron beam deposition and liftoff of 25 nm of Ti. These gate metal fingers were covered with 100-nm-thick gate dielectric pads of silcon oxide by electron-beam evaporation and liftoff of fused silica. The wafer was soaked for 1 h in a 3%-5% solution by volume of 3-aminopropyl trimethoxysilane. The wafer was blown dry and then soaked in a solution SWNTs prepared in the following manner: (a) 1% by weight of sodium dodecyl sulfate (SDS) was mixed in water and ultrasonicated until dissolved; (b) one mg/ml of SWNT powder (Carbolex as-grown SWNTs) was added and ultrasonicated at 10 W for 45 min; | Public reporting burden for the coll<br>maintaining the data needed, and concluding suggestions for reducing<br>VA 22202-4302. Respondents shot<br>does not display a currently valid Concerns. | ompleting and reviewing the collect<br>this burden, to Washington Headqu<br>ald be aware that notwithstanding an | tion of information. Send commentarters Services, Directorate for Inf | s regarding this burden estimate formation Operations and Reports | or any other aspect of the s, 1215 Jefferson Davis | his collection of information,<br>Highway, Suite 1204, Arlington | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------| | 1. REPORT DATE SEP 2004 | | 2. REPORT TYPE | | 3. DATES COVE<br>00-00-2004 | RED<br>4 to 00-00-2004 | | 4. TITLE AND SUBTITLE | | 5a. CONTRACT NUMBER | | | | | High-mobility carbon-nanotube thin-film transistors on a polymeric substrate | | | | 5b. GRANT NUMBER | | | | | | | 5c. PROGRAM ELEMENT NUMBER | | | 6. AUTHOR(S) | | | | 5d. PROJECT NUMBER | | | | | | | 5e. TASK NUMBER | | | | | | | 5f. WORK UNIT NUMBER | | | 7. PERFORMING ORGANIZATION NAME(S) AND ADDRESS(ES) Naval Research Laboratory,4555 Overlook Avenue SW,Washington,DC,20375 | | | | 8. PERFORMING ORGANIZATION<br>REPORT NUMBER | | | 9. SPONSORING/MONITORING AGENCY NAME(S) AND ADDRESS(ES) | | | | 10. SPONSOR/MONITOR'S ACRONYM(S) | | | | | | | 11. SPONSOR/MONITOR'S REPORT<br>NUMBER(S) | | | 12. DISTRIBUTION/AVAIL Approved for publ | | ion unlimited | | | | | 13. SUPPLEMENTARY NO | TES | | | | | | 14. ABSTRACT | | | | | | | 15. SUBJECT TERMS | | | | | | | 16. SECURITY CLASSIFIC | ATION OF: | | 17. LIMITATION OF ABSTRACT | 18. NUMBER<br>OF PAGES | 19a. NAME OF<br>RESPONSIBLE PERSON | | a. REPORT<br><b>unclassified</b> | b. ABSTRACT<br><b>unclassified</b> | c. THIS PAGE<br>unclassified | Same as Report (SAR) | 3 | RESI ONSIDEL I ERSON | **Report Documentation Page** Form Approved OMB No. 0704-0188 FIG. 1. (Color) Optical image of a flexible, curled film of SWNT TFTs constructed on a 10-µm-thick film of polyimide. The lower inset shows the same film supported by a glass substrate. The upper inset is a magnified image of an individual TFT. (c) the solution was centrifuged for 1 h at 12 000 g, and the liquid was decanted, leaving behind sediment formed by centrifugation; (d) the centrifugation and decanting process was repeated until no sediment formed. The wafer was removed from the CNT solution and blown dry when a continuous nanotube network has formed ( $\sim 50-100$ h in the CNT solution) as determined by test pieces treated exactly as the device wafer and periodically removed to check sheet resistance. This leaves the entire wafer coated with the SWNT network. The wafer was then soaked in DI water for at least 1 h to remove any residual SDS. Source-drain contact pads were formed by electron-beam evaporation and liftoff of 100 nm of titanium. A photoresist layer was patterned to cover the active area of the devices, and a commercial CO<sub>2</sub> snowjet from Applied Surface Technologies was used to remove all SWNTs not protected by the photoresist. Figure 1 shows an optical micrograph of an array of devices on a freestanding film of the polyimide after it was peeled from the Si substrate. Figure 2(a) and 2(b) show the device characteristics for a typical SWNT TFT fabricated with a channel length, $L_{SD}$ =7 $\mu$ m, and a channel width, $W=130 \mu$ m. The normalized device transconductance ( $\equiv g_m/W$ ) is 0.5 mS/mm at $V_D$ =-1.5 V and the current on-to-off ratio is 70 at $V_D$ =0.01 V. Note that the transconductance is scaled by the full width of source-drain channel, W. Commonly in such SWNT or nanowire devices the transconductance is normalized by the width of the SWNTs/nanowires which results in a much larger value because the percentage surface coverage of SWNTs/nanowires is typically very low (<1%). The value we report is more useful for comparison to competing TFT technologies while the latter method reveals the high performance capabilities of the individual SWNTs/nanowires in such devices. Although the exact number of current paths in our network devices is difficult to count, we note that AFM images determine that the fill factor in our devices is $\sim 1\%$ , indicating that the current drive per conducting path in the SWNT network is quite high. From Fig. 2(b) and using the formula, $\mu$ device performance. It should be noted that researchers are $=L_{SD}^2g_m/C_GV_D$ , we calculate a field-effect mobility of making significant progress towards eliminating metallic Downloaded 05 Feb 2008 to 132.250.134.160. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp FIG. 2. (a) Drain current of a SWNT TFT vs the drain voltage measured at gate voltages ranging from -1.5 to 0.5 V in 0.25 V steps; (b) drain current vs gate voltage measured at a drain voltage of -0.01 V. Gate Voltage (V) 0.5 1.0 1.5 0.0 -10- -0.5 150 cm²/Vs at $V_D$ =0.01 V. In this analysis we used the full parallel-plate gate capacitance, $C_G$ = $\varepsilon W L_{SD}/L_{OX}$ , in estimating $\mu$ . This value of $C_G$ slightly overestimates the gate capacitance and correspondingly underestimates the mobility of the current paths in the SWNT network due to its low fill factor (see the discussion of the gate capacitance below). This mobility value approaches the field-effect mobility observed in p-type crystalline Si MOSFETs and demonstrates that SWNTs are a viable nanomaterial for high-performance electronics on polymeric substrates. The device transfer characteristics shown in Fig. 2(b) indicate an $I_{\rm on}/I_{\rm off}$ value of 70. This value is typical with values ranging from 400 to 50 observed in an array of ten devices. While a low off-state current is not required for amplifier applications, a high value of $I_{\rm on}/I_{\rm off}$ is required for switching or logic applications. The off-state leakage is caused by metallic and small-band-gap semiconducting nanotubes in the network that are not fully depleted by the gate bias. Attempts to increase the transconductance either by increasing the SWNT density or by decreasing the channel length lead to a reduced value of $I_{\rm on}/I_{\rm off}$ as the percentage of metallic conduction paths increases. Consequently, the electronic purity of the SWNT source material is a major factor that currently limits additional improvement of our device performance. It should be noted that researchers are making significant progress towards eliminating metallic FIG. 3. Calculated values of the gate capacitance (circles) vs the % coverage of SWNTs for various gate oxide (SiO2) thicknesses ranging from 20 to 500 nm. The solid lines are guides for the eye. nanotubes by a variety of techniques that include selectively removing metallic SWNTs from the source material 11-19 or by chemically converting the metallic SWNTs into semiconducting ones. 20 As these primarily semiconducting SWNT source materials become available, the SWNT density can be increased significantly while also achieving a high value of $I_{\rm on}/I_{\rm off}$ that is necessary for switching applications. An increased SWNT density coupled with a thinner gate dielectric would significantly increase the transconductance of SWNT TFTs. Figure 3 shows the results of a calculation<sup>21</sup> of the gate capacitance versus nanotube density for various SiO<sub>2</sub> gate oxide thicknesses that range from 500 to 20 nm. For low nanotube densities the gate capacitance increases in proportion to the density of nanotubes. However, as the spacing between nanotubes becomes comparable to the thickness of the gate oxide, the value of the gate capacitance saturates, approaching the value of a parallel-plate capacitor. This saturation of the gate capacitance occurs when the field lines from neighboring SWNTs begin to overlap. According to this calculation, increasing the nanotube density will produce a corresponding increase in the transconductance up until the mean distance between nanotubes approaches the oxide thickness, after which there is limited additional gain. For our 100-nm-thick gate oxide, the maximum transconductance will be achieved for nanotube surface coverages $\sim 1\%$ which is close to our observed coverage. In addition to increases in nanotube density, the gate capacitance can be increased by using high- $\kappa$ gate dielectrics such as HfO<sub>2</sub><sup>22-26</sup> or by using solid-state electrolytic gates.<sup>27</sup> It has been demonstrated that by using these materials the gate capacitance per nanotube can approach the quantum capacitance limit of 4 pF/cm. $^{22,28}$ Our model calculations indicate that our current gate capacitance/nanotube is $\sim$ 0.2 pF/cm indicating that there is room for an order of magnitude increase in gate capacitance per SWNT by using such materials. Coupling this capacitance increase with a density increase to $\sim 10\%$ surface coverage, <sup>29</sup> we can reasonably expect to achieve SWNT TFTs with a transconductance in the range of 10-100 mS/mm. In conclusion, we have fabricated high-mobility TFTs on a polyimide substrate using a random network of SWNTs as the active semiconducting material. The transistors exhibit a transconductance and field-effect mobility that is approximately two orders of magnitude larger than a-Si-based TFTs. With the anticipated development of electronically pure SWNT source materials and the use of advanced gate materials the TFT performance can be improved even further. Thus, the use of high-mobility nanomaterials is a promising approach to realizing high-performance macroelectronic devices and circuits on large-area polymeric substrates. The authors gratefully acknowledge supported by the DARPA Macroelectronics Program and the Office of Naval Research. - <sup>1</sup>For a review see: S. R. Forrest, Nature (London) 428, 911 (2004). - <sup>2</sup>O. Madelung, Technology and Applications of Amorphous Silicon (Springer, Berlin, 2000). - <sup>3</sup>E. S. Snow, J. P. Novak, D. Park, and P. M. Campbell, Appl. Phys. Lett. 82, 2145 (2003). - <sup>4</sup>T. Durkop, S. A. Getty, E. Cobas, and M. S. Fufrer, Nano Lett. 4, 35 - <sup>5</sup>S. D. Li, Z. Yu, S. F. Yen, W. C. Tang, and P. J. Burke, Nano Lett. 4, 753 - <sup>6</sup>J. Appenzeller and D. J. Frank, Appl. Phys. Lett. **84**, 1771 (2004). - <sup>7</sup>N. Saran, K. Parikh, D. S. Suh, E. Munoz, H. Kolla, and S. K. Manohar, J. Am. Chem. Soc. 126, 4462 (2004). - <sup>8</sup>J. P. Novak, M. D. Lay, F. K. Perkins, and E. S. Snow, Solid-State Electron. 48, 1753 (2004). - <sup>9</sup>K. Bradley, J. C. P. Gabriel, and G. Gruner, Nano Lett. 3, 1353 (2003). - <sup>10</sup>E. S. Snow, J. P. Novak, M. D. Lay, E. H. Houser, and P. M. Campbell, J. Vac. Sci. Technol. B 22, 1990 (2004). - <sup>11</sup>X. Duan, C. Niu, V. Sahi, J. Chen, J. W. Parce, S. Empedocles, and J. L. Goldman, Nature (London) 425, 274 (2003). - <sup>12</sup>D. Chattopadhyay, I. Galeska, and F. Papadimitrakopoulos, J. Am. Chem. Soc. 125, 3370 (2003). - <sup>13</sup>M. S. Strano, C. A. Dyke, M. L. Usrey, P. W. Barone, M. J. Allen, H. W. Shan, C. Kittrell, R. H. Hauge, J. M. Tour, and R. E. Smalley, Science **301**. 1519 (2003). - <sup>14</sup>M. Zheng, A. Jagota, M. S. Strano, A. P. Santos, P. Barone, S. G. Chou, B. A. Diner, M. S. Dresselhaus, R. S. McLean, G. B. Onoa, G. G. Samsonidze, E. D. Semke, M. Usrey, and D. J. Walls, Science 302, 1545 - <sup>15</sup>R. Krupke, F. Hennrich, H. von Lohneysen, and M. M. Kappes, Science 301, 344 (2003). - <sup>16</sup>Z. Chen, X. Du, M.-H. Du, C. D. Rancken, H.-P. Cheng, and A. G. Rinzler, Nano Lett. 3, 1245 (2003). - <sup>17</sup>H. Li, B. Zhou, Y. Lin, L. Gu, W. Wang, K. A. S. Fernando, S. Kumar, L. F. Allard, and Y.-P. Sun, J. Am. Chem. Soc. 126, 1014 (2004). - <sup>18</sup>K. Balasubramanian, R. Sordan, M. Burghard, and K. Kern, Nano Lett. 4, 827 (2004). - <sup>19</sup>L. An, A. Fu, C. G. Lu, and J. Liu, J. Am. Chem. Soc. **126**, 10520 (2004). <sup>20</sup>K. S. Kim, D. J. Bae, J. R. Kim, K. A. Park, S. C. Lim, J. J. Kim, W. B. Choi, C. Y. Park, and Y. H. Lee, Adv. Mater. (Weinheim, Ger.) 14, 1818 (2002) - <sup>21</sup>J. Guo, S. Goasguen, M. Lundstrom, and S. Datta, Appl. Phys. Lett. 81, 1486 (2002). - <sup>22</sup>B. M. Kim, T. Brintlinger, E. Cobas, M. S. Fuhrer, H. Zheng, Z. Yu, R. Droopad, J. Ramdani, and K. Eisenbeiser, Appl. Phys. Lett. 84, 1946 - <sup>23</sup>J. Appenzeller, J. Knoch, V. Derycke, R. Martel, S. Wind, and Ph. Avouris, Phys. Rev. Lett. 89, 126801 (2002). - <sup>24</sup>A. Bachtold, P. Hadley, T. Nakanishi, and C. Dekker, Science **294**, 1317 (2001). - <sup>25</sup>A. Javey, H. Kim, M. Brink, Q. Wang, A. Ural, J. Guo, P. McIntyre, P. McEuen, M. Lundstrom, and H. Dai, Nat. Mater. 1, 241 (2002). - <sup>26</sup>A. Javey, J. Guo, D. B. Farmer, Q. Wang, D. Wang, R. G. Gordon, M. Lundstrom, and H. Dai, Nano Lett. 4, 447 (2004). - <sup>27</sup>C. G. Lu, Q. Fu, S. M. Huang, and J. Liu, Nano Lett. 4, 623 (2004). - <sup>28</sup>S. Rosenblatt, Y. Yaish, J. Park, J. Gore, V. Sazonova, and P. McEuen, Nano Lett. 2, 869 (2002). - $^{29}$ Upper limit of the % coverage is likely to be <100% because of the tendency for SWNTs to bundle when deposited at high densities.