# Multichip Modules Including Processing A Literature Survey by Timothy E. Griffin ARL-MR-257 August 1995 19950906 048 DTIC QUALITY INSPECTED 5 The findings in this report are not to be construed as an official Department of the Army position unless so designated by other authorized documents. Citation of manufacturer's or trade names does not constitute an official endorsement or approval of the use thereof. Destroy this report when it is no longer needed. Do not return it to the originator. ## REPORT DOCUMENTATION PAGE Form Approved OMB No. 0704-0188 Public reporting burden for this collection of information is estimated to average 1 hour per response, including the time for reviewing instructions, searching existing data sources, gathering and maintaining the data needed, and completing and reviewing the collection of information. Send comments regarding this burden estimate or any other aspect of this collection of information, including suggestions for reducing this burden, to Washington Headquarters Services, Directorate for Information Operations and Reports, 1215 Jefferson Davis Highway, Suite 1204, Arlington, VA 22202-4302, and to the Office of Management and Budget, Paperwork Reduction Project (0704-0188), Washington, DC 20503. | 1. AGENCY USE ONLY (Leave blank) | 2. REPORT DATE | 3. REPORT TY | 3. REPORT TYPE AND DATES COVERED Final, October 1993–September 1994 | | | |--------------------------------------------------------------|------------------------------|--------------------------|---------------------------------------------------------------------|--|--| | | August 1995 | Final, Oc | | | | | 4. TITLE AND SUBTITLE | 1. | <u> </u> | 5. FUNDING NUMBERS | | | | Multichip Modules Includ | PE: 62901 | | | | | | 6. AUTHOR(S) | | | | | | | Timothy E. Griffin | | | | | | | 7. PERFORMING ORGANIZATION NAME(S<br>U.S. Army Research Labo | | <u></u> | 8. PERFORMING ORGANIZATION<br>REPORT NUMBER | | | | Attn: AMSRL-WT-NG | natory: | | ARL-MR-257 | | | | 2800 Powder Mill Road | | | , <b>.</b> 23, | | | | Adelphi, MD 20783-1197 | 7 | | | | | | 9. SPONSORING/MONITORING AGENCY N | | | 10. SPONSORING/MONITORING | | | | Naval Surface Weapons C | | | AGENCY REPORT NUMBER | | | | White Oak, MD 20910 | Lenter | | | | | | White Oak, MD 20910 | | | | | | | 11. SUPPLEMENTARY NOTES | | | | | | | AMS code: 602901.0000 | | | | | | | ARL PR: 425226 | | | | | | | 12a. DISTRIBUTION/AVAILABILITY STATE | EMENT , | | 12b. DISTRIBUTION CODE , | | | | Approved for public relea | se: distribution unlimited. | | | | | | Approved for pastic relea | ise, alstribution allimited | | | | | | | | | | | | | 13. ABSTRACT (Maximum 200 words) | | | · · · · · · · · · · · · · · · · · · · | | | | | ratura on multichin module | s (MCMs) the foc | us was on the types of MCMs | | | | | | | cting integrated circuit chips | | | | | | | lity, size, and life-cycle cost, if | | | | | | | e each MCM type. Each MCM | | | | | drawbacks. Known good di | | | | | | | be evaluated for each fabric | | er design, and desquate | | | | production relative mater | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ů. | | | | | | | | | | | | 14. SUBJECT TERMS | 15. NUMBER OF PAGES 26 | | | | | | packaging, multichip mod | 16. PRICE CODE | | | | | | 17. SECURITY CLASSIFICATION | 18. SECURITY CLASSIFICATION | 19. SECURITY CLASSIFIC | CATION 20. LIMITATION OF ABSTRACT | | | | of report<br>Unclassified | OF THIS PAGE Unclassified | OF ABSTRACT Unclassified | UL | | | # Contents | 1. | Introduction | . 5 | |------------------------------|--------------------------------------------------------|--------------------| | 2. | Basics of MCM Design 2.1 MCM Types by Substrate | . 6<br>. 7 | | 3. | Types of MCMs 3.1 MCM-L (Laminate) | . 8<br>11 | | 4. | Consideration of Advantages for Implementation | 13 | | 5. | Processing and its Materials | 15 | | 6. | Difficulties with MCMs 6.1 Testing 6.2 Known Good Dice | 19 | | 7. | Design and CAD Requirements | 20 | | 8. | Conclusions | 21 | | Re | eferences | 21 | | Di | stribution | 25 | | | Tables | | | 2. I<br>3. S<br>4. I<br>5. I | Characteristics of MCM basic types | 9<br>9<br>10<br>12 | | Acces | sion For | | 16:2 | |-------|----------|-------|------| | NTIS | GRA&I | Ø | -isi | | DIIC | TAB | | | | Unaan | Deograp | | 1 | | Justi | fication | | | | | ibution | Codes | | | Biot/ | Avail & | | | ## 1. Introduction This report surveys the literature on multichip modules (MCMs) for packaging and interconnecting multiple integrated circuits. It discusses processing, materials, and problems with obtaining known good dice (KGD), and briefly reviews testing problems. Packaging for integrated circuits seeks to support their speed, input/output (I/O) count, reliability, and cost. After an Si integrated circuit or chip is fabricated and tested, the MCM approach to packaging may be considered. This technique, which uses planar and multilayer large-area processing, achieves denser electrical interconnection and better mechanical support of a set of chips than traditional single-chip packages can [1-3]. For advanced proposed circuits, MCMs may approach the speed and one-third the density of integrated circuits, which reduces the size and weight of packaging. MCM techniques increase the interconnection densities notably and may increase both the overall reliability and the speed of circuits. With proper design, the heat dissipation of the mix of chips may be better controlled. The MCM approach can also reduce the size, weight, parts count, and connectors required by the system design. Most MCM fabrication techniques can improve resistance to moisture, acceleration, and environmental effects. MCM advocates are usually optimistic about the potential of MCMs but do not yet claim that MCMs are ready to take over much of the packaging market. MCMs at this time are aimed at custom circuit designs. There is still limited experience with and knowledge of this design approach, its tradeoffs, and actual production. The supporting processes and fabrication experience are not structured for ready, routine use. The total manufacturing equipment requirements are not minor. Although it is not mentioned in the literature, we can imagine a generic common carrier design for up to some maximum number of multiple chips. Inclusion of more of a particular type of chip would increase the size (as of random access memory, cache memory, or number of processors) or the feature level. The MCM would be made with these and sealed, so additional chips would be outside that MCM. Such an approach would offer the advantages of MCMs to at least part of a system design. # 2. Basics of MCM Design An MCM provides high-density interconnections between usually bare active chips mounted on a supporting substrate and packaged as a group [4,5]. MCMs can give a higher density of chips, with shorter interconnections, for a major portion of a system than can other packaging schemes. Between chips, usually in one layer, four or more layers of metal interconnections are connected by vertical vias and separated by dielectric layers. A distinctly high 20 to 30 percent of the substrate area is covered by chips, as opposed to 1 to 5 percent in traditional printed wiring board (same as printed circuit board (PCB)) technology. Interconnection density and coverage between chips is typically high. There are generally at least 100 I/O leads to the MCM substrate package. MCMs have been described as "multiple bare chips attached to a common high-density substrate and packaged as a single interconnected group" [6]. The entire MCM is a sealed unit, not individual chips exposed to the environment. The most complex MCM-D (deposited dielectric) in 1990 was valued at \$386. In the year 2000, this amount is projected to be about \$71. In contrast, the older hybrid approach involves a package that contains at least an active semiconductor device and another component, usually on a thick-film or a thin-film substrate, and the associated passive devices needed for functionality. Hybrids emphasize passive devices and thicker interconnections, which do not readily permit circuit density. MCMs were first widely used in packaging for high-density telecommunication and computer systems [7]. Chips are attached flat on the MCM substrate, but to reduce propagation delay they may be stacked onto other layers. Chips could have all I/O pads along one edge; laminated with epoxy spacers into a single unit, such chips can also be flip-chip mounted on that edge by solder bumps. This approach is particularly attractive for memory, with its associated lower power dissipation. Chips can also be attached with tape-automated bonding (TAB) and laser-deposited interconnections. For this discussion, thick and thin films are defined by the following characteristics: Thick films are conductive, resistive, or insulating and are screen printed on insulating substrates such as 96-percent alumina. The substrates are fired at high temperature before the chips are attached. Thin films are usually photoimaged with photoresist and then selectively etched. Of the three typical layers, the bottom is used to form resistors and is used as an adhesion-promoting layer with the substrate; examples of this are nichrome or tantalum nitride (TaN). The middle layer is a dielectric such as polyimide. The top layer is a conductor such as electroplated Au on a thin seed layer, which is typically sputtered Au. Au is convenient for attaching leads by wire bonding and resists hostile environments. ## 2.1 MCM Types by Substrate The four technologies for fabricating MCMs are defined by substrate type. These types are MCM-L (laminate), MCM-C (ceramic), MCM-D (deposited dielectric), and MCM-Si (silicon), which is similar to MCM-D. These are the basic categories, but actually there is a continuum of MCM technologies. MCM-L is the simplest approach, typically using smaller interconnections than the normal PCB techniques [8]. This approach also sometimes uses thin-film conductors. MCM-C is thick film on cofired (with the screened paste) ceramic substrate. This technology is similar to single-die ceramic packages and hybrids. MCM-D uses thin-film metal layers and deposited dielectrics. MCM-D substrate may be ceramic or metal with a dielectric film. MCM-Si has single-crystal Si substrate and usually Al or Cu conductors and silicon dioxide dielectric. #### 2.2 Interconnections Several approaches may be used for interconnections. External or first-level connections may be wire-bond, TAB, flip-chip, and/or even flip-TAB for increased density. A flip-chip adhesive underfill may be used for solder-ball connections to spread thermal stress for increased reliability. This also provides lower inductance and noise [9]. The flip-chip technique may have an overlying structure to remove heat from the back; flip-chip and flip-TAB may have a final epoxy in the cavity above the substrate to enhance heat conduction [10]. First-level connections are between the chip and the common circuit base, which is the substrate in chip-on-board technology (bare chips wire-bonded to a PCB) and in MCM-L. When multiple layers are used, the common circuit base has the signal interconnection circuits as well as the power and ground distribution levels. The second level of connections is to the PCB. Here there may be a heat sink, mount, and transition from the MCM I/O to a larger pitch. A flip-chip connection has a size of fan-out to the wiring plane of only up to two times the die dimension and is reworkable [11]. Flip-chip has a connection failure rate in computers of $10^{-13}/(3600 \text{ s})$ , while wire bond is 1000 times that failure level. Thermocompression TAB or wire bonding has a typical fan-out size of four times the die dimension. The relative failure probabilities of contact bonds after $6 \times 10^8 \text{ s}$ (20 years) are $10^{-3}$ for mechanical connections, $10^{-4}$ for surface mount solder joint, $10^{-6}$ for wire bond or TAB, and $10^{-8}$ for connection to Si [5]. TAB is available for all types of MCM and permits device burn-in and testing at speed before assembly. This type of connection bonding is smaller, higher performance, and more expensive than wire bonding. In a process being developed for a TAB pitch of $100 \, \mu m$ to as small as $25 \, \mu m$ , laser light directed down fiber optics energizes a closed tip, for solderless metal-to-metal diffusion at the lead-to-pad interface [12]. ## 2.3 Comparisons MCM-C is either high- or low-temperature cofired ceramic (HTCC or LTCC). The relative dielectric constant is the ratio of the material dielectric constant $\varepsilon$ to the dielectric constant of vacuum $\varepsilon_0$ , or $\varepsilon/\varepsilon_0$ . Table 1 compares MCM types, in some cases for the highest such performance processing. The substrate I/O for MCM-D Si is by peripheral contacts, and for other MCM types may be by peripheral contacts and array contacts. The vendor base for MCM-L is large, for MCM-C is medium, and for MCM-D is small. Potential applications for MCM-L are broad, for MCM-C HTCC are claimed as medium, and for the rest are limited, at least with present technology. Technology for MCM-L and MCM-C is mature and for MCM-D is less mature. Table 1. Characteristics of MCM basic types. | | | | | | | <sup>7</sup> ia dimensio | ns | | |-----------------------|--------------|------------------|-----------------------------------------|------------------|----------------------------------|--------------------------|-------------------|---------------------| | Туре | ε/ε0 | Signal<br>layers | Linewidth<br>(µm) | Spacing<br>(µm) | Diameter<br>(µm) | Grid<br>(µm) | Pad/<br>diameter | Bonding<br>pad (µm) | | MCM-L | 3–5 | ≤15 | 75–150,<br>≥60 <sup>a</sup> | - 40–75 | 150–200 | 1250 <sup>a</sup> | 1.5 | 200–250 | | MCM-C<br>HTCC<br>LTCC | 9.6<br>4.8–8 | <u> </u> | 200–300<br>100–150,<br>≥75 <sup>a</sup> | 100–150<br>50–75 | —<br>125,<br>50–100 <sup>a</sup> | <u> </u> | <del>-</del><br>- | | | MCM-D | 2.4-4 | 5–10 | 100–150 | 50–75 | 25–75 | _ | _ | _ | | MCM-Si | 3.5–4 | ≤5 | 10–75,<br>≥8 a | 5–30 | 15,<br>8–25 a | 25–75 <sup>a</sup> | _ | _ | | | Pinout | Metal | Thermal conductivity | Area | Tooling and | Cos | st | |-----------------------|------------------------------|-----------|----------------------|--------------------|-------------|-----------------------|-----------------------| | Type | grid (μm) | layers | (W/cm°C) | (cm <sup>2</sup> ) | setup cost | Low volume | High volume | | MCM-L | 2540 | 1–50 | ≤0.15 | 6-500 | Low | Low | Low | | MCM-C<br>HTCC<br>LTCC | —<br>Staggered,<br>1000–2540 | —<br>1–75 | <br>0.20–3 | ≤225<br>≤225 | Low<br>High | Medium<br>Medium/high | Medium/high<br>Medium | | MCM-D | _ | 1–9 | <u></u> | ≤100 | Medium | High | Medium | | MCM-S | Peripheral,<br>630 | 1–8 | 0.5–1.5 | ≤200 | High | High | High | <sup>&</sup>lt;sup>a</sup>Values reported by Tummala [11] ## 3. Types of MCMs Substrate materials have a range of properties. Tables 2 and 3 give some of them. A new, very advanced substrate becoming available is the Norton Co. DiamaTorr<sup>TM</sup>, a 12.7-cm-diameter diamond substrate with a high thermal conductivity of 20 W/cm°C; it is also electrically insulating. The coefficient of thermal expansion (CTE) of diamond is $1 \times 10^{-6}$ /°C. This substrate has the potential for three-dimensional use, with numerous stacked layers and two faces as heat sinks, or possibly with liquid cooling. Another substrate is a strong diamond-Cu-Ag alloy, which has a high thermal conductivity of 4.2 W/cm°C, compared to 1.5 for Si; further development may increase this value [13]. The CTE can be matched almost to that of Si. #### 3.1 MCM-L (Laminate) MCM-L extends chip-on-board technology. In MCL-L, chips are usually limited in number and they are wire bonded thermosonically out to the Table 2. Characteristics of MCM substrates and dielectrics.a | Characteristic | $arepsilon/arepsilon_0$ | CTE <sup>b</sup><br>(10 <sup>-6</sup> /°C) | Fabrication<br>maximum<br>(°C) | Thermal conductivity (W/cm°C) | |------------------------------------|-------------------------|--------------------------------------------|--------------------------------|-------------------------------| | Aluminum nitride (AlN) | 8.8 | 6.6 | 1600 | typical 2 | | Mullite + glass | 5.9 | 3.5 | 1200 | 0.06 | | Borosilicate + alumina | 5.6 | 4 | 900 | 0.06 | | Lead borosilicate + alumina | 7.8 | 4.2 | 900 | 0.06 | | Glass-ceramic | 5 | 3 | 950 | 0.07 | | Composite SiO <sub>2</sub> + glass | 3.9 | 1.9 | 900 | 0.04 | | Epoxy resin | 4.7 | 140 | 200 | 0.001 | | Polyimide resin | 4.7 | <i>7</i> 5 | 300 | 0.001 | | Maleimide-styril resin | 3.7 | 68 | 250 | 0.001 | | Polyimide PMDA-ODA <sup>c</sup> | 3.5 | 25-40 | 400 | 0.002 | | Polyimide BPDA-ODA <sup>d</sup> | 3.0 | 26 | 400 | 0.002 | | Benzocyclobutene | 2.7 | 65 | 350 | 0.002 | | Polyphenyl quinone (PPQ) | 2.7 | 35 | 450 | 0.002 | Table 3. Some MCM-C and MCM-D substrates. | Substrate | ε/<br>at<br>1 MHz | ε <sub>0</sub><br>at<br>1 GHz | Dielectric<br>breakdown<br>(V/cm) | Thermal conductivity (W/cm°C) | CTE <sup>a</sup><br>(10 <sup>-6</sup> /°C) | |-------------------------|---------------------------------------|-------------------------------|-----------------------------------|---------------------------------------------|---------------------------------------------------------| | Alumina | 9.4<br>(10.7 at 9 | 10.1<br>9.9 GHz) | <i>7</i> 70 | 0.367 | 6.7 | | Beryllia | 6.9 6.8<br>(5.74 at 8.6 GHz) | | 230 | 2.5 | 7.5 | | Glass | _ | 5.84 | _ | 0.017 | 4.6 | | Quartz | 3.83 —<br>(3.82 at 6 GHz) | | 410 | 0.014 | 0.49 | | Sapphire | —<br>(9.39 at 1 | 9.39<br>10 GHz) | 190 | 0.417 | 5.6 (parallel to <i>c</i> -axis)<br>5.0 (perpendicular) | | Substrate<br>- | Bul<br>resisti<br>(10 <sup>10</sup> Ω | vity | Thickness<br>(cm) | Tensile<br>strength<br>(10 <sup>8</sup> Pa) | Surface<br>finish<br>(µm) | | Alumina | 3.16 | | 0.25–1 | <del></del> | 1 | | Beryllia | 10,00 | 00 | 0.635 | 1.6 | 15–20 | | Glass | 10,00 | 00 | 0.81,<br>1.63 | _ | 1 | | Quartz | 3.16 | *** | _ | 0.48 | 11 | | Sapphire | 10,0 | 00- | - | 4 | 1 | | <sup>a</sup> Coefficien | t of therma | al expansi | on. | | | <sup>&</sup>lt;sup>a</sup>Values reported by Tummala [11]. <sup>b</sup>Coefficient of thermal expansion. <sup>c</sup>Pyromellitic dianhydride oxydianiline. <sup>d</sup>Biphenyl tetracarboxylic dianhydride oxydianiline. substrate at room temperature. Substrate types are usually FR-4 epoxyglass laminate, bismaleimide triazine (BT) epoxy, polyimide, or cyanate ester, all in E-glass fabric (see table 4). A few epoxies are photoimageable. The $\varepsilon/\varepsilon_0$ is usually low for interconnection speed; a number as low as feasible is desired. Reliability is usually better for a higher glass transition temperature, $T_{\rm glass}$ [14]. Subsequent processing must not reach this glass transition temperature. The CTE, particularly in-plane, must be close or equal to that of nearby materials. There are between six and eight layers on the typical MCM; two are for signals, and the others are power, ground, and distribution or pad, which is Au for wire bonding. The ground plane is at least 13 $\mu$ m thick. Simple "C" stage laminate is 0.0106 cm thick, and single-ply prepeg (partially cured with sheet or resin in fabric) is thinner; when these are combined, even 10 to 12 layers are thinner than 0.16 cm. PCB technology has Cu foil on plastic laminate dielectric, which is glass fabric with epoxy resin. MCM-L adds the etching of thin conductors to a 76.2- $\mu$ m width and excimer laser drilling or ablation of vias as small as 152.4 $\mu$ m across. Cu can also be electroplated economically, such as through a 3- $\mu$ m-linewidth photoresist mask, or can be electroless (catalytically) plated on a seeding layer. Bonding can have 10- $\mu$ m wires on 40- $\mu$ m pitch; a 3500- $\mu$ m length has a controllable, low 175- $\mu$ m height. Chips may be mounted on both sides of the substrate. MCM-L laminates generally have poor heat conduction. The CTE of an Si die is $2.6 \times 10^{-6}/^{\circ}$ C and generally does not match that of the substrate. MCM-L is most often used in computer workstations and small equipment to 100 MHz with up to 25 chips, most of them memory chips. MCM-L is low cost and often cost-effective [14]. For a density not available with PCB, four layers with 100-μm lines and spaces and 300-μm vias can cost \$0.15/cm<sup>2</sup> (compare MCM-C at \$1.5/cm<sup>2</sup> and MCM-D at \$15/cm<sup>2</sup>). Chips can generally cover up to 40 percent of the substrate. The laminates Table 4. MCM-L typical substrates. | | ε/ | $\epsilon_0$ | Dielectric | 1 | | | | |----------------------|------------------|--------------|------------|----------|--------------|-----------------|----------| | Substrate | At << | At | loss | | (10–5/°C) | $T_{\rm glass}$ | Relative | | type <sup>a</sup> | 1 MHz | 1 MHz | at 1 MHz | In plane | Out of plane | (°C) | cost | | FR-4 epoxy | 4.8 <sup>c</sup> | 4.5 | 0.03 | 1.6 | 8 | 125 | 1 | | BT epoxy | 4.2 <sup>c</sup> | 4.1 | 0.02 | 1.4 | 7.5 | 180 | 1.8 | | Polyimide | 4.5 <sup>c</sup> | 4.5 | 0.01 | 1.3 | 7 | 250 | 3.5 | | Cyanate ester | 4.5 <sup>c</sup> | _ | _ | 1.5 | _ | 230 | 4.5 | | PCL 511 <sup>d</sup> | | 3.46 | 0.0003 | 1.5 | 8.5 | 190 | _ | <sup>&</sup>lt;sup>a</sup>All substrates are in E-glass fabric; resin content is 45 percent. <sup>&</sup>lt;sup>b</sup>Coefficient of thermal expansion. <sup>&</sup>lt;sup>c</sup>Resin content is not reported; probably 45 to 50 percent. <sup>&</sup>lt;sup>d</sup>Resin content is 50 percent. used in this process do not generally fracture very easily. The MCM may have perimeter pads for edge connection or pins, or have lands on the bottom for ball-grid array or pin-grid array connections. Epoxy overmolding or liquid-epoxy encapsulation is compatible with outside interconnections. The substrate may be the final package interconnection and may not need environmental protection. Assembly may be automated for quality, reliability, and lower cost. Chips are often bonded with epoxy having high strength and little hydrolyzable chlorine to corrode metallization. Power dissipation may exceed 0.32 W/cm² without thermal vias such as Cu or, sometimes, insulating SiO<sub>2</sub>. An emerging technology, MCM-L/D is defined as using MCM-L processing for most steps and a layer or more of surface MCM-D processing for more performance. It has interconnections with 25- $\mu$ m linewidth and 50- $\mu$ m vias, as opposed to MCM-L's 75- and 150- $\mu$ m, respectively. Obviously a design with its accompanying performance and cost could be tailored, rather than the designer's having to accept one of these two very different values. In MCM-L, thermal fatigue of the plating metal of plated-through via holes, caused by out-of-plane expansion, presently limits the lifetime. FR-4 substrates with 10 layers and 330- $\mu$ m vias survive an impressive 100 cycles from -65 to 125°C. Epoxy liquid encapsulants with more than 60 percent by weight fused silica (CTE 5 × 10<sup>-7</sup>/°C) have their CTE reduced to 10<sup>-5</sup>/°C, reducing distortion of larger areas. A silicone gel has been suggested outside the epoxy for chemical and moisture protection. MCM-L may be larger than other MCM. #### 3.2 MCM-C (Ceramic) MCM-C consists of hybrid circuits on a ceramic substrate with bare chips and screen-printed interconnections. Substrate materials may be 96- or 99.5-percent alumina, or 99.5-percent beryllia (BeO). For 99.5-percent alumina, $\varepsilon/\varepsilon_0$ to 1 GHz is about 9.8, and the dissipation factor is $4\times 10^{-4}$ . The thermal conductivity is 0.367 W/cm°C at 25°C and 0.187 at 300°C. The CTE to 300°C is $6.6\times 10^{-6}$ /°C. Tensile strength is $1.93\times 10^8$ Pa (28,000 lb/in.²). Surface finish is 0.1 µm RMS. In MCM-C, green (unfired) dielectric sheets of alumina powder, glass, and organic material are formed and dried; vias and screen-printed conductors are imprinted. From this parallel process, acceptable sheets are then stacked, aligned, and laminated at temperature and pressure. With high alumina content, HTCC is fired at $1600^{\circ}$ C, which allows only the use of W and Mo-Mn as conductors. HTCC has shrinkage and few options. LTCC fired at $850^{\circ}$ C permits Au, Ag, and Cu as conductors; the dielectric is alumina-filled glass or crystallized ceramic. Chips are attached by flip-chip or perhaps in individual carriers. Shrinkage during firing affects dimensional control; this restricts reduction of dimensions. LTCC may have a beneficially low $\varepsilon/\varepsilon_0$ . Resistors, capacitors, and inductors may be buried [9] in the substrate. Ball grid arrays have larger solder bumps to attach the package to the PCB. Speed may exceed 100 MHz with proper design. MCM-C is used in mainframe computers and some military systems. In general, for corrosion protection, Cu may be coated with Cr or electroless Ni, but at high frequency the system sees this coating's higher resistivity, because the skin depth restricts the current toward the conductor's surface. MCM-C can have higher density interconnections with a thick-film photosensitive conductor and dielectric, such as Dupont's Fodel<sup>TM</sup> [15]. This can be fabricated into a $20 \times 20$ cm double-sided memory module with seven conductive layers. The dielectric is LTCC, $20~\mu m$ thick per application; two applications give a $40~\mu m$ layer, which may have a $50 \times 50~\mu m$ via. The dielectric fires to become a glass-ceramic. A conductor $9~\mu m$ thick can have a linewidth of $25~\mu m$ with $50~\mu m$ spaces; it fires to a ceramic-metal, so humidity does not corrode it. Table 5~has electrical and thermal comparisons of MCM types. A top conductive layer is generally used for protection from moisture. ## 3.3 MCM-D (Deposited Dielectric) and MCM-Si MCM-D uses some of the complex and expensive high technology of integrated circuits. Thin-film interconnections are layered between deposited polymer dielectrics or plasma-enhanced chemical vapor deposited (CVD) SiO<sub>2</sub> on an Si, ceramic, metal, or PCB laminate support. Wet etching of conductors and the polyimide precursor is generally the technique of choice. MCM-D is also fabricated by high-technology techniques associated with chip fabrication, such as plasma etching of organic dielectrics, mechanical polishing for planarity, and similar processing. Compared to chips, MCMs and flat-panel displays have more comparable dimensions and resolutions, and may use similar fabrication equipment with lower price per unit area. Sputtered, evaporated, or electroplated conductors are patterned by photolithography with wet or plasma etching. Liftoff metallization may be used, through a removable organic mask with edges undercut at the opening. Patterning may be by laser deposition. Repairs are performed after each level has been fabricated. In MCM-D, a polymer such as polyimide, which has a lower $\varepsilon/\varepsilon_0$ , reduces capacitive loading. This, along with shorter interconnection paths, permits higher circuit speeds. The CTE of the chip and the Si substrate match. Table 5. Electrical and thermal comparisons of MCM types [15]. | Characteristic | Electrical conductivity (m $\Omega$ /square) | Thermal conductivity (W/cm°C) | Dielectric thickness<br>between conductive<br>layers (µm) | Dielectric thermal<br>conductance<br>(W/°C) | |-------------------------|----------------------------------------------|-------------------------------|-----------------------------------------------------------|---------------------------------------------| | MCM-L | 0.9 (Cu) | 0.2 | 200 | 0.17 | | MCM-C | 4 (Au) | 3.5 | 40 | 0.9 | | MCM-D (25-µm linewidth) | 5 (Cu) | 0.2 | .20 | 0.33 | | MCM-Si | 6 (Cu)<br>15 (Al) | 4 | 8 | 2 | Chips may occupy half the substrate. The literature indicates that Si wafer substrate may have unscribed chips fabricated onto the surface for built-in decoupling capacitors or possibly off-chip drivers, voltage regulators, and even memory. The substrate needs a mechanical support structure for strength and does not have foreseeable grid array connections. Conductors of Al are not as highly conductive as is desired at high frequency, so Cu is now being substituted for Al. A variant of MCM-C, MCM-CD is defined as having one or two layers of MCM-D on top of MCM-C. This type is used for high-speed mainframe computers and is also called IBM's thermal conduction module. That module increases computational performance by increasing heat dissipation and off-chip speed and density, as are required for very-high-speed bipolar digital logic. Mainframe technology has recently changed from biopolar logic to denser and lower powered complementary metal oxide semiconductor. The thermal conduction module is not optimum for other applications; particularly, its metal pistons, which are cooled by He to a metal package with forced air (or earlier water) cooling apparatus, are heavy and difficult to manufacture. The glass-ceramic's CTE is chosen to minimize the maximum solder shear strain. In 1990, two thin-film layers for signal redistribution were on 63 layers of glass-ceramic with Cu. This $12.75 \times 12.75$ cm square had 121 chips with 648 interconnections each and 27 W each; smaller linewidths would need fewer layers [11]. Wiring density was 844 cm/cm<sup>2</sup>; the bottom had 2772 pins for I/O. This expensive MCM includes engineering-change pads. Versions less intensively cooled but with high performance are used in computer workstations. The function of packaging, including MCMs, is to interconnect, power, cool, and protect the chips. The computer's cycle time is slowed by package and chips; it is easier to achieve 12 ns with MCMs, and achieving 8 ns basically requires MCMs. An MCM can reduce the cycles per instruction. An MCM-CD excluding its chips must be more reliable than those chips in an unpackaged state. # 4. Consideration of Advantages for Implementation With MCM technology, smaller size, higher speeds, and even reduced power compared to other packaging are possible. MCM-D, particularly with flip-chip solder bump connections, makes an I/O negligibly cheap, small, and (if local) low power. Almost all MCM designs are customer-specific; hence, standardization or high volume for low cost is often difficult to obtain, and the cost is higher. The first MCM users sought higher performance, the second users seek reliability or reduced size, and the later users will seek a cost advantage. MCMs reduce life-cycle cost by reducing the fabrication cost. An additional benefit is the reduction in size and weight. MCM technology consolidates connections from each die to its usual single-die package with connections beyond that package; fewer mechanical connections and shorter interconnections increase reliability [16]. There are notably fewer solder joints for the complexity of the package, and a shorter lid seal. The reliability is better for monometallic interconnections, which cannot have intermetallic growth problems. The often more controlled and cooler chip temperatures reduce interconnect diffusion and grain growth. More of the electronic systems are sealed from corrosion and environmental concerns. An MCM must be easily aligned and ruggedly assembled into any further packaging or system motherboard. Although MCM materials may be selected for greater thermal conductivity, and although closer chip placement may use less drive power, denser packaging increases the overall power density. For higher speed, higher interconnection density, and higher power density, the MCM transmission-line I/O has certain requirements [6]. These include an uninterrupted ground, a low parasitic power-supply bus exchanger, and a flexible second-level interface for thermal and electrical interconnections. MCMs in future designs will connect with a plug-in board or with other, stacked MCMs. Such connections could replace backplanes, connectors, and associated circuitry. Preferably, the interconnection line height approaches its width, so the resistance is desirably less than 0.2 times its characteristic impedance [17]. MCMs could be improved if some of the Si chip designs were specifically optimized for MCM use, instead of for the existing single type of package [17]. Additional chips would then be designed to use the improved interconnections of MCMs. MCMs could have an area array of 1000 to 2000 I/Os, without the processing yield failure of wafer scale integration. Chips custom designed for the load of one MCM or of similar MCMs could have faster drive stages because of reduced drive current [10]. For a given Si process, dense integration permits the output drives of one-die leadingedge microprocessors to have only limited capability. In an MCM, chips mounted in closer proximity would have less capacitive interconnection load to drive and hence less power dissipation. Another improvement with MCMs could be one or more additional chips with improved output drives. One-chip microprocessors also contain a limited-size, high-speed cache memory (presently up to tens of kilobytes) and somewhat limited logic. The microprocessor could use one or more chips of high-speed cache memory, with the cache readable within one instruction cycle of the processor for avoiding wait states [10]. The Si area for logic would be larger, potentially far larger. For a given price and a given Si process, a multichip microprocessor designed for an MCM could give better performance than the one-chip microprocessor version. This assumes that design costs are comparable or are amortized over sufficient volume to be small. Achieving such high volume with MCMs is not likely within a few years; for example, some types of MCM would need a partial redesign to handle a shrunken chip. Because of advanced interconnections of chips provided by the MCM, an MCM could incorporate application-specific integrated circuits, not necessary replace them. As leading-edge chips tend to become larger, using MCMs to incorporate them is a partial substitute for wafer-scale integration. ## 5. Processing and Its Materials The physical structure of an MCM is fabricated with semiconductor processing techniques. Process improvements and the introduction of new materials have been evolutionary. Personnel at the Army Research Laboratory have developed some familiarity with these techniques by processing devices. Solder can be evaporated through an Mo mask clamped and mechanically aligned with the substrate. This layer is of high purity and has few included voids. Solder can also be electroplated, but with lower purity and possible voids. This process is accomplished through a hot-rolled or vacuum-laminated and patterned Riston<sup>TM</sup> dry-sheet photoresist mask with a 50- to 75- $\mu$ m thickness to keep growth vertical, or through photoresist [18]. Corrosion of Al can be a problem with this process. Electroless plating of Ni below 100°C is planar and gives adequate conductivity and stability beyond 400°C for later processing. For example, selective via filling first etches Cr from Cu in the exposed areas, and then aqueous palladium chloride or evaporated palladium leaves a few atomic layers of palladium as a catalytic surface for self-alignment. A plating solution with nickel chloride and sodium borohydride for Ni/1-percent boron is not too basic for polyimide; this solution plates at a rate of 1.7 nm/s at 60°C. Compared to the Si chip fabrication process, MCM technology requires photolithography with larger linewidths and a much larger physical area. Patterning systems need a lower numerical aperture for a larger depth of focus compared to wafer processing [17]. A larger depth of focus does not require as flat a surface. Hence, when a typical thickness of 25 $\mu m$ of photoimageable polyimide is built up in many layers, it would require less frequent planarization. Advances in processing include additional dielectric materials. SiO<sub>2</sub> cannot be deposited more than 1 $\mu$ m thick without developing cracks. Over higher topography, MCMs require economical large-area metallization, lithography (50 × 60 cm), and polymer deposition. Divinylsiloxane bisbenzocyclobutene, usually called BCB [19,20], is an organic dielectric tailored for MCM-D and MCM-L. It is either spray coated (so that the maximum fraction of material is used) or, after an adhesion promoter, spun on. Extrusion coating is also mentioned in the literature [17]. BCB's low water absorption eliminates the moisture bakeout steps required for polyimide films. BCB has low stress (25 to 40 MPa) and a CTE of 5.2 × $10^{-5}$ /°C, compatible with the usual substrates. BCB has a low $\varepsilon/\varepsilon_0$ of 2.7 independent of temperature, and a low loss of 0.0008 at 1 MHz. At 10 GHz, $\varepsilon/\varepsilon_0$ is 2.58 and loss is 0.002 (polyimide is far lossier). BCB's formula is 1,3-bis(2-bicyclo[4.2.0]octa-1,3,5-trien-3-ylethenyl)-1,1,3,3-tetramethyl-disiloxane (mixed isomers) with an antioxidant additive. Simply, from a central -O- are two $-Si(CH_3)_2CH=CH-$ ; call all this -R-. To each side of -R- is a benzene-like $C_6H_3$ ring with, on the far side, a –CH<sub>2</sub>CH<sub>2</sub>– closing a ring of four C. Thermally, this becomes an intermediate structure having, connected to –R–, two rings of $$-C=CH-C^{//CH_2}-C^{//CH_2}-CH=C-.$$ Polymerization of this material crosslinks a percentage of the material, producing no volatiles. In a planar drawing of the polymer, to the top of a benzene-like ring of $-CH^{CC}/CHCH_{/C}$ is $-CH_2^{CHC}/HCH_2^{-}$ (clockwise from left, the two "–" close the ring), closing a cyclohexane-like ring of six C. Repeat this two-ring structure to the bottom right of the benzene-like ring. From the first cyclohexane-like ring to the upper left extends – Si( $CH_3$ )<sub>2</sub>–O– (giving good thermal stability), and to the upper right is the bottom left of another benzene-like ring. A 20- $\mu$ m film of BCB at 350°C in N<sub>2</sub> has a weight loss of 2 percent in 7200 s. If the temperature is ramped at 0.17°C/s, weight loss begins at 417°C in $N_2$ ; this stability is usable for MCM fabrication and rework and for permanence below 180°C. When the film is 70-percent polymerized, $T_{\rm glass}$ is 130°C; at 80 percent, it is 200°C; and at 100 percent, it is more than 350°C. By comparison, $T_{glass}$ is 300 to 320°C for some polyimides. This organic dielectric has a distinctly negligible 0.14-percent H<sub>2</sub>O uptake, of which threefourths dissipates in 90 s at 6-percent relative humidity. BCB withstands boiling water for 14,400 s, with adherence maintained on Al or SiO<sub>2</sub>; H<sub>2</sub>O uptake is 0.25 percent. Moisture uptake increases $\varepsilon/\varepsilon_0$ by less than 2.2 percent typically, by 10 percent in 50-percent relative humidity air at 100°C after 10 years, or at 125°C after a year. Hence BCB does not need to be hermetically sealed in practical use. BCB does not need a transformation such as imidization to become a usable end structure; as applied in a solvent mixture, it is 35-percent polymerized; 210°C in N<sub>2</sub> for 1800 s cures this to 70 percent. It is usually spun, giving 1 to 25 $\mu$ m. With Cu, it does not need an adhesion glue layer or, unlike polyimide, a diffusion barrier. BCB is not ionic, acidic, or basic. With most of the solvent evaporating during the spin-on, heat treatment shrinks BCB less than 5 percent. The photoimageable version of BCB crosslinks to stay where exposed, like a negative photoresist, but remains permanently. The one photocrosslinking agent (two for 20 $\mu m$ ) and an antioxidant cause curing to shrink BCB about 10 to 17 percent, which is smaller than polyimide or most organic dielectrics. With rounded 75° walls, sputtered metal would not readily deposit discontinuously or break; 25 $\times$ 25 $\mu m$ vias are patternable in a 10- $\mu m$ film, or 12- $\mu m$ lines and spaces in a 5.6- $\mu m$ film. In the cure cycle in $N_2$ to 90-percent polymer, the temperature ramps from 50°C to 100°C in 300 s, stays for 900 s, ramps to 150°C in 900 s, stays for 900 s, ramps to 250°C in 3600 s, stays for 3600 s, cools to 100°C in 7200 s, and cools to ambient with low surface stress. Patterning of nonphotoimageable BCB is by $O_2$ -fluorinated plasma etching. Adhesion of films enables small-geometry fabrication. Before the adhesion promoter for BCB is applied, $O_2$ plasma treatment for 1800 s for Si wafers with native $SiO_2$ gives a better film adhesion. To improve the usually difficult adhesion of metal on polymer, the manufacturer will not have cured the BCB above 70 percent [21], and its surface is roughened inherently when receiving metallization by argon sputtering or when in $\rm O_2$ plasma treatment. BCB needs the $\rm O_2$ plasma treatment for evaporated Al to adhere; sputtered metallization is the preferred process. Adhesion of BCB on Al is improved with an adhesion promoter. After two adhesion promoters, BCB adheres on plated or evaporated Au. For Au, an underlying 7.5 nm of Ti gives adhesion to a substrate, and a removable 1.2-nm Ti overlayer holds photoresist, through which Au can be plated [22]. After Cu is treated with dilute acetic acid and adhesion promoter, BCB adheres. BCB adheres well to a previous layer of BCB that has cured less than 80 percent; a target is 70 percent. The surface topography may not be planar because of patterned conductors, dielectrics, or even placement of components. To planarize, or level, surface topography, BCB is the best material available at this time, since there is relatively little shrinkage from solvent loss or thermal polymerization. Solventless epoxy has low thermal stability; spin-on glass needs thermal processing and cracks if thicker than 1 µm [23]. BCB flows thermally in the planar configuration during polymerization, then during later heating is thermoset, unlike polyimide, which is thermoplastic. In planarization, the height of the overlying feature in the surface of BCB over a line is reduced or flattened by a percentage compared to the height of the line. BCB that is 10 µm thick planarizes an isolated line 4.5 µm high and 50 µm wide by 90.3 percent (flatter); 7.5-μm-thick BCB planarizes a line 1.08 μm high by 95 percent. This is per coating, independent of final polymer thickness after it is two to three times as thick as the feature. Photoimageable BCB 5 μm thick over an isolated 2.5-μm-high line planarizes larger linewidths much better than does polyimide not terminated by acetylene [24]. Table 6 gives such planarization by benzocyclobutene. By being planar, a dielectric has a constant, and usually smaller, thickness. This permits a smaller pitch and more levels, but fabricating the required stacked vias requires electroless plating or other complexity. The dielectric has thickness variations with interconnection line density. In general, a via may be unfilled or filled with metal, or be a plated-up post; stacked vias are denser than vias of nested steps. Polyimide is the most widely used organic dielectric, but presents problems [22,24] in that it requires imidizing by ramping to $400^{\circ}$ C, is degraded by $H_2$ O uptake, and shrinks to have less planarization. Its precursor polyamic acid in a solvent is not sprayed or extruded but spun on, flinging off more material than remains. This material loss is expensive, particu- Table 6. Planarization by benzocyclobutene (5 µm thick over a 2.5-µm-high line). | Isolated<br>linewidth (μm) | Planarization<br>(%) | |----------------------------|----------------------| | 5 | 91 | | 10 | 83 | | 15 | 70 | | 33 | -50 | | 100 | 24 | larly for the larger areas and 10- to 15- $\mu$ m finished thickness of MCMs. This precursor material must then be completely imidized to polyimide, releasing acidic H<sub>2</sub>O, which corrodes Cu; compatible processing is complex. Later, precautionary bakeouts of absorbed H<sub>2</sub>O are necessary. Most polyimide can notably withstand up to 400°C, and polyimide siloxane can withstand up to 450°C. Properties vary; modified types may lose chemical resistance. Some types are negatively photoimageable. Pre-imidized polyimide is not widely used. Imidization shrinks the thickness by more than 25 percent and often by 50 percent. Accordingly, patterns withdraw from the edges by a distance smaller than the shrinkage. The low solids content and large shrinkage permit only 30 percent or less planarization. Low-stress polyimide with low in-plane CTE has much higher z-axis $\varepsilon/\varepsilon_0$ and CTE. Among common organic dielectrics, only the parylenes are vapor deposited. This vapor deposition is at or below room temperature and hence coats uniformly and very conformally. Parylenes are used as an outer coating and can be $O_2$ -plasma patterned at a slow rate through a metal mask. The metal must later be etched without other materials being etched; one possibility is Ti removed by $H_2O_2$ . $H_2O$ uptake is a negligible 0.06 percent. Parylene-c is poly(chloro-para-xylylene), the polymer of -CH<sub>2</sub>-(benzenelike $C_6H_3Cl$ ring)– $CH_2$ –. The substrate is soaked in its adhesion promoter solution, which may leave O in the film [25]. Then deposition is at room temperature in a vacuum of up to 10 Pa. Parylene-c melts at 280°C. Replacing the Cl with an H produces parylene-n, which has a phase transition at 220°C, melts at 405°C, and has a low $\varepsilon/\varepsilon_0$ of 2.65. It protects solder when deposited at least 3 µm thick on a chip that is flip-chip bonded by controlled-collapse chip-connection solder balls; solder's under-bump metallurgy achieves good adhesion, a diffusion barrier, and a solderable base of controlled wetting area [26]. The low permeability of parylene-n blocks O<sub>2</sub>, $H_2O$ , and $CO_2$ from corroding solder. During thermal cycling, parylene-n reduces shear strain from 3.7 to 2.9 percent, doubling the solder's lifetime. Parylene-f withstands heat better than the other parylenes [25,27]. It is $\alpha \alpha'$ $\alpha'''$ poly-tetrafluoro-para-xylylene, the polymer of –CF<sub>2</sub>–(benzene-like $C_6H_4$ ring)– $CF_2$ –. It is polymerized as deposited at –30 to –20°C for good yield and adheres well. Vertical texturing starts at 350°C. A weblike microstructure develops at 425°C, as opposed to 350°C for parylene-n. Temperatures used in soldering and MCM repair reach 300 to 450°C, which parylene-f tolerates; it can withstand 480°C without losing weight. In 40 Pa of air, it densifies 4.2 percent at 250°C and 9.7 percent at 425°C. Its deposited volume resistivity is $1.3 \times 10^{16} \Omega$ -cm, its CTE is a smaller $2.7 \times 10^{-5} / {}^{\circ}\text{C}$ , and its $\varepsilon/\varepsilon_0$ of 2.38 is the lowest value of adhering candidate films. Stress for parylene-f as deposited is -10 MPa and after annealing at 350°C is 20 MPa, half that of parylene-n. Without an adhesion promoter, parylene-f adheres to dry Al and to wet or dry Si. Like parylene-n, its coating for a 1μm-wide, 2-μm-deep trench was conformal and without pinholes. The outermost 100 nm is twice as hard, perhaps from shorter, denser polymer chains that crystallize easily. Crystallinity is initially low but, like that of parylene-c and parylene-n, increases much faster than the annealing temperature increases. At 13 to 40 Pa of air, Cu diffuses into parylene-f as $3.5 \times 10^{-5}$ exp(-1.14 eV/kT) cm<sup>2</sup>/s, where k is Boltzmann's constant in electron volts per kelvin and T is temperature. This diffusion is modest below 350°C for MCM's larger thicknesses, and no diffusion barrier is usually required. Cr on parylene-n is a proven glue layer. Cr on parylene-f could possibly be a glue layer for and a diffusion barrier to Cu, to prevent Cu at temperatures above 350°C from delaminating. Cr on Al could be an adhesion layer for circuits passivated with parylene-f. ## 6. Difficulties with MCMs The need for MCMs more advanced than hybrid circuits has increased over the years [6]. Although more chips give additional complexity within the MCM package, MCMs are gradually becoming established as a more standard packaging approach, rather than as custom packages. One requirement before MCMs gain widespread acceptance is the elimination of multiple repair cycles during the fabrication phase. Test standards, fixturing for testing unpopulated MCM substrates, and final testing must be developed. Detailed information about chips from suppliers, certainly more than test vectors, could help tame MCM diagnosis and repair. This would also aid fabrication in the long run. Repairs, particularly of high-value MCMs, are often of interconnection lines; a laser can separate shorted lines or can be used in CVD of metal to repair lines [11]. A few vias that are open can be repaired by engineering-change wiring on expensive MCMs. Rework usually means replacement of the defective chip. ## 6.1 Testing Adequate testing of chips and of MCMs is enormously important [28,29]. Testing requirements are time consuming and expensive. Testing systems must accommodate a complex MCM that accomplishes a new level of performance, function, and fabricated structure. Basic chip testing by wafer probe includes static or low-frequency probing for minimal functionality. This may include hot chuck probing, voltage stress testing, and full testing for full functionality and any speed grading. A burn-in with electrical stressing accelerates early failures that later testing rejects, particularly for an advanced die with low yield. Full testing is usually the final step. Testing includes a boundary-scan test of interconnections and continuity, a functional test of full-speed functionality and device interactions, and an external I/O pin parametric test [30]. ## 6.2 Known Good Dice (KGD) The yield of an MCM is, at best, the product of the yield of each of its chips or dice. KGD are a difficult goal. KGD are widely agreed to be the largest obstacle to wide use of MCMs. KGD suitable for MCMs are more than just tested bare chips. Genuine KGD are at least fully tested, all burned in, 100-percent proven to be good, undamaged by handling, and adequately described by geometric, electrical, thermal, supply, process, logic simulation, timing, and test-development data. KGD were and may still be difficult to obtain, especially outside a vertically integrated systems manufacturer that produces all the chips and its own MCM. Without the availability of KGD, an MCM with more than the few chips that are currently typical would tend to have a low yield. Generally, it is not a good or economical approach to de-encapsulate chips packaged in epoxy. Chips are typically de-encapsulated by enclosed heated fuming nitric acid, a costly process that has a significant degrading effect on the chip. Bare semiconductor chips (few are now KGD) might be at least 15 percent of production at the end of this decade [31,32]. Manufacturers such as Micron, Intel, National Semiconductor, IBM, Motorola, and Samsung are now selling some chips as at least partially KGD. Wafer-level burn-in might finally be developed to meet this requirement in future years and would reduce the piecework effort later. This approach would need to accommodate less chip variety than the currently available packaged chips. Test circuitry might be fabricated on the wafer around each chip. This built-in test (BIT) for each die would facilitate consistent chip testing at all levels of MCM assembly [9]. Testing of bare chips separated from the wafer is unattractively difficult. Ways to hold the dice during testing include soft connections, minimal packages, and temporary carriers. With temporary carriers, desoldering is rough, so that solder balls must be reformed at higher temperature. One can do chip-level burn-in and testing by automatically optically aligning and clamping the chip in a temporary carrier for testing [28]; neither this procedure nor handling is feasible with existing techniques. An alignable, reusable carrier and a reusable, gentle mechanical-only contact set have only recently been developed. High-speed testing [28] is an additional difficulty. Current cantilever probe cards such as blade and epoxy ring probe cards give fewer than 400 connections and are slower than possible future membrane probe cards, flexible circuit interconnection sockets, and Si probe cards. Chips with solder-ball array contacts have more I/O connections than are currently available. A buckling beam contact is a vertical probe wire that curves when it touches a die pad. IBM's Cobra Probe fixture pre-curves the buckling beam to control the force. The pattern at both ends of the probe wire is that of the solder-ball array. # 7. Design and CAD Requirements Initial design should accommodate manufacturability, testing, repairability, performance, reliability, and cost. Computer-aided design (CAD), including simulation programs, has begun to appear for MCM interconnec- tions and parasitic capacitance analysis. Industry standards aim for the required exchangeability of information [30]. An alliance functioning like a vertical integration between MCM industry sectors could improve the information depth, accuracy, usability, and cost. If great progress were made in establishing teamwork between industry sectors for experience, this could support the learning curve and lead to a positive perception of MCM. Thoroughly developed CAD would have a recommended methodology of design, containing cross sections and materials, and would be a useful starting point. The level of integration beyond the MCM could also be simulated. Complex MCMs must be designed for testability. For even the most popular MCM types, limited CAD usage and continual improvement of MCMs delay complete development of CAD. ## 8. Conclusions This report provides an overview of MCMs and a discussion of some processing and materials. Generic common chip carrier designs do not seem to exist. All the MCM technology and repair techniques have tradeoffs and limitations. The capabilities of MCM-L/D and MCM-D are still improving, but development and standards are in an early stage; techniques are customized to circuit requirements. Greater volume production is needed, even for few-chip modules. Before making MCMs, an organization should carefully plan for its end needs and examine its abilities to achieve these. ## References - 1. G. Messner, I. Turlik, J. W. Balde, and P. E. Garrou, ed., *Thin Film Multichip Modules*, Intl. Soc. Hybrid Microelectr., Reston, VA (1992). - 2. Proc. Second Intl. Conf. Exhib. Multichip Modules, Denver, CO, Intl. Soc. Hybrid Microelectr. and Intl. Electr. Packaging Soc. (1993). - 3. Proc. IEEE Multichip Module Conference (IEEE Circ. Sys. Soc., IEEE Compon. Hybrids Manuf. Tech. Soc., IEEE Comp. Soc., IEEE Elec. Dev. Soc.), Santa Cruz, CA, IEEE Comp. Soc. Press (1992). - 4. P. Lall and S. Bhagath, "An Overview of Multichip Modules," *Solid State Technol.* **36**, No. 9 (September 1993), 65. - 5. G. Messner, I. Turlik, J. W. Balde, and P. E. Garrou, ed., *Thin Film Multichip Modules*, ch. 2, "Background to MCM Technology," Intl. Soc. Hybrid Microelectr., Reston, VA (1992). - 6. R. Iscoff, "MCMs: Packaging's Final Frontier?," Semiconductor Intl. 14, No. 10 (September 1991), 64. - 7. G. Messner, I. Turlik, J. W. Balde, and P. E. Garrou, ed., *Thin Film Multichip Modules*, ch. 1, "Introduction," Intl. Soc. Hybrid Microelectr., Reston, VA (1992). - 8. D. A. Doane and P. Franzon, "The Case for Multichip Modules," *Semiconductor Intl.* 17, No. 4 (April 1994), 85. - 9. R. Bone, D. Elwell, R. McBride, W. Schenet, and M. Stelling, "Understanding MCM Assembly and Testing," *Solid State Technol.* **37**, No. 10 (October 1994), 87. - 10. L. Schaper, "Design of Multichip Modules," *Proc. IEEE* **80**, No. 12 (1992), 1955. - 11. R. R. Tummala, "Multichip Packaging—A Tutorial," Proc. IEEE 80, No. 12 (1992), 1924. - 12. L. Economikos, "Laser System for Fine Pitch Tape Automated Bonding," *J. Vac. Sci. Technol. B* **12**, No. 4 (1994), 2394. - P. N. Dunn and Sun Microsystems, "Diamond-Copper-Silver Alloy Developed for MCM Substrates," Solid State Technol. 37, No. 7 (July 1994), 36. - B. Besser, L. Bell, and D. Robinson, "MCM-L Approach Provides Cost-Effective Multichip Modules," Solid State Technol. 37, No. 4 (April 1994), 49. - 15. J.-P. Cazenave, "High-Density Interconnections with Thick-Film MCMs," *Solid State Technol.* **37**, No. 5 (May 1994), 47. - 16. J. K. Hagge, "State-of-the-Art Multichip Modules for Avionics," *IEEE Trans. Compon. Hybrids Manuf. Tech.* **15**, No. 1 (1992), 29. - 17. Booz-Allen and Hamilton, Inc., presentation, "Multichip Modules," to ARL at Adelphi, MD (10 November 1993). - 18. T. G. Tessier, I. Turlik, G. M. Adema, D. Sivian, E. K. Yung, and M. J. Berry, "Process Considerations in Fabricating Thin Film Multichip Modules," *Intl. Electr. Packaging Symp. Proc.*, San Diego, Intl. Electr. Packaging Soc. (1989), 248, or reprint 290. - 19. D. Burdeaux, P. Townsend, J. Carr, and P. Garrou, "Benzocyclobutene (BCB) Dielectrics for the Fabrication of High Density, Thin Multichip Modules," J. Electr. Mater. 19, No. 12 (1990), 1357. - 20. "Typical Properties of Cyclotene," brochure with bibliography of 65 articles, Dow Chemical Co. - 21. R. H. Heistand, R. DeVellis, T. A. Manial, A. P. Kennedy, T. M. Stokich, P. H. Townsend, P. E. Garrou, T. Takahashi, G. M. Adema, M. J. Berry, and I. Turlik, "Advances in MCM Fabrication With Benzocyclobutene (BCB) Dielectric," *Intl. J. Microcircuits Electr. Pack.* **15**, No. 4 (1992), 183. - 22. T. A. Cloud, M. R. Houston, and P. A. Kohl, "Processing and Performance of Gold MCM's," *IEEE Trans. Compon. Hybrids Manuf. Tech.* **16**, No. 7 (1993), 724. - 23. A. Schiltz, "A Review of Planar Technologies for Multichip Modules," *IEEE Trans. Compon. Hybrids Manuf. Tech.* **15**, No. 2 (1992), 236. - 24. P. Garrou, "Polymer Dielectrics for Multichip Module Packaging," *Proc. IEEE* **80**, No. 12 (1992), 1942. - 25. S. Dabral, X. Zhang, X. M. Wu, G.-R. Yang, L. You, C. I. Lang, K. Hwang, G. Cuan, C. Chiang, H. Bakhru, R. Olson, J. A. Moore, T.-M. Lu, and J. F. McDonald, "α α' α' α' Poly-tetrafluoro-*p*-xylylene as an Interlayer Dielectric for Thin Film Multichip Modules and Integrated Circuits," *J. Vac. Sci. Technol. B* **11**, No. 5 (1993), 1825. - 26. H. M. Tong, L. S. Mok, K. R. Grebe, H. L. Yeh, K. K. Srivastava, and J. T. Coffin, "Effects of Parylene Coating on the Thermal Fatigue Life of Solder Joints in Ceramic Packages," *IEEE Trans. Compon. Hybrids Manuf. Tech.* 16, No. 5 (1993), 571; also "Parylene" brochure, Novatran Corp. and Union Carbide Corp. - L. You, G.-R. Yang, C.-I. Lang, J. A. Moore, P. Wu, J. F. McDonald, and T.-M. Lu, "Vapor Deposition of Parylene-F by Pyrolysis of Dibromotetrafluoro-p-xylene," J. Vac. Sci. Technol. A 11, No. 6 (1993), 3047. - 28. M. Begay, "Bare-Die Test Strategies for the MCM Market," Solid State Technol. 37, No. 6 (June 1994), 65. - 29. G. Messner, I. Turlik, J. W. Balde, and P. E. Garrou, ed., *Thin Film Multichip Modules*, ch. 13, "Testing: Known-Good ICs for MCM Assembly, Testing Assembled Multichip Modules Using Boundary-Scan and Built-In Self-Test, Substrate Interconnection Verification," Intl. Soc. Hybrid Microelectr., Reston, VA (1992). - 30. S. C. Tasker and Z. Sekulic, "Adopting Multichip-Module Technology," *Electronic Design* **42**, No. 13 (27 June 1994), 153. - 31. L. Peters, "Tackling the Challenges of KGD," Semiconductor Intl. 17, No. 6 (June 1994), 60. - 32. D. Maliniak, "Known-Good Die Poised to Take Off," *Electronic Design* **42**, No. 23 (21 November 1994), 55. #### **Distribution** Admnstr Defns Techl Info Ctr Attn DTIC-DDA (2 copies) Cameron Sta Bldg 5 Alexandria VA 22304-6145 Director Defns Nuc Agcy Attn RAEE L Cohn Attn RAEE L Palkuti 6801 Telegraph Rd Alexandria VA 22310-3398 Hdgrts US Army Spc Oprn Cmnd Attn A Gies Attn DCS-FCI-CD-TB S Raineri Attn E Blough Bldg D3206 Rm 503 FT Bragg NC 28307-5200 US Army Corps of Engr Attn CEHND-SY R Johnson Attn GEHND-SY J Loyd PO Box 1600 Huntsville AL 35807-4301 Director US Army Sp & Strtgc Defns Cmnd Attn CSSD-SD-AM A Corder Attn CSSD-SD-AM A Kuehl Attn CSSD-SD-AM G Little Attn CSSD-SD-AM K Blankenship Attn CSSD-SD-AM P Adams Attn CSSD-SD-AM C Harper Attn CSSD-SA-ES R Goodman Attn CSSD-SA-EV R Bradshaw PO Box 1500 Huntsville AL 35807-3801 Commander US Army Sp & Strtgc Defns Comnd Attn CSSD-AT-C I Merritt Huntsville Al 35807-3801 Nav Rsrch Lab Attn Code 2620 Tech Lib Br Washington DC 20375 Commanding Officer Nav Rsrch Lab Attn C Dozier Commanding Officer (cont'd) Nav Rsrch Lab Attn Code 6816 W Jenkins Attn Code 8120 A Fox 4555 Overlook Ave SW Washington DC 20375-5000 Commander Nav Surfc Weapons Ctr Attn Code WA501 Navy Nuc Prgms Ofc Attn Code WA52 Attn E-43 Tech Lib Attn WA50 White Oak MD 20910 Commander Nav Surfc Weapons Ctr Attn Code WR Rsrch & Techlgy Dept Attn DX-21 Lib Div Dahlgren Lab Dahlgren VA 22448 Nav Weapons Spprt Ctr Attn Code 6054 T Turflinger Bldg 2088 **Crane IN 47522** USAF Sp & Mis Sys Ctr Attn K Basany/MTFS 2400 E. El Segundo Blvd Los Angeles CA 90009-2960 NASA Langley Rsrch Ctr Attn AMSRL-VS W Elber Hampton VA 23681-0001 **OSEC** Attn S Bronstein 1734 Elton Rd Suite 400 Silver Spring MD 20903 **Hughes STX Corp** Attn D Manion 7701 Greenbelt Rd Suite 400 Greenbelt MD 20770 ITM Attn P Skeath 1113 Dennie Ave Silver Spring MD 20901-2163 #### **Distribution** Booz Allen & Hamilton Inc Attn J Terrell 8283 Greensboro Dr McLean VA 22102 US Army Rsrch Lab Attn AMSRL-SL-CS J Beilfuss Edgewood MD 21010-5423 US Army Rsrch Lab Attn AMSRL-MA LW Johnson Arsenal Stret Watertown MA 02172-0001 US Army Rsrch Lab Attn AMSRL-EP-M V Gelnovatch Attn AMSRL-EP-P R Hamlen Attn AMSRL-EP-PA H Christopher Attn AMSRL-EP-PB S Gilman Attn AMSRL-EP-PD G Guazzoni Attn AMSRL-EP-T R Lauttman FT Monmouth NJ 07703-5601 US Army Rsrch Lab Attn AMSRL-OP-CI-B Lib (3 copies) Attn AMSRL-WT I May Attn AMSRL-WT-PC A Barrows Attn AMSRL-CI W H Mermagen Sr Attn AMSRL-HR R L Keesee Attn AMSRL-WT D Eccleshall Attn AMSRL-WT G Klem Attn AMSRL-WT | Frasier Attn AMSRL-WT-NC R Lottero Attn AMSRL-WT-T W Morrison Attn AMSRL-WT-W C Murphy Attn AMSRL-WT-WB W P D'Amico Attn AMSRL-WT-WD A Niiler Attn AMSRL-WT-WG L J Puckett Attn AMSRL-SL-CS M Bumbaugh Attn AMSRL-WT-NB D Davis Attn AMSRL-SL-C S Share Attn AMSRL-SL-CS J McCullen Aberdeen Proving Ground MD 21005 US Army Rsrch Lab Attn AMSRL-SL J Wade Attn AMSRL-BE COL R Evans Attn AMSRL-BE-A D R Veazey White Sands Missile Range NM 88002-5513 US Army Rsrch Lab Attn AMSRL-VP R Bill 21000 Brookpark Rd Cleveland OH 44135-3191 US ARDEC Attn AMSTA-AR-AEF-M R Goodman Adelphi MD 20783-1197 Adelphi MD 20783-1197 US Army Rsrch Lab Attn AMSRL-OP-SD-TA Mail & Records Attn AMSRL-OP-SD-TL Tech Library (3 copies) Attn AMSRL-OP-SD-TP Tech Pub Attn AMSRL-CP B Fonoroff Attn AMSRL-SL-CS T Flory Attn AMSRL-CP COL J Correia Attn AMSRL-CP-C D Snider Attn AMSRL-CP-CC | Predham Attn AMSRL-CP-CD A Stewart Attn AMSRL-CP-CD S Karamchetty Attn AMSRL-EP-EC A Goldberg Attn AMSRL-OP-SD-PM A Lee Attn AMSRL-PS-AA G Simonis Attn AMSRL-SE J Pellegrino Attn AMSRL-SE-ES M Patterson Attn AMSRL-SE-RU H Brann Attn AMSRL-SL-CE A Bevec Attn AMSRL-SL-CE GW Still Attn AMSRL-SL-N M Miller Attn AMSRL-SS V DeMonte Attn AMSRL-SS-IA N Gupta Attn AMSRL-SS-IA T Tayag Attn AMSRL-SS-IC P Emmerman Attn AMSRL-WT-L R Weinraub Attn AMSRL-WT-N J Halpin Attn AMSRL-WT-N J Ingram Attn AMSRL-WT-N J McGarrity Attn AMSRL-WT-NA R A Kehs Attn AMSRL-WT-NB H Brandt Attn AMSRL-WT-NB J Gwaltney Attn AMSRL-WT-NB M Abe Attn AMSRL-WT-ND J R Miletta Attn AMSRL-WT-NF C Fazi Attn AMSRL-WT-NF L Jasper Attn AMSRL-WT-NF S Saddow Attn AMSRL-WT-NG A Abou-Auf ### **Distribution** | US Army Rsrch Lab (cont'd) | US Army | |-------------------------------|---------| | Attn AMSRL-WT-NG A J Lelis | Attn AM | | Attn AMSRL-WT-NG B Geil | Attn AM | | Attn AMSRL-WT-NG B J Rod | Attn AM | | Attn AMSRL-WT-NG B Lilley | Attn AM | | Attn AMSRL-WT-NG B McLean | Attn AM | | Attn AMSRL-WT-NG C Scozzie | Attn AM | | Attn AMSRL-WT-NG D Robertson | Attn AM | | Attn AMSRL-WT-NG G Ovrebo | Attn AM | | Attn AMSRL-WT-NG H Boesch | Attn AM | | Attn AMSRL-WT-NG J Benedetto | Attn AM | | Attn AMSRL-WT-NG J Blackburn | Attn AM | | Attn AMSRL-WT-NG J Vanderwall | Attn AM | | | | US Army Rsrch Lab (cont'd) Attn AMSRL-WT-NG K W Bennett Attn AMSRL-WT-NG M DeLancey Attn AMSRL-WT-NG R B Reams Attn AMSRL-WT-NG T Griffin Attn AMSRL-WT-NG T Mermagen Attn AMSRL-WT-NG T Oldham Attn AMSRL-WT-NG T Taylor Attn AMSRL-WT-NG T Taylor Attn AMSRL-WT-NG W Tipton Attn AMSRL-WT-NH D Conrad Attn AMSRL-WT-NH G Huttlin Attn AMSRL-WT-NH J Corrigan Adelphi MD 20783-1197