# DTIG FILE COPY EOARD-TR-90-06 This report has been reviewed and is releasable to the National Technical Information Service (NTIS). At NTIS it will be releasable to the general public, including foreign nations. This technical report has been reviewed and is approved for publication. EIRUG DAVIES, Ph.D. Chief, Semiconductor/S.S. Phys FRED T. GILLIAM, Lt. Col, USAF | DISTALL | · ··· · · · · · · · · · · · · · · · · | |--------------------------------------------------|---------------------------------------| | $\mathbf{A}_{\mathbf{p}_{\mathbf{k}}}$ , $\cdot$ | tur lic release; | | Ditaro | n Unlimited | | REPORT | DOCUMENTATIO | N PAGE | | 1 | Form Approved<br>QMB No. 0704-0188 | |-------------------------------------------------|--------------------------|------------------------|---------------------|-------------|----------------------------------------| | 18. REPORT SECURITY CLASSIFICATION UNCLASSIFIED | | 16. RESTRICTIVE | MARKINGS | | ······································ | | 2a. SECURITY CLASSIFICATION AUTHORITY | | 3. DISTRIBUTION | /AVAILABILITY OF | REPORT | | | 2b. DECLASSIFICATION / DOWNGRADING SCHEDU | и | APPROVED | FOR PUBLIC R | RELEASE | | | | | | TON UNLIMITE | | | | 4. PERFORMING ORGANIZATION REPORT NUMB | ER(S) | 1 _ | ORGANIZATION RE | | ABER(S) | | Sa. NAME OF PERFORMING ORGANIZATION | 6b. OFFICE SYMBOL | | ) - TR -9( | | <del></del> | | GEC HIRST RESEARCH CENTRE | (If applicable) | 1 | | EROSPACE | RESEARCH AND | | 6c. ADDRESS (City, State, and 2IP Code) | <u> </u> | 7b. ADDRESS (Cit | y, State, and ZIP C | ode) | PEVELOPHENT | | EAST LANE, WEMBLEY, MIDDLESEX, | HA9 7PP | | | | | | Sa. NAME OF FUNDING / SPONSORING | 8b. OFFICE SYMBOL | 9. PROCUREMENT | INSTRUMENT IDE | NTIFICATIO | N NUMBER | | ORGANIZATION DARPA | (If applicable) | F49620-88 | 3-C-0059 | | | | Bc. ADURESS (City, State, and ZIP Code) | <u> </u> | | UNDING NUMBERS | | | | 1400 WILSON BLVD<br>ARLINGTON, VA, 22209-2308 | | PROGRAM<br>ELEMENT NO. | PROJECT<br>NO. | TASK<br>NO. | WORK UNIT<br>ACCESSION NO. | | | BYRNE, P KNOWLES | AND G T JEN | KIN | | | | 13a. TYPE OF REPORT 13b. TIME CO | OVERED<br>3.89 TO31 1.90 | 14. DATE OF REPORT | | Day) 15. f | PAGE COUNT | | 16. SUPPLEMENTARY NOTATION | | | | | | | 17. COSATI CODES | 18. SUBJECT TERMS ( | Continue on reverse | if necessary and | identify by | block number) | | FIELD GROUP SUB-GROUP | INFRARED DETEC | TORS FOCAL | PLANE ARRAY | S | 'GaAs | | | MOCVD | | | | · · | | SEE ATTACHED SHEET | | umber) | | | | | 20. DISTRIBUTION / AVAILABILITY OF ABSTRACT | PT. TO OTIC USERS | 21. ABSTRACT SEC | URITY CLASSIFICA | TION | | | 22a. NAME OF RESPONSIBLE INDIVIDUAL | | TOOK TELEBUONE // | nclude Area Code) | 22c OFF | CE SYMBOL | DD Form 1473, JUN 86 Previous editions are obsolete. SECURITY CLASSIFICATION OF THIS PAGE #### REPORT SUMMARY MCT layers have been grown by MOCVD on CdTe, GaAs and GaAs/Si for device processing. Both (111) and (100)MCT have been grown on GaAs and the relative merits of the two orientations are discussed. The effects of the substrate preparation, pre-bake, nucleation and buffer growth on the final MCT layer are dicussed. Optimisation of the growth conditions led to (100)MCT layers being p-type as grown with FWHM's of 80-90 arc seconds. CdTe has been grown on (311)A and B GaAs. The CdTe adopts one of several orientations [(110) or 3-4 (311)] and is untwinned with a relatively smooth surface morphology. Continuing studies of CdTe growth on Si indicate that the nucleation temperature should be higher than $450\,\mathrm{C}$ , Annealing studies have been carried out to establish material of a consistent p-type carrier concentration for processing, and to understand the diffusion mechanism within the material. A reproducible p-type anneal has been established. Linear arrays of LWIR and MWIR diodes have been formed in MCT/GaAs by diffusion through a ZnS mask.) Typical 77K detectivities of 1.5 x $10^{11}$ cmHz $^{1/2}$ W and 1.1 x $10^{11}$ cmHz $^{1/2}$ /W have been obtained at 77K for 5.5 and 11 $\mu$ m cut-off diodes respectively, with quantum efficiencies greater than 70%. 77K R<sub>O</sub>A products obtained over a range of cut-off wavelengths are comparable to the state-of-the-art literature values. R<sub>O</sub>A's of 10 Ωcm² have been obtained for arrays with a 11 μm cut-off. #### DARPA PROJECT F49620-88-C-0059: Integrated Technology in Mercury Cadmium Telluride on Gallium Arsenide and Mercury Cadmium Telluride on Silicon for Medium and Long Wavelength Infra-red Detector Arrays. Final Technical Report: 1st March 1988 to 31st January 1990 L M Smith C F Byrne D Patel P Knowles GEC Sensors (HIRD) GEC Hirst Research Centre East Lane Wembley, Middlesex HA9 7PP United Kingdom G T Jenkin GEC Hirst Research Centre East Lane Wembley, Middlesex HA9 7PP United Kingdom The views and conclusions obtained in this document are those of the authors and should not be interpreted as necessarily representing the official policies or endorsements, either expressed or implied, of the Defense Advanced Projects Agency or the US Government. Sponsored by Defense Advanced Research Projects Agency DARPA Order No. 9515 Monitored by AFOSR under Contract No. F49620-88-C-0059 INTEGRATED TECHNOLOGY IN MERCURY CADMIUM TELLURIDE ON GALLIUM ARSENIDE AND MERCURY CADMIUM TELLURIDE ON SILICON FOR MEDIUM AND LONG WAVELENGTH INFRA-RED DETECTOR ARRAYS This is the final report on Project F49620-88-C-0059. It covers growth studies and diode fabrication in MCT/CdTe, MCT/GaAs and MCT/GaAs/Si. The layers were grown at GEC, UK, and were processed at SAT, France, Initially the wafers were processed as-grown, but during the course of the project the importance of annealing to achieve a consistent carrier concentration before p-n junction formation was realised. The report has been divided into growth, and annealing and photodiode processing sections. #### 1 GROWTH STUDIES The MCT layers were grown by the IMP process [1,2] in an experimental MOCVD system [3]. The MCT was grown at 350°C from diisopropyltelluride (DIPT) and dimethylcadmium (DMCd) supplied by Epichem Ltd, and elemental mercury from Cominco. The partial pressures of DIPT and DMCd were about $1 \times 10^{-4}$ atm. Fourier transform infrared spectroscopy (FTIR) was used to map the thickness and composition of the MCT layers. The thicknesses of HgTe and CdTe films were estimated from calibrated photomicrographs of the cleaved layers. Electrical characteristics were determined using Hall effect measurements over the temperature range 10-300K at magnetic fields of 0.1-0.6T. In the case of the samples with highly conducting HgTe buffer layers, these dominated the Hall measurements and also prevented the determination of composition by infrared transmission measurements. A GaAs crystal was used as the first crystal for the double crystal X-ray diffraction measurements [(004) and (333) $CuK\beta$ reflections for analysis of the (100) and (111) samples respectively]. ## 1.1 Growth on CdTe Until recently the highest quality photodiodes had been produced in epitaxial MCT/CdTe and related compounds (Cd,Zn,Te,Se), so layers were grown on CdTe to provide a baseline for the diode fabrication. These II-VI substrates have the advantage of a good lattice match to MCT, but are expensive, fragile and are not available in large areas at a reasonable cost. There is no possibility of integrating readout and sensor circuitry on these substrates in the foreseeable future. #### 1.1.1 Results and discussion The layers sent to SAT for device processing were reported in the last year's annual report and are summarised in Table 1. Good LWIR diodes were made in (111)MCT/CdTe, but half of the layers supplied to SAT (including all the (100)MCT wafers) were considered too small (10 x 15 mm<sup>2</sup>) to process. The (100)MCT layers were used for annealing studies, though the presence of a thin HgTe buffer layer (used successfully to improve the surface morphology) complicated the interpretation of the results (see Section 2). No further growth and diode fabrication was done on MCT/CdTe this year. The substrates available at reasonable cost were considered too small for processing, and the main thrust of the project was to grow on GaAs, Si or GaAs/Si: consequently the effort this year was directed into growth on these substrates. ## 1.2 The growth on GaAs The following systems were studied: - (1) (100)MCT/buffer/(100)GaAs - (2) (111)MCT/CdTe/(111)B GaAs - (3) (111)MCT/(111)CdTe/(100)GaAs - (4) CdTe/(311)A and B GaAs The relative merits of these systems were discussed in the first year's annual report. The (100) orientation suffers from hillocks which are believed to be generated at the substrate/buffer interface [4,5]. The areas between these hillocks are of better crystallinity than the (111) orientation, and are not twinned. The (111) orientation is usually twinned but has a smooth surface morphology which is suitable for device fabrication. CdTe and MCT grown on (311) and (211) GaAs have been reported as being untwinned with a smooth surface morphology [6,7,8], and CdTe growth on (311)A and B GaAs has been investigated. #### 1.2.1 Results and discussion The growth sequence for MCT/GaAs consisted of the following stages: (a) substrate preparation; (b) pre-bake of substrate in the reactor; (c) nucleation of CdTe; (d) buffer layer growth; (e) MCT growth; (f) cool down. Each of these stages is discursed in detail below. #### (a) Substrate preparation prior to growth Czochralski grown (111)B and 2°(100) (towards the nearest <110>) GaAs substrates were supplied by Mi-Net Technology. The wafers were semi-insulating with an etch pit density (EPD) of less than $50,000/\text{cm}^2$ . (311)A and B GaAs substrates were supplied by Cambridge University. An etch of the substrate would remove any surface damage and temporarily remove oxides, but might accentuate or generate defects. The use of a sulphuric acid or ammonia based etch was investigated, as was the effect of no etch at all. ## (b) Pre-bake prior to growth A bake at about 580°C for ten minutes is required to remove gallium oxide from the GaAs, but the surface will be degraded at temperatures greater than 450°C because of arsenic loss. The effect of the pre-bake on the final MCT layer was investigated. ## (c) Nucleation of CdTe for (100) growth Epitaxial MCT cannot be grown directly onto GaAs, so CdTe is used as the nucleation layer. A low temperature nucleation has been shown to be important to establish the (100) orientation [9]. The nucleation temperature was investigated, as was the effect of a short bake on the CdTe layer to try to anneal out dislocations. (111)CdTe layers were nucleated at the growth temperature so this step is not discussed separately for this orientation. # (d) Buffer growth This is required to accommodate misfit dislocations generated at the substrate interface and to contain any out-diffusion of gallium. CdTe was used as the buffer for (111)MCT growth, and high x MCT, CdTe or combinations of CdTe and HgTe layers were used for (100)MCT. The effect of varying the cadmium to tellurium ratio on the crystallinity and photoluminescence of the CdTe buffer was reported earlier [8]. It was found that a 1:1 ratio was best for a good surface morphology and crystallinity. The effect of a short bake of the CdTe buffer to anneal out dislocations was investigated. # (e) MCT growth The susceptor and mercury zone temperatures were selected to give a reasonably high growth rate whilst minimising pre-nucleation. The effect of a long anneal under growth conditions on the crystallinity of the MCT layer was investigated. ## (f) Cool down The cool down conditions are important since the MCT could be given an unintentional anneal during this process, which might change the number of mercury vacancies and thus affect the majority carrier concentration and type. #### 1.2.2 Conclusions - (a) Substrate preparation prior to growth - (i) Good quality p-type (100) layers could be grown on un-etched (100)GaAs. Consequently no etch was used for the (100)MCT growth. - (ii) (111)MCT could be grown via CdTe on (111)GaAs without an etch. Consequently no etch was used for (111)MCT growth on (111)GaAs. - (iii) An etch was necessary to obtain (111)MCT/(100)GaAs. - (iv) The sulphuric acid based etch (H<sub>2</sub>SO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O<sub>5</sub>:1:1) tended to produce pits and the temperature was crucial. Consequently the ammonia based etch was used (NH<sub>4</sub>OH:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O<sub>5</sub>:1:5). The quality of the DI water is critical, and a long final DI rinse was required (at least 1 hour for the sulphuric acid based etch). # (b) Pre-bake prior to growth - (i) A long high temperature pre-bake (e.g. 30 minutes at 610°C) did not seem to have a detrimental effect on the (100)MCT layers in terms of crystallinity and facet density. See Table 2 layers 1252 (1) and (2). - (ii) Mixed orientation (i.e. both (100) and (111)) layers were obtained on (100)GaAs if no pre-bake (and no etch) were used (see Table 2 layer 1256 (1)). # (c) Nucleation for (100) growth (i) Low growth rates (of less than 1 $\mu$ m/hr) were needed to establish the (100) orientation. 310°C appeared to be the critical temperature (see Table 2 - layer 1264 (1)) and a temperature of 300°C was eventually selected. - (ii) The length of the nucleation (5-60 minutes) did not have any effect on the surface morphology or crystallinity (see Table 2). - (iii) A short anneal of the nucleation layer (430°C for 10 minutes) did not appear to improve the crystallinity (see Table 2 - layer 1252 (1) and (2)). # (d) Buffer growth - (i) Only 0.5 1 $\mu$ m CdTe was necessary to contain the out-diffusion of gallium, under the growth temperature and conditions, chosen for the (100) and (111) orientations. This was shown by SIMS and was reported in last year's annual report. - (ii) Layers with thin CdTe buffers (-2.5 $\mu$ m) appeared to show better crystallinity for (100)MCT. The best values were 80-90 arc seconds. See Table 2 layers 1257 (1), 1263 (1). - (iii) A short anneal of the CdTe buffer (430°C for 10 minutes) did not improve the crystallinity (see Table 2 - layer 1252 (1) and (2)). - (iv) Various different types of buffer were tried to reduce the facet density of (100)MCT/(100)GaAs. Combinations of HgTe and CdTe layers were used successfully, leading to low facet density layers (30-100/cm²) over large areas whilst maintaining the crystallinity [9]. Details are given in last year's annual report. # (e) MCT growth The susceptor and mercury zone temperatures were chosen to give reasonable growth rates (10-20 $\mu$ m/hr) whilst minimising pre-nucleation of CdTe. Initially, layers for processing were grown about 10 $\mu$ m thick, and these layers exhibited mixed conduction (as grown). The thickness of the layers was increased at the request of SAI, and the thicker layers were typically p-type as grown, $5 \times 10^{16}/\text{cm}^3$ , $\mu$ = 250-750 cm<sup>2</sup>/Vs. It has been reported that the ten minute anneal at the end of the IMP growth was too short, and that it should be increased to one hour [10], and so the length of this post-growth anneal was investigated. The longer anneal improved the crystallinity of the thinner layers, but even with the short anneal the thicker layers had equally good crystallinity (see Table 2 - layers 1260 (1), 1261 (1)). The improvement in epitaxial material quality with increased thickness is well known [11,12]. Some preliminary work on the length of the post-growth anneal was reported in the DARPA quarterly technical report 1/3/89-31/5/89. A thinner layer (8 $\mu$ m) showed an improvement in crystallinity after a long anneal under growth conditions. ## (f) Cool down The mercury zone was always cooled faster than the susceptor to avoid any unintentional indiffusion during this stage. It has been suggested that (111) layers may be p-type after growth, but show mixed conduction after the cool down [13]. Tables 3 and 4 summarise all the MCT/GaAs layers that were sent to SAT. #### 1.2.3 Growth on (311)A and B GaAs Preliminary work on CdTe growth on (311)GaAs was reported in the QTR 1/6/89-31/8/89. (110)CdTe was grown on (311)B GaAs, untwinned with a smooth surface morphology [8]. The layer was nucleated at the growth temperature (370°C). It has been suggested that the (311) surface is closer to the (100) than the (111) surface in terms of dangling bonds [14,15]. Consequently some work was undertaken with a low temperature nucleation. The use of different etches/no etch has also been studied. # 1.2.3.1 Results and discussion CdTe was grown on both (311)A and B GaAs under a variety of temperatures and nucleation conditions. The etches used were as described for the (100) and (111)GaAs (Section 1.2.1(a)) and it was found that the NH4OH based etch was not suitable, and more work is needed to optimise the etch. Various surface morphologies have been observed (see Figure 1) though these were indistinguishable crystallographically. Laué photography showed that both (110) and 3-4°(311)CdTe oriented layers have been obtained. These preliminary investigations show that growth on (311)GaAs is complex but promising. ## 1.3 Growth on GaAs/Si The advantages of growth on GaAs/Si were outlined in the first year's annual report. The (100)GaAs/(100)Si wafers (grown by MOCVD) were supplied by Kopin Corporation. The epilayers are of poorer quality than bulk GaAs, in terms of the crystallinity (190 arc seconds wrt 18 arc seconds) and the defect density. The same growth sequence was used as for growth on bulk GaAs, but more care was taken during the etch since the GaAs layer was only 2.5 $\mu m$ thick. # 1.3.1 Results and discussion In general the (100) layers on (100)GaAs/Si had a higher hillock density than those on (100)GaAs. Two layers were submitted to SAT for device fabrication. The layers were (100)MCT/(100)CdTe/(100)GaAs/(100)Si. The layers sent were: 1180 = 18 $\mu$ m x = 0.206 (±0.001)MCT/3 $\mu$ m CdTe/GaAs/Si. The layer exhibited mixed conduction Hall characteristics. 1297 = 18 $\mu$ m, x = 0.254 (±0.011)MCT/2 $\mu$ m CdTe/GaAs/Si. The layer exhibited mixed conduction Hall characteristics, with a FWHM of 112-119 arc seconds. # 1.4 Growth on Si Most of the work of CdTe nucleation on Si was detailed in last year's annual report. The major part of the work this year was postponed because of problems with high total oxidisable carbon (TOC) levels in the DI water. # 1.4.1 Results and discussion A study of CdTe layers on (001), 2°(001), (111) and 2°(111)Si grown at 290°C, 350°C and 450°C was undertaken using TEM and RHEED. Different silicon cleaning techniques were discussed in the first year's annual report. The substrates were given a 10s dip in HF, then a 10 minute ultra violet ozone 'UVOC' clean (16). All the films were polycrystalline, with grain size increasing with temperature, and preferred texture/orientation relationships to the substrate. The average grain size on the CdTe grown on (001)Si was found to be slightly larger than that grown on the 2°(001)Si, whereas no appreciable difference in the grain size was seen between the CdTe on (111) and 2\*(111)Si. ## 1.4.2 Conclusions Results from this year indicate that the nucleation temperature should be higher than 450°C. Improvements in the DI water system have re-opened this area for future research. ## 2 DIODE FABRICATION MOCVD layers grown on GaAs and GaAs/Si have been processed at SAT, Poiters, France. SAT have a well-developed diode process for THM material but have found that some of the MOCVD material behaves very differently when processed. In the first year the wafers were processed as-grown, regardless of carrier concentration and type, which added some uncertainty to the interpretation of results. As the process uses mercury diffusion to form n on p diodes, it was necessary to optimise annealing conditions for both n to p and p to n. Optimisation of the "p anneal" was essential to obtain wafers of a consistent p-type carrier concentration as a starting material. Optimisation of the "n anneal" (Hg diffusion) was needed to obtain the correct junction depth and n-region carrier concentration. #### 2.1 Annealing studies #### 2.1.1 p-type anneal MCT layers that showed mixed conductivity as grown (all the (111) layers and some of the (100) layers) needed to be annealed to p-type (~5 x $10^{16}/\text{cm}^3$ ) with a mobility of approximately 300 cm $^2$ /Vs before processing. The reason these layers show mixed conduction after growth is not fully understood. It has been suggested that the layers may be p-type but start to anneal to n-type during the cool down after growth [13]. Another explanation could be that a high dislocation density is set up at the interface, and interface effects cause the mixed conduction. The experiments performed on sample 1114 (MCT grown on (100)GaAs with a buffer structure containing a HgTe layer) and 1296 (MCT grown on (111)GaAs with CdTe buffer) show that annealing at 300°C under vacuum for 2 hours converts the samples from anomalous conduction to p-type with a carrier concentration ranging from 2-4 x $10^{16}/\text{cm}^3$ , see Tables 5 and 6. Annealing temperatures higher than 300°C tended to cause deterioration of the surface morphology. Samples 1181 and 1184 (both containing CdTe/HgTe buffers) were not converted to p-type after the 2 hour, 300°C vacuum anneal, nor after increasing the duration to 6 hours, see Tables 7 and 8. These layers were grown with buffer structures containing a HgTe layer which in some cases dominates the as-grown Hall measurements and may explain these inconsistent results. Optimisation of growth conditions meant that the (100) layers were p-type as grown so this step was unnecessary. #### 2.1.2 n-type anneal The photodiode p-n junction is formed by a local p to n anneal through windows in a ZnS layer. It is expected that under optimised conditions the depth of the p to n conversion would depend on the duration of the anneal. Complete conversion of p to n-type was investigated, as Hall measurements would provide insight into the quality of the n regions of the diodes formed by diffusion. It would be expected that layers that annealed easily and reproducibly would be good samples for processing. A difference was observed between the (100) and (111) orientations, as illustrated below. ## 1257 (100)MCT/(100)CdTe/GaAs This sample was p-type as grown and showed mixed conduction after heat treatment in a mercury-rich atmosphere at $310^{\circ}$ C for 2 hours or $210^{\circ}$ C for 6 days, see Table 9. The decrease in mobility with increasing Hall field shows that the conversion is not complete and the mobility is lower than expected for this composition (x -0.22). # 1296 (111)MCT/CdTe/GaAs This sample showed mixed conduction as grown, but annealed to p-type by the p anneal schedule, see Table 6. However it reverted to mixed conduction after 3 hours at 310°C in a mercury atmosphere. A further anneal of 27 hours under the same conditions did not convert the sample to n type. ## 2.1.3 Conclusions Both the (100) and (111)MCT layers could be annealed reproducibly to p-type. n annealed layers show mixed conduction and therefore the conditions for this anneal have not yet been optimised. Further work is necessary to establish the n-annealing conditions. # 2.2 Photodiode processing The detector geometry was a linear array of 60 x 100 $\mu m^2$ or 30 x 30 $\mu m^2$ sensitive areas formed by mercury diffusion. The process was then as follows: - (i) p-type anneal from mixed conduction to p $(-5 \times 10^{16}/\text{cm}^3)$ carrier concentration, if necessary. - (ii) Surface preparation. The sample was lightly etched in a 1% Br/MeOH solution to remove about 0.5 $\mu m$ . This was followed by solvent and DI rinses. - (iii) Deposition of dielectric and masking layers. A layer of CdTe 0.25 $\mu m$ thick was sputtered onto the layer. A ZnS layer of 0.75 $\mu m$ thickness was then sputtered and diffusion windows were opened in the ZnS. - (iv) Ion implantation. Following results obtained last year, which showed that the diodes had anomalously small sensitive area, an ion implantation step has been added to the standard process. This involves an implantation of donor atoms through the diffusion window to create a low resistance n<sup>+</sup> surface and improve the collection efficiency over the area of the diode. It has been established that this step does not in itself form the p-n junction (see section 2.2.2). - (v) Mercury diffusion. The layers were annealed at 300°C under saturated mercury vapour conditions to produce n-type regions in the p-type layer corresponding to the windows in the ZnS coating. - (vi) Passivation. The ZnS mask was then removed and passivating layers of CdTe and ZnS were sputtered (0.15 $\mu m$ of CdTe and 0.5 $\mu m$ of ZnS). - (vii) Electrical contacts. The CdTe and ZnS coatings were etched to reveal the n and p regions and electrical contact pads were made by sputtering Cr/Au. A schematic diagram of the diode structure is shown in Figure 2. The diode arrays normally consist of greater than 100 elements. #### 2.2.1 Characterisation techniques The following techniques have been used to characterise the diodes: - (i) I-V measurements. I-V curves have been studied at 77K using a liquid nitrogen prober in order to determine the zero bias resistance ( $R_0$ ) and hence the $R_0A$ product for the diodes. Values of $R_{max}$ and the open circuit voltage, $V_{CO}$ are also obtained. - (ii) Detectivity measurements. Responsivity and noise measurements have been performed to obtain a $D^*\lambda$ value for the diodes under the following conditions: Detector temperature 77K Detector field of view ±30° Signal frequency 1800 Hz Noise bandwidth 100 Hz centred on 1800 Hz Source 600°C black body - (iii) Spectral response measurements. The spectral responsivity of the diodes has been measured to determine their cut-off wavelength, $\lambda_{\text{CO}}$ , and hence bandgap Eg. The spectral measurement also provides a check on x values and compositional uniformity of the layers and can be compared with transmission measurements (FTIR) performed on the layers prior to processing. - (iv) Optical beam induced current mapping (OBIC) and electron beam induced current mapping (EBIC). These techniques have been used to determine the actual sensitive area of the diodes and the location of the junction within the layer. OBIC maps were obtained using a scanned infrared beam at 4 $\mu m$ . #### 2.2.2 Results and discussion ## (a) MWIR Results from MWIR diodes fabricated in both (100) and (111)MCT/(100)GaAs were reported last year [8,17]. Results from LWIR diodes fabricated in (100)MCT/(100) GaAs will be reported at the IEE Conference on Advanced Infrared Detectors and Systems, London, June, 1990 [18]. The results are summarised in Table 10. Typical I-V curves, OBIC mappings and spectral curves are shown as Figures 3-5 ( $\lambda_{\rm CO}$ = 3.9 $\mu$ m) 6-8 ( $\lambda_{\rm CO}$ = 7.6 $\mu$ m) and 9-11 ( $\lambda_{\rm CO}$ = 10.6 $\mu$ m). # (i) 77K RoA versus cut-off wavelength A plot of 77K $R_0A$ values from this work versus cut-off wavelength is shown as Figure 12. This figure shows that the 77K $R_0A$ products are comparable with those obtained on MOCVD MCT/CdTe [18,19,20], MOCVD MCT/CdTe/GaAs/Si [21], LPE MCT/CdZnTe/GaAs/Si [12] and MBE MCT/CZT [6]. Also see section 2.2.2(vi). # (ii) Detectivity Typical 77K detectivities of $1.5 \times 10^{11} \ \text{cmHz}^{1/2} \text{w}^{-1}$ and $1.1 \times 10^{11} \ \text{cmHz}^{1/2} \text{w}^{-1}$ have been obtained for 77K 5.5 and 11 $\mu \text{m}$ cut-off diodes respectively with quantum efficiencies greater than 70%. These results are as good as the best obtained on THM material. At higher temperatures the detectivity of the MOCVD diodes is better than that obtained in THM material, for example, at 193K the detectivity of the 5.5 $\mu$ m cut-off diode was 1.3 x $10^{10}$ cm Hz $^{1/2}$ W $^{-1}$ - see conclusions. # (iii) Sensitive Area The OBIC mappings (Figures 4 and 7) show that the sensitive area is smaller than the mask geometry (60 x 100 $\mu$ m<sup>2</sup> in these cases). This is thought to be due to the high sheet resistance of the diffused 'n' region which reduces the carrier collection efficiency away from the n contact. An ion implantation step was performed to produce a thin n<sup>+</sup> region to decrease the resistance. Figures 10 and 13 are OBIC maps of ion-implanted/diffused diodes which demonstrate a much more uniform sensitive area. The following experiment was performed to establish that the ion implantation step did not in itself form the p-n junction. Layer 1251 (1) was divided into two pieces, one half ion implanted and diffused, and one half ion implanted only. Very good results were obtained in the ion implanted/diffused half but no diode action was seen in the implanted half. The I-V characteristics of the implanted/diffused diodes are inferior to those of the diffused only devices, in terms of a lower $R_0A$ , or a low reverse bias breakdown voltage. It is important to optimise the diffusion/implantation conditions to maximise the diode performance and the sensitive area. ## (iv) Yield The yields have been estimated by measuring I-V characteristics of the linear arrays. In the (100) orientation 125 and 95 diodes were measured and the yields were 77 and 68%. However most of the defects were due to hillocks and if the diodes fabricated on hillock regions were omitted from the measurement, the estimated yield becomes approximately 95%. The yield on (111)MCT with its smooth surface morphology was 90%. # (v) Substrate orientation studies It was shown in the first year's annual report that p to n conversion by mercury diffusion is slower on (100)MCT than on (111) epilayers and also that the junction is more homogeneous in the (100)MCT. This could be due to the presence of twinning in the (111) layers which may give rise to areas of high recombination at the twin boundaries. However the (100) layers have a hillocked morphology which causes processing problems and leads to a lower yield of good diodes than on the smooth (111) layers. ## (vi) Variation of Ro with temperature The variation of the zero bias resistance $R_0$ for a 12.1 $\mu$ m cut-off diode versus 1000/T is shown in Figure 14. The linear part, which indicates a diffusion limited current mechanism, extends down to 90K. Below this temperature the curves deviate with a monotonically decreasing slope probably caused by a tunnelling process. Similar studies have been made by DeWames, Arias et al [22] and [6] on LPE/bulk heterojunctions and MBE HgCdTe/GaAs though with $\lambda_{CO}$ (80K) in the range 8 to 9 $\mu$ m. At temperatures below 65K they conclude from forward bias measurements that the current generation mechanism is thermally assisted tunnelling originating from defects. The present results are consistent with this. On LPE layers (with CdZnTe substrates) Destefanis [23] reports a diffusion limited behaviour down to a lower temperature of 70K, while tunnelling dominates at still lower temperatures. Figure 15 shows the variation of the $R_0A$ product with energy gap at 77K in the range of $\lambda_{CO}$ from 7 to 13 $\mu m$ for diodes produced on MCT/GaAs and on bulk THM material [20]. The two straight lines indicate the range of SAT's commonly achieved bulk results. The $\lambda_{CO}$ = 12.1 $\mu m$ 77K THM $R_0A$ value is comparable to that for the equivalent MOCVD point in Figure 14. There is a lower reverse bias breakdown observed in these MOCVD diodes compared to THM diodes. There is no evidence of a generation-recombination dominated region, and so an improvement in the 77K performance might be achieved with optimisation of processing. At the higher temperature (140K) the MOCVD diodes exhibit a much higher $R_0A$ product than the equivalent THM diodes. This is due to the high diffusion currents which limit the performance of the THM diodes. # Conclusions State-of-the-art MWIR and LWIR diodes have been fabricated in both (111) and (100)MCT on GaAs with a variety of buffers. In some cases the MOCVD material behaves very differently from THM material, so it was necessary to investigate the annealing behaviour in order to understand the diffusion mechanism within the material. The performance of the MOCVD diodes is as good as that of THM diodes at 77K. At higher temperature the performance of the MOCVD diodes is significantly better than that of the THM diodes (as shown by the $R_0A$ and detectivities). This demonstration of high quality LWIR and MWIR diode arrays in MCT/GaAs is an important first step towards integration with readout circuitry formed in the growth substrate. # References - 1 S J C Irvine, J Tunnicliffe and J B Mullin. Materials Letters, 2 (1984) 305 - 2 J Tunnicliffe, S J C Irvine, O D Dosser and J B Mullin. - J. Crystal Growth, 68 (1984) 245 - 3 M J Bevan and K T Woodhouse. - J. Crystal Growth, 68 (1984) 254 - 4 R J Koestner and H F Schaake. - J. Vac. Sci. Technol., A6(4) (1988) 2834 - 5 A Million, L Dicioccio, J P Gailliard and J Piaguet. - J. Vac. Sci. Technol., A6(4) (1988) 2813 - ${\sf G}$ J M Arias, R E DeWames, S H Shin, J G Pasko, J S Chen and E R Gertner. - Appl. Phys. Lett., 54 (1989) 1025 - J M Arias, S H Shin, J G Pasko, R E DeWames and E R Gertner. J. Appl. Phys. 65 (1989) 1747 - 8 L M Smith, C F Byrne, D Patel, P Knowles, J Thompson, G T Jenkin, T Nguyen Duy, A Durand and M Bourdillot. - J.Vac. Sci. Technol., A8 (1990) 1078 - 9 L M Smith and J Thompson. Materials Letters, 7 (1989) 461 - S J C Irvine, J S Gough , J Giess, M J Gibbs, A Royle, C A Taylor, G T Brown, A M Keir and J B Mullin. J. Vac.Sci. Technol., A7 (1989) 285 - S M Johnson, W L Ahlgren, M H Kalisher, J B James and W J Hamilton Jr., in "Properties of II-VI semiconductors; Bulk crystals, Epitaxial Films, Quantum Well Structures and Dilute Magnetic Systems", Materials Research Society Symposium Proceedings, Vol 61, ed. J F Schetzina, J F Schaake and F J Bartoli, Jr. (Materials Research Society, Pittsburgh, PA, in press). - 12 S M Johnson, M H Kalisher, W L Ahlgren, J B James and C A Cockrum. Appl. Phys, Lett., 56 (1990) 946. - 13 M L Young, J Giess and S J C Irvine. EWMOVPE III, Montpellier, June, 1989. - 14 John Frost, Cavendish Laboratory, Cambridge University, UK Private communication - 15 W I Wang, R F Marks and L Vina, . J. Appl. Phys. 59 (1986) 937 - 16 T Takahagi, I Nagai, A Ishitani and H Kuroda.J. Appl. Phys., 64 (1988) 3516 - 17 C F Byrne, L M Smith, G T Jenkin, P Knowles, D Patel, M Bourdillot, A Durand and T Nguyen Duy. EWMOVPE III, Montpellier, June, 1989. - M Bourdillot, A Durand, T Nguyen Duy, C F Byrne, L M Smith, D Patel, P Knowles and G T Jenkin. IEE Advanced Infrared Detectors and Systems Conference Proceedings, London, June 1990, in press - 19 C F Byrne and P Knowles. Semiconductor Sci. Technol. 3 (1988) 377 - 20 T Nguyen Duy, A Durand and M Bourdillot. Private Communication - 21 K Zanio, R Bean, R Mattson, P Vu, S Taylor, D McIntyre, C Ito and M Chu. Appl. Phys. Lett. 56 (1990) 1207. - 22 R E DeWames, J G Pasko, E S Yao, A H B Vanderwyck and G H Williams. J. Vac. Sci. Technol., A6 (1988) 2655 - 23 G L DeStefanis. - J. Cryst. Growth, 86 (1988) 700 Table 1: MCT/CdTe layers submitted for device processing | <u> </u> | |----------------------------| | orientation thickness (μm) | | 0.274 6.8 | | 0.268 6.8 | | 0.317 12 | | 0.255 13 | | 0.211 19.7 | | 0.194 19.5 | \* mixed conduction - due to presence of HgTe layer Table 2: The effect of various growth parameters on (100)MCT/CdTe/unetched GaAs | | SAT | on and<br>innealed | on and<br>innealed | buffer | No pre-bake mixed<br>orientation growth | SAT | e post<br>nneal | 10 minute post<br>growth anneal, sent<br>to SAT | SAT | Nixed or ientation<br>growth | SAT | | |--------------------------------------------------|-------------|-----------------------------------|-----------------------------------|----------------|-----------------------------------------|-------------|---------------------------------|-------------------------------------------------|-------------|------------------------------|-------------|------------| | Comments | Sent to SAT | Mucleation and<br>buffer annealed | Nucleation and<br>buffer annealed | Thicker buffer | No pre-b<br>or lentat | Sent to SAT | 30 minute post<br>growth anneal | 10 minute post<br>growth anneal,<br>to SAT | Sent to SAT | Kixed or<br>growth | Sent to SAT | • | | Average FWH (arc secs) | 166 | 216 | 156 | 112 | • | 98 | 155 | 97 | 29 | - | 150 | - | | Hall | classical p | classical p | classical p | classical p | | classical p | classical p | classical p | classical p | 1 | classical p | anoma lous | | <b></b> | 50 | 20.8 | 18.9 | 21.2 | 1 | 19 | 21.7 | 23.5 | 22.6 | | 17.4 | 9.4 | | × | 0.225 | 0.228 | 0.244 | 0.210 | | 0.224 | 0.206 | 0.207 | 0.214 | | 0.254 | 0.247 | | Facet<br>density<br>(cm²) | 20-50 | 10-40 | 40-100 | 100-1000 | , | 30-100 | 50-100 | 1000 | 100-1000 | , | 100-1000 | 100-1000 | | Buffer<br>thickness<br>(//m) | 4.2 | 4.7 | و | 7.5 | • | 2.5 | 3.8 | 3.8 | 2.5 | , | 8.8 | 3.3 | | Nucleation<br>temperature<br>('C)/time<br>(mins) | 310/22.5 | 310/20 | 310/20 | 310/40 | 310/30 | 310/20 | 310/27 | 310/20 | 310/20 | 310/20 | 300/60 | 09/008 | | Pre-bake<br>temperature<br>('C)/time<br>(mins) | 630/20 | 630/35 | 630/35 | 630/26 | None | 630/30 | 630/30 | 630/34 | 630/20 | 630/20 | 630/32 | 630/20 | | Layer No | 1521 | (1) 2521 | (2) 2521 | 1254 (1) | (1) 9521 | (1) 2521 | (1) 0921 | 1261 (1) | (1) 6921 | 1564 (1) | (1) 5921 | (1) 2921 | Table 3: (111)MCT layers on GaAs supplied to SAT for device processing | Layer<br>No | GaAs substrate orientation | CdTe buffer<br>thickness (µm) | × | MCT thickness<br>(µm) | Status* | |-------------|----------------------------|-------------------------------|-------|-----------------------|-----------------------------------| | 1031 | (111) | 2.5 | 0.239 | 14 | Damaged during<br>processing | | 1033 | (111) | 4 | 0.335 | 11 | Shorted diffused diodes | | 1036 | (100) | 4 | 0.257 | 18 | Good SWIR diffused<br>diodes made | | 1296 | (111) | 3 | 0.258 | 18 | Annealing experiments | | 1298 | (111) | 8 | 0.252 | 18 | Poor diffused diodes | \* See Section 2.2 for further details Table 4: (100)MCT layers on (100)GaAs supplied to SAT for device processing | Layer No | Buffer type and thickness (fm) | × | MCT thickness (#m) | FWH<br>(erc secs) | Status*<br>of diffused diodes | |----------|-----------------------------------------------------------------|-------|--------------------|-------------------|-------------------------------| | 1094 | 6 Jan high x MCT | 0.3 | 15 | 133 | bood | | 1112 | 5 µm HgTe/0.6 µm CdTe | 0.2 | 12 | 187 | Good | | 1114 | 0.4 Jun CdTe/2 Jun HgTe/0.4 Jun CdTe/2 Jun HgTe/0.4 Jun<br>CdTe | 0.2 | 12 | 145 | Very variable | | 1124 | 4 pm/0.5 pm CdTe/4 pm hgTe/0.6 pm CdTe | 0.3 | 15 | • | Small area | | 5211 | 1 Jan Cafe | 0.265 | 11.9 | • | Poor | | 1127 | 2.5 Jan Cale | 0.25 | 15 | | | | 1221 | 4 pm cdre | 0.225 | 19 | 143,189 | Good | | 1257 (1) | 2.5 Jun Calle | 0.224 | 19 | 96,86 | Good | | (1) | 3.8 Jun Colle | 0.208 | 23.5 | 66'76 | Poor | | 1263 (1) | 2.5 CdTe | 0.212 | 22.6 | 85,88 | Poor | | 1565 (1) | 2.8 Jun CoTe | 0.254 | 17.4 | 210,89 | Poor | | 1266 (1) | 3.8 pm care | 0.247 | 18.4 | 173,346 | poog | \* See Section 2.2 for further details Table 5: 77K Hall effect measurements on layer 1114 showing that the sample could be annealed successfully to p-type | | | | | | Hall measurements | nts | | | |-----------|------------------------------------------------------|----------|-------------------------------------------------|----------------------|------------------------------------|-----------------------------------|------------------------------------|----------------------| | | , | | 0 | 0.11 | 0 | 0.31 | 0 | 0.51 | | Semple No | Amealing | Type | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Vs) | Carrier<br>concentration<br>(cm-3) | Mobility<br>(cm <sup>2</sup> /Vs) | Carrier<br>concentration<br>(cm-3) | Mobility<br>(cm²/Vs) | | 1114 (1) | As grown | *d/n | 4.3 614 | 16500 | 5.8 E14 | 12200 | 8.4 E16 | 8500 | | (2) \$111 | As grown after<br>Br/methanol etching<br>(4 microns) | *d/u | 9.7 E14 | 4550 | 1.5 E15 | 2950 | 2.3 £15 | 1900 | | 1114 (3) | 295'C 2 hours under<br>vacuum | <b>a</b> | 3.4 E16 | 760 | 3.2 E16 | 285 | 3.1 E16 | 262 | | 1114 (4) | 315°C 2 hours under<br>vacuum | a | 4.5 E16 | 320 | 4.5 £16 | 325 | 4.3 £16 | 335 | \* Layer showed mixed conduction Table 6: 77K Hall effect measurements on layer 1296 showing that the sample could be annealed successfully to p-type (1296 (2) and (3)), and that the n anneal needs further optimisation (1296 (4) and (5)) | | | | | | Hall measurements | ts | | | |-----------|----------------------------------------------------------------------------------|----------|-------------------------------------------------|----------------------|------------------------------------|----------------------|-------------------------------------------------|----------------------| | | | | 0.11 | 11 | o | 0.31 | 0 | 0.51 | | Sample No | Annea 1 ing | Type | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Vs) | Carrier<br>concentration<br>(cm-3) | Mobility<br>(cm²/vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Vs) | | 1296 (1) | As grown | u/b | 6.6 E14 | 38000 | 8.0 £14 | 31400 | 9.5 E14 | 37900 | | 1296 (2) | 300°C 2 hours under<br>vacuum | • | 3.1 £16 | 320 | 2.6 E16 | 380 | 2.4 E16 | 405 | | 1296 (3) | 300°C 2 hours under<br>vacuum | <b>a</b> | 1.9 E16 | 405 | 1.7 £16 | 440 | 1.7 £16 | 440 | | 1296 (4) | 300'C 2 hours under<br>vacuum followed by<br>300'C 27 hours under<br>Hg pressure | *d/u | 3.7 E15 | 4300 | 4.5 E15 | 3550 | 5.6 E15 | 2800 | | 1296 (5) | 300°C 2 hours under<br>vacuum followed by<br>300°C 27 hours under<br>Hg pressure | n/p* | 1.2 E16 | 1200 | 1.3 E16 | 1100 | 1.6 £16 | 940 | \* Layer showed mixed conduction Table 7: 77K Hall effect measurements on layer 1181. The presence of a HgTe buffer layer dominated the Hall measurements | | | | | | Hall measurements | its | | | |-----------|----------------------------------------------------------------------------|------|-------------------------------------------------|----------------------|------------------------------------|----------------------|-------------------------------------------------|----------------------| | | | | 0.11 | 1 | 0. | 0.31 | 0.51 | 51 | | Sample No | Annea 1 ing | Type | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Vs) | Carrier<br>concentration<br>(cm-3) | Mobility<br>(cm²/Vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/vs) | | 1181 (1) | As grown | u/p* | 2.0 E15 | 15000 | 7.5 £15 | 3950 | 1.2 E16 | 1500 | | (2) 1811 | 315°C 2 hours under<br>vacuum | *d/u | 1.6 £15 | 2400 | 2.0 €17 | 190 | 2.0 £17 | 200 | | 1181 (2) | 315°C 2 hours under<br>vacuum followed by<br>315°C 4 hours under<br>vacuum | _d/υ | 3.4 E16 | 1870 | 8.1 E16 | 1152 | 9.7 £16 | 926 | \* Layer showed mixed conduction Table 8: 77K Hall effect measurements on layer 1184. The presence of a HgTe buffer layer dominated the Hall measurements | | | | | | Hall measurements | ts | | | |-----------|----------------------------------------------------------------------------|------|------------------------------------|----------------------|-------------------------------------------------|----------------------|-------------------------------------------------|----------------------| | | | | 0.17 | 11 | 16.0 | 31 | .0 | 0.5T | | Sample No | Annea ling | Туре | Carrier<br>concentration<br>(cm-3) | Mobility<br>(cm²/vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/Ys) | | 1184 (1) | As grown | n/p* | 1.1 £15 | 91500 | 3.3 £15 | 31300 | 7.6 E15 | 13300 | | 1184 (2) | 315°C 2 hours under vacuum | u/b* | 6.5 E15 | 11190 | 3.7 £16 | 1980 | 1.9 £17 | 996 | | 1184 (2) | 315'C 2 hours under<br>vecuum followed by<br>315'C 4 hours under<br>vacuum | *d/u | 5.6 £15 | 13850 | 2.8 E16 | 2760 | 1.0 £17 | 715 | | 1184 (3) | 315°C 2 hours under<br>vacuum followed by<br>315°C 4 hours under<br>vacuum | n/p* | 1.9 E16 | 2590 | 1.8 £17 | 592 | 4.3 E17 | 114 | \* Layer showed mixed orientation Table 9: 77K Hall effect measurements on layer 1257 | | | | | | Hall measurements | nts | | | |-----------|-------------------------------------|------------------|-------------------------------------------------|-----------------------------------|-------------------------------------------------|----------------------|-------------------------------------------------|-----------------------------------| | | | | 0 | 0.17 | 0 | 0.3T | 0 | 0.51 | | Sample No | Annea l'ing | Туре | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm <sup>2</sup> /Vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm²/vs) | Carrier<br>concentration<br>(cm <sup>-3</sup> ) | Mobility<br>(cm <sup>2</sup> /Vs) | | (1) 2521 | As grown | ۵ | 8.5 £16 | 190 | 4.7 E16 | 350 | 4.2 E16 | 390 | | (2) (521 | 210°C 6 days under<br>Hg pressure | u/b <sub>*</sub> | 3.5 £14 | 22900 | 5.5 E14 | 13500 | 1.5 £15 | 0069 | | 1257 (3) | 300°C 24 hours under<br>Hg pressure | ď/u | 3.5 E14 | 15700 | 5.8 £14 | 10500 | 8.8 £14 | 6300 | \* Layer showed mixed conduction Table 10: MMIR and LWIR photodiode results in MOCVD CMT/GaAs (100) | Layer No | MCT orientation and<br>thickness (µm) | Buffer structure | 77K λ <sub>CO</sub> (μm) | RoA at 77K<br>(Ccm <sup>2</sup> ) | |----------|---------------------------------------|-----------------------------------------------------------|--------------------------|-----------------------------------| | 1094 | (100), 16 | 6 µm high x CMT/1.5 µm CdTe | 3.9 | 9.4 × 104 | | 1123 | (100), 16 | 5 µm HgTe/2 µm CdTe | 5.7 | 1.4 x 10 <sup>4</sup> | | 1306С | (111), 18 | 3 µm CdTe | 5.7 | 3.4 × 104 | | 10360 | (111), 18 | 3 µm CdTe | 5.9 | 3.2 x 10 <sup>3</sup> | | 1112 | (100), 16 | 5 µm/0.6 µm CdTe | 6.2 | 3.8 x 10 <sup>3</sup> | | 1114 | (100), 18 | 0.4 µm CdTe/3 µm HgTe/0.4 µm CdTe/3µm<br>HgTe/0.4 µm CdTe | 7.4 | 474 | | 10368 | (111), 18 | 3 µm CdTe | 7.4 | 1800 | | 1036A | (111), 18 | 3 µm CdTe | 7.5 | 454 | | 1036E | (111), 18 | 3 µm CdTe | 7.6 | 2700 | | 1251A | (111), 19 | 3 µm CdTe | 10.7 | 12.8 | | 1257 | (100), 19 | I μm CdTe | 11.0 | 12 | | 12518 | (100), 19 | 3 µm CdTe | 12.1 | 2 | Figure 1: Different surface morphologies obtained of CdTe/(311)GaAs Figure 2: Schematic diagram of photodiode structure used Figure 3: 77K I-V characteristic of a diode from layer 1094 TRACE EN PERSPECTIVE SURFACE: 49.5 \* 87 mic x mic SURFACE INTEGREE : 4285 mic x mic PAS DE MESURE : 3 microns Figure 4: OBIC map of a diffused diode from layer 1094 Figure 5: Spectral response from a diode from layer 1094 Figure 6: 77K 1-V characteristic of a diode from layer 1036 TRACE EN PERSPECTIVE SURFACE : 42 M 65 SURFACE INTEGREE : 3244 COURSES DE HIVEAUX ,752-502-252 PAS DE MESURE . 3 microns Figure 7: OBIC map of a diode from layer 1036 Figure 8: Spectral response of a diode from layer 1036 The two peaks indicated by arrows are due to anomalous transmission through the dewar window $% \left( 1\right) =\left\{ 1\right\} 1\right$ Figure 9: I-V characteristic of a diode from layer 1251 TRACE EN PERSPECTIVE SURFACE : 54 # 90.5 mic x mic SURFACE INTEGREE : 5547 mic x mic PAS DE MESURE : 5 microns Figure 10: OBIC map of an implanted and diffused diode from layer 1251 L 905 = 5.12 UM L PIC = 8.79 UM L HAUT = 10.57 UM BAP - 8.296 Figure 11: Spectral response of a diode from wafer 1251 Figure 12: 77K R<sub>O</sub>A values versus 77K cut-off wavelength TRACE EN PERSPECTIVE SURFACE : 61 \* 102 mic x mic SUBFACE INTEGREE : 6671 mic x mic PAS DE MESURE : 3 microns Figure 13: OBIC map of an ion implanted and diffused diode from layer 1125 showing a more uniform sensitive area Figure 14: Zero bias resistance versus 1000/T for 12.1 $\mu m$ cut-off diodes in MOCVD MCT/GaAs and bulk MCT Figure 15: 77K $R_D A$ versus energy bandgap of LWIR diodes in MCT/GaAs, with a comparison to diodes in SAT bulk MCT $\,$