| AD-A128 582 DIGITAL PROCESSING CLOCK AND REMOTE DISPLAY UNITS 1/1<br>TECHNICAL OPERATION AND MAINTENANCE MANUAL(U) NAVAL |       |    |            |             |  |   |           |    |       |      |    |  |
|--------------------------------------------------------------------------------------------------------------------------|-------|----|------------|-------------|--|---|-----------|----|-------|------|----|--|
| UNCĽAS                                                                                                                   | SIFIE | >  |            |             |  |   | <br>70 AK |    | F/G 1 | 14/2 | NL |  |
|                                                                                                                          |       | τø | <b>,</b> - |             |  | ļ |           |    |       |      |    |  |
|                                                                                                                          |       |    |            |             |  |   |           |    |       |      |    |  |
|                                                                                                                          |       |    |            |             |  |   |           |    |       |      |    |  |
|                                                                                                                          |       |    |            |             |  |   |           | i. |       |      |    |  |
|                                                                                                                          |       |    |            |             |  |   |           |    |       |      |    |  |
|                                                                                                                          |       |    |            |             |  |   |           |    |       |      |    |  |
|                                                                                                                          |       |    | ₩;         | END<br>HUMO |  |   |           |    |       |      |    |  |



зъ

. . .

MICROCOPY RESOLUTION TEST CHART NATIONAL BUREAU OF STANDARDS-1963-A

()

**NRL Instruction Book 166** 

# Digital Processing Clock and Remote Display Units Technical Operation and Maintenance Manual

AD A 12 85 02

FILE COPY

E

November 1976



Sponsored by Naval Sea Systems Command



NAVAL RESEARCH LABORATORY Washington, D.C.

Approved for public release: distribution unlimited

### TABLE OF CONTENTS

. . . .

• •

1 L

4

•

•

E

13

83 05 24 06

|      |            |                                            | rage |
|------|------------|--------------------------------------------|------|
| I.   | Chapt      | er 1-General Information                   | 1    |
|      |            |                                            | •    |
|      | 1-1        | Introduction                               | 1    |
|      | 1-2        | General Theory                             | 1    |
|      | 1-3        | Specifications                             | 3    |
|      |            |                                            | •    |
| II.  | Chapt      | er 2–Operation                             | 9    |
|      |            | n                                          | •    |
|      | 2-1        | Turn-On Procedure—Table 2-1                | 9    |
|      | 2-2        | Operator Controls—Figure 2-1               | 12   |
|      | 2-3        | Functional Check-Out Procedure—Table 2-2   | 12   |
|      | 2-4        | Clock Setting Procedure—Table 2-3          | 14   |
|      | 2-5        | Inputs and Outputs—Table 2-4               | 16   |
|      |            |                                            |      |
| III. | Chapt      | er 3—Functional Description                | 19   |
|      | 0 1        | Querrall France in Description             | 10   |
|      | 0-1<br>0-1 | Veran Functional Description               | 19   |
|      | 3-2<br>001 | Major Functional Description               | 22   |
|      | 3-2-1      | Power Supply and Battery Functions         | 22   |
|      | 3-2-2      | Clock Time Base Circuit                    | 22   |
|      | 3-2-3      | Display Circuit Function                   | 25   |
|      | 3-2-4      | I MHz to I PPS Countdown and Sync Function | 27   |
|      | 3-2-5      | Day, Hour, Minute, Second Counter Function | 28   |
|      | 3-2-6      | Time of Event Function                     | 29   |
|      | 3-2-7      | Remote Display Unit                        | 30   |
| IV.  | Chapte     | er 4—Scheduled Maintenance                 | 35   |
|      | 4-1        | Built-In Test Equipment                    | 35   |
|      | 4-2        | Outputs Check                              | 35   |
|      | 4-3        | Battery Care                               | 35   |
|      | 4-4        | Leap Year Adjustment                       | 38   |
|      | 4-5        | Time of Event Pulse Selection              | 38   |
|      | 4-6        | Checking Internal Oscillator Drift         | 38   |
| v    | Chant      | an 5- Traublash a sting                    | 20   |
| ۷.   | Chapu      | ຍ ບ− πບແກເສແບບພແຮ່                         | 39   |
|      | 5-1        | Overall Checks                             | 39   |
|      | 5-2        | Troubleshooting Table                      | 39   |
|      |            |                                            |      |

i

|      |         |                                             | Page |
|------|---------|---------------------------------------------|------|
| VI.  | Chapt   | er 6-Corrective Maintenance                 | 45   |
|      | 6-1     | Overall View                                | 45   |
|      | 6-2     | Card Replacement                            | 45   |
|      | 6-3     | Schematics and Part Identification          | 45   |
| VII. | Chapt   | er 7—Parts List                             | 57   |
|      | 7-1     | Parts List for the Digital Processing Clock | 57   |
|      | 7-2     | Parts List for the Remote Display Unit      | 71   |
|      | 7-3     | Parts Location Index                        | 73   |
| VIII | . Chapt | er 8—Installation                           | 75   |

.

-

.

 1

.

|              | DIA<br>Accession Tor<br>NTIS CRIEI<br>PTIC T'S<br>Unnunounced<br>Justification |        |
|--------------|--------------------------------------------------------------------------------|--------|
|              | LIST OF FIGURES                                                                |        |
| Figure       | Availability cours                                                             | Page   |
| 1.0          | Eront View of Digital Processing Clock                                         |        |
| 1-0          | Digital Processing Clock System                                                |        |
| 2-1          | Operator Controls                                                              | 10     |
| 2-2          | Back View of Digital Processing Clock                                          | 11     |
| 3-1          | Block Diagram for Digital Processing Clock                                     | ••• 20 |
| 3-2          | Wiring Diagram of Digital Processing Clock                                     | ••• 23 |
| 3-3          | Remote Display Unit                                                            | ••• 31 |
| 3-4<br>95    | Back and Inside view of Remote Display Unit                                    | ••• 32 |
| 3-0<br>4-1   | Ton View of Digital Processing Clock                                           | 33     |
| 4-2          | Bottom View of Digital Processing Clock                                        | 27     |
| 6-1A         | Clock Time Base and Display Circuit Board                                      | 46     |
| 6-1B         | Schematic of Clock Time Base and Display Circuit                               | 47     |
| 6-2A         | 1 MHz to 1 PPS Countdown and Sync Board                                        | 48     |
| 6-2B         | Schematic of 1 MHz to 1 PPS Countdown and Sync Circuit                         | 49     |
| 6-3A         | Day Hour Minute Second Counter Board                                           | 50     |
| 6-3B         | Schematic of Day Hour Minute Second Counter Circuit                            | 51     |
| 6-4A         | Time of Event Circuit Board                                                    | 52     |
| 6-4B         | Schematic of Time of Event Circuit                                             | 53     |
| 6-5A<br>6-5B | Schematic of 5 Volt Regulator Board                                            | 55     |

.

Page

# LIST OF TABLES

# Table

Ê

Ŀ,

.

.

.

Г

.

1

| 2-1 | Turn-On Procedure                                  | 9  |
|-----|----------------------------------------------------|----|
| 2-2 | Functional Check-Out Procedure                     | 12 |
| 2-3 | Clock Setting Procedure                            | 14 |
| 2-4 | Inputs and Outputs                                 | 17 |
| 5-1 | Troubleshooting                                    | 40 |
| 7-1 | Digital Processing Clock Parts List                | 57 |
| 7-2 | Clock Time Base Circuit Parts List                 | 61 |
| 7-3 | Display Circuit Parts List                         | 63 |
| 7-4 | 1 MHz to 1 PPS and Sync Circuit Parts List         | 64 |
| 7-5 | Day Hour Minute Second Counter Parts List          | 67 |
| 7-6 | Time of Event Circuit Parts List                   | 69 |
| 7-7 | 5 Volt Regulator Parts List                        | 70 |
| 7-8 | Readout Interface Board and Shield Card Parts List | 71 |
| 7-9 | Remote Display Unit Parts List                     | 71 |

iii



#### **CHAPTER 1**

#### **GENERAL INFORMATION**

#### 1-1 Introduction

The Digital Processing Clock is designed to make precision time available in visual and electronic form. The system consists of one digital processing clock and four remote display units and contains state-of-the-art electronic devices. In all instances where it has been available, military-specified hardware has been utilized. The clock provides all necessary timing information to enable the generation of a wide range of time codes and time related information for future applications.

Figure 1-0 gives a front view of the Digital Processing Clock. The clock is human engineered for easy setting. It is designed to be driven by precision frequency standards such as cesium beams, rubidium vapor standards, disciplined time and frequency standards, or any other precision frequency standard providing an adequate 1 MHz output, but will operate on its own internal oscillator if no precision standard is available. The clock is capable of being set to an accuracy within 1 microsecond ( $\mu$ s) to an applied external pulse. This pulse need not occur on precise 1 second intervals; prior knowledge of when the pulse will occur is used to preset the thumbwheel switches on the front of the clock.

#### 1-2 General Theory

In addition to the display of the precise time in days, hours, minutes and seconds, the Digital Processing Clock produces (a) a parallel time code output that is capable of driving from one to four remote display units (Figure 1-1) at distances well removed from the clock itself, (b) two separate selectable time of event (TOE) output pulses which can be used to synchronize other equipments, and (c) pulse outputs of 1 pulse per second (PPS)

I.

C



and 1 pulse per ten seconds (PP10S). Figure 1-1 shows a block diagram of the Digital Processing Clock system. Functionally, the Digital Processing Clock consists of seven sections:

(1) Power Supply (Figure 4-1)

it.

C

- (2) Battery Pack (Figure 4-1)
- (3) Clock Time Base and Display Circuit (Figure 6-1A)
- (4) 1 MHz to 1 PPS Countdown and Sync (Figure 6-2A)
- (5) Day Hour Minute Second Counter (Figure 6-3A)
- (6) Time of Event Circuit (Figure 6-4A)
- (7) 5 Volt Regulator (Figure 6-5A)

In addition, as shown in Figure 2-1 (Operator Controls), the Digital Processing Clock contains a 15 unit decade thumbwheel switch used for time setting, delay insertion, and time of event operations. Also included are front panel switches used to select specific modes of clock operation. Built in test equipment (BITE) eases the operator's job in checking that the clock is functioning correctly. Battery backup is supplied internally to assure correct time through short power interruptions, such as ship to shore power switchover.

1-3 Performance Specification for Digital Processing Clock/Remote Display Unit

The Digital Processing Clock with remote display has a minimum the performance characteristics listed in the following subsections.

1-3-1.0 General Description

The clock (time code generator) with remote display is capable of the following functions:

- (1) Generation of continuous real time in days, hours, minutes, and seconds
- (2) Generation of a time tick pulse (1 PPS) which can be synchronized to within 1 μs of any externally applied pulse
- (3) Generation of a time of event output pulse (TOE) which can be externally programmed to occur at any desired time

(4) Capability of being driven either by an external standard or of operating from its own internal oscillator. Means have been provided to ensure continuous reading of time in the absence of an external reference signal.

÷.,

.

-

# **}** 

- (5) Capable of driving four remote display units
- (6) Readout ability to receive the time code produced by the clock/time generator and drive a display that indicates the continuously updated time of day from the clock
- 1-3-2.0 Mechanical and Electrical Requirements

1-3-2.1 Enclosure

•

The equipment is contained in a single dustproof unit capable of rack mounting in an Electronic Industry Association (EIA) Standard 48.3 cm (19-in.) rack with universal hole spacing. Slides will be optional. The remote readout is contained in a single, separate, dust-proof unit capable of rack mounting. The unit shall occupy no more than 14.0 cm (5½ in) of vertical rack space and shall be no greater than 55.9 cm (22 in) deep.

#### 1-3-2.2 Modularity

Except for the power supply and battery, the equipment is of modular construction using plug-in repairable circuit boards designed on a function basis to the maximum extent possible.

#### 1-3-2.3 Size

The equipment has maximum dimensions of 48.3 cm (19 in) width, 14.0 cm (5½ in) vertical rack space and 55.9 cm (22 in) depth. The remote display has maximum dimensions of 35.6 cm (14 in) width, 8.9 cm (3½ in) vertical rack space, and 12.7 cm (5 in) depth excluding connectors.

#### 1-3-2.4 Power

The unit contains its own regulated power supply. This supply operates off single phase, alternating current supplied at:  $115V (\pm 10\%)$  and  $60 HZ (\pm 3\%)$ .

Fuses have been provided as required to protect circuits from power surges.

1-3-2.6 Cooling

A means for minimizing temperature within the equipment box is required. Heat sinks or equivalent similar means to lower equipment ambient have been used and are located at the rear of the unit. Blowers or fans have not been used.

1-3-2.7 Battery

E

Sealed gel-cell batteries provide continuous operation for 1/2 hr. in case of power failure.

**1-3-3.0** Functional Description

1-3-3.1 Clock/Time Code Generator

All outputs are through BNC connectors unless otherwise specified. The outputs are as follows:

1-3-3.1.1 Time of Day

The time of day information is sent out on 20 binary-coded decimal (BCD) parallel lines using a Cannon SK-24-31SL connector.

1-3-3.1.2 Tick (1PPS) Output

The 1 PPS output is a 20  $\mu$ s long pulse which recurs each second and is capable of being set to within 1  $\mu$ s of any externally applied synchronizing pulse. This pulse is also capable of being advanced or retarded in 1  $\mu$ s steps through the use of decade thumbwheel switches on the front panel. The output impedance is 50  $\Omega$ .

1-3-3-1.3 Tick (1PP10S) Output

A 1 PP10S output is available with an output impedance of 50  $\Omega$ .

1-3-3-1.4 Time of Event Output

The TOE output is a 20  $\mu$ s pulse which occurs at a preset time programmed into the clock with decade thumbwheel switches.

#### 1-3-3-1.5 Time Interval Output

The rate at which this Time of Event pulse recurs can be selected by dual in-line package (DIP) rocker switches on Time of Event Circuit Board as follows: once/sec, once/10 sec, once/minute, once/hour, and once/day. It may also be inhibited so that it does not occur at all.

1-3-3.2 Remote Display

The remote display unit is capable of translating the time of day information d ibed in 1-3-3.1.1 and displaying it on a continuously updated time of day display.

1-3-3.2.1 Input Impedance

#### 1-3-3.2.2 Input Levels

The inputs levels are TTL compatible.

#### 1-3-3.3 Operator Controls

All operator controls for setting the time, synchronization, switching of functions, etc., are on the front panel of the unit or are easily accessible when the unit is installed in its equipment rack.

1-3-3.3.1 Indicator Lamps

Indicator lights are provided to show when the Arm/Ready condition exists. A coincidence indicator between the synchronization input and the 1PPS output of the clock is provided.

#### 1-3-3.3.2 Time Display

Generated time in decimal format in days, hours, minutes, and seconds is displayed on a planer readout. The display is clearly visible and readable at a distance of 2.74 m (9 feet) and in the horizontal plane at angles of plus or minus 60 degrees. A minimum height of 0.64 cm (0.25 in) for the display characters is used.

#### 1-3-4.0 Testing

The equipment was designed for testing in accordance with MIL-E-16400 for shock, vibration, temperature, humidity, and EMC but has not been subjected to the full range of tests. The unit has been demonstrated to meet all operating performance criteria including, but not limited to, time base accuracy and stability for the following tests:

- 1. Temperature in accordance with Class IV of MIL-E-16400F ( $0^{\circ}C$  to  $50^{\circ}C$ ). Clock was additionally tested to  $-25^{\circ}C$  successfully
- Vibration in accordance with MIL-E-16400F in three different planes;
   5 min at each cycle, 5 to 30 Hz, in each plane; 2 hrs. at 33 Hz in each plane;
- Shock in accordance with MIL-E-16400F in three different planes: 181.4 kg (400 lb.) hammer blows from 30.5 cm (1 ft.), 91.4 cm (3 ft.) and 152.4 cm (5 ft.) levels.

### CHAPTER 2

#### **OPERATION**

The Digital Processing Clock is human engineered for easy operation. Figure 2-1 shows Operator Controls and Built-In-Test Equipment (BITE) indicators on the front panel. Figures 2-1 and 2-2 show the clock inputs and outputs on the front and back panels. Tables 2-1, 2-2, 2-3, and 2-4 cover turn on, functional checkout, clock setting procedures, and inputs and outputs.

#### 2-1 Turn-On Procedure

----

C

Turn on may be accomplished by following the directions in Table 2-1.

#### TABLE 2-1

|    | STEP                                                                                             |                                                  | OBSERVE                                                                                           | REF      |
|----|--------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|----------|
| 1. | Initial Switch Settin<br>Battery Power<br>Event<br>Sync<br>1 PPS/Clock<br>Int/Ext<br>Thumbwheels | ngs<br>OFF<br>INHIBIT<br>CLOCK<br>EXT<br>All "0" | Nothing (Power Off)                                                                               | Fig. 2-1 |
| 2. | Connect BNC cable<br>1 MHz to 1 MHz IN<br>of clock                                               | from source of<br>on rear panel                  | Nothing (Power Off)                                                                               | Fig. 2-2 |
| 3. | Attach AC power ca<br>Power Input connec<br>115 VAC on rear pa                                   | able to 3-pin AC<br>ctor reading<br>anel         | Nothing (Power Off)                                                                               |          |
| 4. | Plug other end of A<br>into 115 V 60 Hz so                                                       | C Power cable<br>burce                           | All LED readouts lit<br>Seconds count advancing<br>each second as clock<br>reads some random time |          |

#### TURN-ON PROCEDURE



- 1. Thumbwheel Switches-15 unit decade used for time setting, delay insertion, and time of event operations.
- Battery Standby/Off Switch-in Standby postion supplies backup power for clock for 1/4 hour; in Off position battery is taken out of circuit to prevent discharging during shipping or storage. ci,
  - LED Display-when on battery power, push to get display of day of year and time of day. e.
    - LED Test-when pushed display shows all 8s and decimal points lit. 4
- Event Output/Inhibit-Time of Event outputs on back of clock are enabled in Output position.
- Sync 1 PPS/Clock—in Clock position sets clock to time on thumbwheel switches and syncs to within one microsecond with sync signal when it arrives. In 1 PPS position only the subsecond timing is changed. ശ്യ
  - Sync Int./Ext.-in Int. position syncs clock with internally generated I PP10S. In Ext. position syncs clock to applied Ext. Sync signal. 7.
    - Sync Arm-push button to arm clock for arrival of sync signal. ю́ю́
- (3 points to left of each day digit), (2) clock on Internal Oscillator (1 point to left of tens of minutes), (3) coincidence of Sync to within Display-7 segment LED display of Day, Hour, Minute, Second information and flashing decimal point indicators for (1) clock armed one microsecond (2 points to left of second digits).
  - Fuses-two 1.5A Line fuses and one spare. <u>1</u>0

Figure 2-1-Operator Controls

• .

ni Ni Ni



### TURN-ON PROCEDURE-(Continued)

|   | STEP                                                                                         | OBSERVE                                                                                                                  | REF                              |
|---|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------|
|   | 5. Switch Sync Int/Ext to INT                                                                | Same as above                                                                                                            | 3-1                              |
|   | 6. Depress and release Sync ARM                                                              | 3 decimal points in Days portion of display light                                                                        | 3-2-3(b)                         |
| I | <ul> <li>Wait for clock display to make 9 to<br/>0 transition in seconds position</li> </ul> | Clock readout sets to all<br>zeros and begins keeping<br>time from that point<br>Decimal point LED's in<br>Days turn off | 3-2-4(c)<br>3-2-5(b)<br>3-2-3(b) |

#### 2-2 Operator Controls

Figure 2-1 shows the operator controls in detail

### 2-3 Functional Checkout Procedure

Functional checkout is accomplished by following the directions in Table 2-2.

#### **TABLE 2-2**

55

### FUNCTIONAL CHECK-OUT PROCEDURE

| STEP                                                                                                                     | OBSERVE                                                                             | REF      |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------|
| 1. Switch Settings<br>Battery Power STAN<br>Event INHIE<br>Sync<br>1 PPS/Clock CLOC<br>Int/Ext EXT<br>Thumbwheels All "0 | Clock operating as<br>DBY described in step 7 of<br>IT Table 2-1.                   | Fig. 2-1 |
| 2. Depress the LED Test push<br>on the left side of the clock<br>front panel                                             | button All nine numeric displays<br>'s indicate 8 and all<br>decimal points are lit |          |
| 3. Release LED TEST pushbu                                                                                               | tton Clock resumes displaying time information                                      |          |
| 4. Disconnect the AC Power of from its source                                                                            | ord Clock display goes blank                                                        |          |

| STEP                                                                                                                                                        | OBSERVE                                                                                                                                                                        | REF      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 5. Depress and hold LED DISPLAY pushbutton                                                                                                                  | Time information is dis-<br>played on clock readout                                                                                                                            |          |
| 6. Release LED DISPLAY and re-<br>apply AC Power                                                                                                            | Display is on continuously<br>and without any loss of<br>elapsed time                                                                                                          |          |
| 7. Connect a BNC cable from the A<br>Time Event Out connector on the<br>rear panel to the Ext Sync input<br>connector on the front panel of<br>the clock    | Nothing                                                                                                                                                                        | Fig. 2-2 |
| 8. Place Event switch to the OUTPUT position                                                                                                                | Nothing                                                                                                                                                                        | Fig. 2-1 |
| 9. Set thumbwheels to a time slightly <i>ahead</i> of the actual time displayed on the clock, keep millisecond and microsecond thumbwheels set to all zeros | Nothing                                                                                                                                                                        |          |
| 10. Wait for the time on the clock<br>display to reach the time set<br>into the thumbwheels in step 9                                                       | Seconds display; when<br>clock time agrees with<br>thumbwheel time, 2<br>decimal points in<br>seconds display should<br>flash once<br>Event circuit is functioning<br>properly | 3-2-3(d) |
| 11. Remove BNC cable installed in<br>step 7; connect it between 1 PPS<br>output and Ext Sync input on<br>front panel                                        | 2 decimal points in seconds<br>display should be flash-<br>ing on and off at a once-<br>per-second rate                                                                        | 3-2-3(d) |
| 12. Repeat step 11 for the two 1 PPS outputs and the B Time Event Out output on the rear panel of the clock                                                 | Same as for step 11<br>All 1 PPS output circuits<br>are functioning properly                                                                                                   | 3-1      |
| <ol> <li>Remove BNC cable used in step 12<br/>and set all switches to positions<br/>specified in step 1</li> </ol>                                          | Nothing                                                                                                                                                                        |          |

É

# FUNCTIONAL CHECK-OUT PROCEDURE-(Continued)

· - -

# FUNCTIONAL CHECK-OUT PROCEDURES-(Continued)

| STEP                                                         | OBSERVE                                                                                                                                                                   | REF                  |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 14. Disconnect the 1 MHz Input cable from the rear panel     | Decimal point in Tens of<br>Minutes display comes<br>on                                                                                                                   | 3-2-3(c)             |
|                                                              | Clock display still advanc-<br>ing at once per second<br>rate with no discontinuity<br>from before cable was<br>removed                                                   | 3-2-2                |
| 15. Reconnect the 1 MHz Input cable to rear panel input jack | Tens-of-Minutes decimal<br>point turns off<br>Clock display still advanc-<br>ing at once-per-second<br>rate with no discontinuity<br>when external 1 MHz<br>was reapplied | 3-2-3(c)<br>3-2-2(b) |
| 16. Proceed to Clock Setting<br>Procedure                    | Table 2-3                                                                                                                                                                 |                      |

# 2-4 Clock Setting Procedure

7

1. S. A.

Table 2-3 details the clock setting procedure.

### TABLE 2-3

| STEP                                                                                                     | OBSERVE                                                        | REF      |
|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------|
| 1. Switch Settings<br>Battery Power STANDBY<br>Event INHIBIT<br>Sync<br>1 PPS/Clock CLOCK<br>Int/Ext EXT | Clock operating as de-<br>scribed in the TURN-<br>ON Procedure | Fig. 2-1 |
| 2. Attach BNC cable from source<br>of external sync pulse to EXT<br>SYNC input on front of clock         | Same as above                                                  | 3-1      |

# CLOCK SETTING PROCEDURE

#### CLOCK SETTING PROCEDURE-(Continued) STEP OBSERVE REF 3. Set front panel thumbwheels to 3-2-3(b) 3 decimal points of Days the arrival time of the next exshould light until sync ternal sync pulse pulse arrives Depress the Sync ARM button such that the clock will be in its armed state when the sync pulse arrives (if using external 1 PPS depress Arm Button less than one second before time set in thumbwheel switches) 3-2-3(b) 4. Wait for arrival of external sync Decimals go out pulse Clock readout changes to 3-2-4(c) agree with thumbwheels and proceeds to keep time from that instant Note: If in step 3 the arrival time of 2 decimal points in the 3-2-3(d)Seconds and Tens of the external sync pulse was an integral multiple of a second, Seconds positions in the such as a 1 PPS pulse train readout should flash for from an external time source, about 0.3 seconds each then observe second, indicating that the Ext Input and internal 1 PPS agree to within $1 \mu s$ 5. Remove cable from Ext Sync All decimal points out Input jack Clock indicates correct time in days, hours, minutes and seconds 3-2-3(c) 6. If no source of external sync Decimal point to left of pulse is available, the clock may Tens of Minutes should be set to the correct Day of Year light and 2 decimal points and Time of Day with the Sync in Seconds will flash 1 PPS/CLOCK switch in CLOCK once on the even ten position and the Sync INT/EXT seconds in INT position thus using the internally generated 1PP10S. This requires two steps: (a) Set front panel thumbwheels to Day of Year and correct

| STEP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OBSERVE                                                                                                  | REF      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|
| Time of Day to the next even<br>minute. Depress the Sync<br>Arm button on the even<br>minute set in the thumbwheel<br>switches such that the clock                                                                                                                                                                                                                                                                                                                                                             | 3 decimal points of Days<br>display should light<br>until sync pulse arrives                             | 3-2-3(b) |
| will be in its armed state when<br>the part internally generated                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                          | 3-2-3(b) |
| 1PP10S arrives. When the<br>pulse arrives the clock will<br>set itself to the time in the<br>thumbwheel switches and will<br>be from 0 to 10 seconds<br>behind.                                                                                                                                                                                                                                                                                                                                                | 3 decimal points of Days<br>display should go out.                                                       | 3-2-3(b) |
| <ul> <li>(b) Note the number of seconds<br/>the clock is behind. Advance<br/>the minute thumbwheel to<br/>the next minute ahead and<br/>set the seconds thumbwheel<br/>to the number of seconds the<br/>clock is behind (and sub-<br/>second thumbwheels if<br/>fractions of a second that<br/>the clock is behind is known).<br/>Depress Arm button on even<br/>minute set on thumbwheels.<br/>When the internally generated<br/>1PP10S arrives, the clock will<br/>set to the accuracy set on the</li> </ul> | 3 decimal points of Days<br>display should light<br>until sync pulse arrives<br>3 decimal points of Days | 3-2-3(b) |
| thumbwheel switches.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | display should go out.                                                                                   |          |

# CLOCK SETTING PROCEDURE—(Continued)

# 2-5 Inputs and Outputs

. .

Inputs and outputs are described in Table 2-4 and shown in Figures 2-1 and 2-2.

· · ·

٠.

# INPUTS AND OUTPUTS

| UNIT                           | INPUTS                                                                                                                                                                                                                                                                          | OUTPUTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital<br>Processing<br>Clock | 1 MHz In-1 V rms sine<br>wave or ± 2 Vpp square<br>wave or 4 V positive<br>going pulse; one input<br>on back panel of clock<br>Fig. 2-2.                                                                                                                                        | 1 PPS-TTL compatible, > 4 Vpp without<br>load, > 2 Vpp with 50 $\Omega$ load, ~ 20 $\mu$ s<br>wide, rise time < 70 ns; one output on<br>front of clock (Fig. 2-1); two outputs on<br>back panel of clock (Fig. 2-2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                | EXT SYNC—positive going<br>transistion, TTL com-<br>patible 2.4 V—5 Vpp,<br>> 50 ns width, rise time<br>< 100 ns; one input on<br>the front of clock                                                                                                                            | <ul> <li>1 PP10S-TTL compatible, &gt; 4 Vpp without load &gt; 2 Vpp with 50Ω load,<br/>~ 20 µs wide, rise time &lt; 70 ns; one output on back panel of clock (Fig. 2-2).</li> <li>Time of Event (TOE) outputs(1PPDAY, 1PPHR, 1PPMIN, 1PP10S, 1PPS selectable by DIP rocker switches on TOE board) TTL compatible &gt; 4 Vpp without load, &gt; 2 Vpp with 50Ω load, 10 µs wide, rise time &lt; 70 ns; 2 Event outputs on back panel of clock (Fig. 2-2).</li> <li>(A) Event output preset to 1PPDAY</li> <li>(B) Event output preset to 1PPS</li> <li>Time Code Out-20 lines of BCD information, multipin connector on back panel of clock-pins 1 and 2 (tens of hours), pins 3-6 (hours), pins 7-9 (tens of minutes), pins 10-13 (minutes), pins 14-16 (tens of seconds), pins 17-20 (seconds), pin 21 (ground).</li> <li>Unused Outputsupper 6 BNC's on back panel of clock (Fig. 2-2).</li> </ul> |
| Remote<br>Display<br>Units     | Time Code In—multipin<br>connector J1 on back<br>panel of Remote Dis-<br>play Unit, pins 1 and<br>2 (tens of hours), pins<br>3-6 (hours), pins 7-9<br>(tens of minutes), pins<br>10-13 (minutes), pins<br>14-16 (tens of seconds),<br>pins 17-20 (seconds),<br>pin 21 (ground). | Time Code out—multipin connector J2 on<br>back panel of Remote Display Unit,<br>pins 1 and 2 (tens of hours), pins 3-6<br>(hours), pins 7-9 (tens of minutes), pins<br>10-13 (minutes), pins 14-16 (tens of<br>seconds), pins 17-20 (seconds), pin 21<br>(ground).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

17

·. .

#### CHAPTER 3

#### FUNCTIONAL DESCRIPTION

#### **3-1** Overall Functional Description

Figure 3-1 is a block diagram for the Digital Processing Clock showing signal flow and functional operation and inputs and outputs on front and back of clock. The Digital Processing Clock takes the 1 MHz input signal from a frequency standard, for example a cesium beam standard, and divides it down to produce a one-pulse-per-second (1PPS) output tick and the time-of-day information. Should the external 1 MHz signal disappear from the input, an internal 1 MHz signal generated from an internal oscillator (Figure 6-1A) within the clock itself is automatically applied at the input. The accuracy of this signal, however, is one part in  $10^7$  over a temperature range of  $0^{\circ}$ C to  $50^{\circ}$ C and, therefore, the clock will accumulate time error rapidly when this mode of operation exists. The internal oscillator may be retuned with the screw-covered screwdriver adjustment on the top of the oscillator if the clock gains or loses more than 1 microsecond per second while running on its internal oscillator. Buffered outputs from all dividers in the countdown chain are available internally, and the 20 parallel lines of information containing hours, minutes, and seconds in a binary-coded decimal (BCD) format are fed to a multipin connector (Time Code Out, Figure 2-2) on the rear panel of the clock to drive the remote readout units.

Synchronization, time setting, or both, are accomplished by applying an external positive going transition to the External Sync Input on the front panel (Figure 2-1). With the upper Sync switch on the front panel in the Clock position and the lower Sync switch in EXT position, the clock is armed by pushing the Arm button and will set itself to the day of year and time of day displayed on the thumbwheel switches and will



.

. 

٠. •

synchronize its 1 PPE signal to within one microsecond with the incoming positive going transition when the synchronizing signal arrives if the subsecond thumbwheel switches on the front panel are set to zero. If no external time signal is available, the lower Sync switch on the front panel can be put in the INT position and after the Arm button is pushed the next internally generated (1-pulse-per-10-s) 1PP10S signal will set and synchronize the Digital Processing Clock as described for an external synchronizing signal. With the upper Sync switch on the front panel in the 1 PPS position, one can synchronize only the subsecond timing; the day of year, hours, minutes, and seconds will not be affected.

An output pulse may be generated at any time desired with the Time-of-Event (TOE) output. There are two TOE output BNCs, A and B, on the back of the clock (Figure 2-2). The repetition rate of this event pulse is internally selectable at five different rates (1 PPS, 1 PP10S, 1PPM, 1PPHR, and 1PPDAY) with DIP packaged rocker switches on the TOE Circuit Board (Figure 6-4A). Before shipping, the A switch was set to 1 PPDAY and the B switch to 1 PPS. For the A output (switch A set to 1 PPDAY) when the time of day (Hours, Minutes, Seconds, Milliseconds and Microseconds) as kept by the clock agrees with preset time on the thumb-wheel switches, a 10 microsecond wide pulse is generated, provided the event circuit has been enabled by placing the Event Switch to Output position on the front panel (Figure 2-1). For the B output (switch B set to 1 PPS) a 10 microsecond wide one pulse per sec (1 PPS) output can be delayed by the time set up on the subsecond (Millisecond and microsecond) thumbwheel switches on the front of the clock. If the subsecond thumbwheel switches were set to zero, this 1 PPS signal would be synchronized with the 1 PPS output signal available on the front panel.

The Digital Processing Clock normally receives its power through the three-conductor power cable terminated in a polarized three-prong male connector connected to an external power source of 115 V, 60 Hz, single phase. If the power cource fails or is disconnected, or the power module develops a fault, the clock is automatically transferred to battery operation with zero time error.

13

#### 3-2 Major Functional Description

For this description refer to Figure 3-2, a foldout schematic of the overall wiring diagram of the Digital Processing Clock and to the figures referenced by the individual sections.

3-2-1 Power Supply and Battery Functions

- (a) The power supply receives 115 V, 60 Hz, single-phase power from an external power source through the external power connector mounted on the back of the clock and the line fuses mounted on the front panel. Following the fuses is an electromagnetic interference (EMI) line filter, which is connected to input terminals of the power supply.
- (b) The power supply provides a regulated output of about 9.7 Vdc to the 5 Volt regulator board shown in Figures 6-5A and 6-5B. This board provides two regulated 5 V outputs, one to power the counting and one to power the display functions of the clock. In addition, this circuit provides a constant 9 V to charge the internal battery.
- (c) A diode OR gate provides the smooth transfer to battery power in the event that the power supply's output fails. When fully charged the battery should provide standby power for a minimum of ½ hour.
- (d) A toggle switch on the front panel allows the battery to be switched into a Standby position providing backup power for the clock or into the OFF position taking the battery out of the circuit and permitting the clock to be turned off without discharging the battery as for shipping or storage.
- 3-2-2 Clock Time Base Circuit
  - (a) The functional job of this circuit is to sense when the external standard signal is applied and to output a 1-MHz square wave to the clock counter, which is de-



rived from this input; if it senses that the external input is not present, this circuit should output a 1-MHz square wave derived from its own internal oscillator.

- (b) For the following discussion refer to Figures 6-1A and 6-1B. When an external 1 MHz signal of 1 Vpp or greater is applied to the input (pin 1 of U10), pin 4 of U10 will output a 1 MHz rectangular wave with TTL logic levels. The dc component of this signal charges capacitor C8 such that a high level (H) is produced at pin 5 of U10. This level is inverted to a low level (L) at pin 6 of U10 which disables input pin 4 of U9, the internal oscillator input port. This (L) is again imverted to a (H) and is fed to pin 3 of U9 which enables input pin 2 of U9, the external input port; therefore, the input signal at pin 2 is the only signal allowed by U9 at its output (pin 6). From there the signal is given an approximate 50% duty cycle by one-shot U8, then squared again by schmitt trigger U7, from which it emerges to be sent onto the 1 MHz to 1 PPS Countdown.
- (c) When the external 1 MHz signal disappears, capacitor C8 discharges to a (L) and the action of the circuit is reversed in that the internal oscillator port is enabled and the external input port is disabled so that the output of U9 is now derived from the internal oscillator.
- 3-2-3 Display Circuit Function
  - (a) In addition to displaying time in days, hours, minutes, and seconds on the nine digit LED display panel, this circuit will indicate (1) when the synchronization circuit is in the armed condition, (2) when the clock is receiving its input from the internal oscillator, (i.e., the external 1 MHz input is off, and (3) when an external pulse applied at the EXT. SYNC input is coincident to within one microsecond of the tick pulse being generated by the clock. Also included on this board are the shaping and driving circuits for the various output pulses of the clock.

- (b) For the following discussion refer to Figures 6-1A and 6-1B. The indicator that signifies that the clock has been armed and will set itself with the arrival of the next pulse at the EXT. SYNC INPUT is the lighting of the three decimal point (light emitting diodes) LEDs in the DAYS position of the display panel. When the ARM pushbutton on the front panel is depressed, a (H) load enable is applied to input pin 13 of U6; there it is inverted twice and buffered and fed to three decimal point input pins of the DAYS display. When the synchronization has been acquired, the (L) on the load enable line will turn these three LEDs off.
- (c) Should the external standard frequency input be removed or fail, then the (L) from pin 10 of U10 in the Clock Time Base circuit is inverted to a (H) by pins 5 and 6 of U6 and sent to the decimal point input of the TENS of MINUTES display, the fourth digit from the right. When the external standard returns, a (L) applied to this input turns this decimal point LED off.

Ğ

(d) The coincidence of an externally applied synchronizing pulse with that of the tick pulse generated by the clock is indicated by a pulsing of the two decimal points in the TENS of SECONDS and SECONDS positions. The buffered external synchronizing pulse is applied to input pin 2 of U4, a dual one-shot. The clock's 1 PPS tick is applied to input pin 10 of the second one-shot in U4. Both one-shots respond by outputting strings of one microsecond wide pulses each second from pins 13 and 12, respectively; because pin 12 is a  $\overline{Q}$  (not Q) output, this pulse train is inverted. These pulses are fed to the positive and negative inputs of another single monostable circuit U5. Now should the occurrence of both pulses be within one microsecond of each other, U5 will be in an enabled condition and will output a pulse of approximately 0.2 seconds duration. This pulse is fed to the two decimal point displays previously described, causing them to flash on and off each second. If the pulses are more than one microsecond

apart, U5 will never be enabled and, therefore, the decimal point LEDs will always be off.

3-2-4 1 MHz to 1 PPS Countdown and Sync Function

- (a) The function of this circuit is to count pulses of the input 1 MHz square wave and produce an output of one-pulse-per-second (1PPS). In addition, the occurrence of this output pulse must be capable of being set to within one microsecond ( $\mu$ s) of any time relative to an externally applied synchronizing pulse.
- (b) For the following discussion refer to Figures 6-2A and 6-2B. The 1 MHz square wave is applied to pin 1 of U1, an inverter; the output (pin 4 of U1) is applied to pin 5 of U8, the first decade divider. The output of this counter (now a string of 100 kHz pulses) feeds the input of the next divider U9. This cycle is repeated five more times until one-pulse-per-second (1 PPS) emerges from pin 12 of U13 and enters buffer U6 on pins 1 and 13. The outputs from this buffer (pins 2 and 12) send the 1 PPS information onto the other circuits.
- (c) Synchronization of the divider chain is accomplished by applying an external positive going transition to the EXT. SYNC input after the SYNC ARM pushbutton has been depressed. Arming the synchronization circuit, clears flip-flop U3, which enables U2 to respond to the next positive going transition at its input (pin 5). Upon arrival of the synchronizing signal, the divider chain (U8-U13) will set itself in accordance with the binary coded decimal (BCD) information present at its data inputs (pins 15, 1, 10, and 9). The synchronization signal is translated into a very narrow pulse of about 300 ns which emerges from pin 6 of U2; this pulse is gated through the NAND circuits, which have been enabled by cleared flip-flop U3, to the load inputs (pin 11) of all dividers. This

same pulse enters pin 5 of U3 to set the flip-flop, thus inhibiting the 6 NAND gates as well as the one-shot U2; therefore, any more pulses applied to the Ext. SYNC input will have no effect upon the clock's operation. The load pulse from pin 6 of U2 as well as the load enable signal from pin 8 of U3 are also buffered by U6 and sent to other circuits.

(d) All output information (pins 3, 2, 6, and 7 of U3-U13 in BCD form) from the divider chain is buffered by U14-U17 before being sent onto other circuits. Thus, a failure in any circuit that uses this information will not interrupt the counting of the clock's dividers.

3-2-5 Day, Hour, Minute, Second Counter Function

- (a) The function of this circuit is to take the 1 PPS signal produced by the circuit described in section 3-3-4 and divide it down further to produce second, minute, hour, and finally, day of the year information, which will be displayed on the clock's front panel.
- (b) For the following discussion refer to Figures 6-3A and 6-3B. Operationally, this circuit functions very much like that described in section 3-2-4 in that similar dividers are used while synchronization is accomplished using the information produced by the 1 MHz to 1 PPS Counter. Slight modifications to the counting schemes are employed in some of the counters so that they will count to 6 (U2 and U4) or 24 (U5 and U6) and then reset to zero instead of just straight decade counting. As before, all output information from the dividers is buffered (U10, U12, U14, U17 and U18) before being sent onto other circuits to protect the clocking portion from external disturbances. In addition, all output information from this card is sent to the nine LED displays on the front panel; and the

hour, minute, and second information is also brought out on the rear panel of the clock at the multipin connector (Time Code Out), where it may be used to drive the remote time readouts.

(c) A switch has been installed at the top edge of this card which enables one to modify the feedback loop in the days portion of the counter (U7-U9). In the Regular position the days count will advance up to 365 and reset to 1; in the Leap Year position, the count will go to 366 before resetting to 1. This switch may be changed at any time during the year without affecting the clock's operation.

#### 3-2-6 Time of Event Function

- (a) The function of this circuit is to compare the BCD output information from the clock's divider chain with the setting of the digital thumbwheel switches on the front panel. When this comparison indicates total agreement, this circuit should be putting out a 10  $\mu$ s pulse whose leading edge occurs at the precise time when coincidence was achieved.
- (b) For the following discussion refer to the circuit diagram shown in Figures 6-4A and 6-4B. The comparison circuit consists of a string of twelve 4-bit magnitude comparators (U1 through U12). In order that an equality signal (coincidence signal) be generated from any one of the comparators on its output (pin 3), five conditions must be met: (1) a high (H) must be present at the input from the preceding state (pin 6); (2) the 2<sup>0</sup> bits must agree; (3) the 2<sup>1</sup> bits must agree; (4) the 2<sup>2</sup> bits must agree; and (5) the 2<sup>3</sup> bits must agree. Thus, when the time of day agrees with the present time on the front panel thumbwheels, a positive going transition is generated on the output line. This transition is

converted into a 10  $\mu$ s wide pulse by one-shot U13 and fed to line driver U14, which delivers the pulse to the rear panel BNC output connector.

- (c) The repetition rate of the event pulse is internally selectable at five different time intervals: once per second, 10 seconds, minute, hour, and day. For example, if a once per second event output were desired, then only the first six comparators and the six thumbwheel switches on front panel to the right of the decimal point would be used. Each slower repetition rate employs more comparators in the chain and more of the front panel thumbwheel switches. Note that because once per day is the longest time interval available, the three switches at the left which set the days information are not used in conjunction with the TOE circuit.
- (d) The EVENT toggle switch available on the front panel is used to enable (OUT-PUT) or disable (INHIBIT) the event pulse. This switch places a high (H) disable or a low (L) enable on pins 1 and 9 of U13 to control whether it will respond to the incoming pulses on its inputs (pins 2 and 10).
- 3-2-7 Remote Display Unit
  - (a) The Digital Processing Clock System (Figure 1-1) contains four remote display units. Figure 3-3 gives a front view of the display unit and Figure 3-4 gives a back and inside view. The remote display unit which is 35.6 cm (14 in) wide has a simplified design using seven segment on-chip decoders to display the Hours, Minutes, and Seconds.
  - (b) The wiring from the decoders (TIL 308) to the time code connectors J1 (in) and J2 (out) on the back via the wire wrap socket on the bottom chassis plate is color coded for ease in building, troubleshooting and repair. Figure 3-5 is a

 $\sigma$ 8 4 5 6 7 8 Figure 3-3-Remote Display Unit  $\sim$ 

--------

**r** 

17

;• : • :

31

and the same one bearing and

i i

1. . **1**. . . .




wiring diagram of the remote display unit. The units are powered by a 5 Vdc power supply and fused with a 3/8 A. fuse.

.

-1

**1**-1

.

#### Chapter 4

#### SCHEDULED MAINTENANCE

#### 4-1 Built-In Test Equipment

The Digital Processing Clock has built-in test equipment (BITE) to ease the checking of proper operation. The status of the BITE indicators should be checked on a regular basis depending on usage. BITE indicators are:

- LED test—when pushbutton switch on front panel is pushed, the display shows all 8's and decimal points are lit.
- 2. Flashing decimal point indicators:
  - a. Clock Armed (3 decimal points to left of each day digit flash)
  - b. Clock on Internal Oscillator (1 decimal point to left of tens of minutes flashes)
  - c. Coincidence of Sync to within one microsecond (2 decimal points to left of seconds digits flash).

#### 4-2 Outputs Check

Outputs should be checked to be in accordance with specifications given in Table

2-4. Outputs should always be checked with scope or counter, if possible, before anticipated usage.

#### 4-3 Battery Care

The Digital Processing Clock contains an internal battery pack of sealed Gel Cells (see Figure 4-1) which should provide 1/2-hour of backup power with no time loss in case of

#### IV.

![](_page_39_Picture_0.jpeg)

![](_page_40_Picture_0.jpeg)

power failure or ship-to-shore switchover. Check periodically when feasible (for example, when a loss of time could be tolerated) to check that clock switches to battery power properly and that batteries yield 1/2 hour backup power. For shipping or storage or standing in a power-off mode, the battery toggle switch on the front panel of the clock should be placed in the *OFF* position to prevent discharging of the battery.

#### 4-4 Leap Year Adjustment

A switch has been installed at the top edge of the Day Hour Minute Second Cou. cer Board (see Figures 4-1 and 6-3A) which enables one to modify the feedback loop in the days portion of the counter. In the Regular position the days count will advance up to 365 and reset to 1; in the Leap Year position, the count will go to 366 before resetting to 1. This switch may be changed at any time during the year without affecting the clock's operation. Because 1976 is a leap year, the clock has been shipped with the switch in the Leap Year position. Any day in 1977, the switch can be returned to the Regular position.

#### 4-5 Time of Event Pulse Selection

Time of Event (TOE) outputs A and B can be programmed independently with dual in-line package (DIP) rocker switches located on the top of the TOE Board (see Figures 4-1 and 6-4A) to give 1 PPDAY, 1 PPHR, 1 PPMIN, 1 PP10S, or 1 PPS in accordance with specifications in Table 2-4.

#### 4-6 Checking Internal Oscillator Drift

The drift of the internal oscillator should be checked if a precision external clock is available for comparison of time accumulation when the Digital Processing Clock is running on its internal oscillator. If the Digital Processing Clock is gaining or losing 1 microsecond per second or 1 second in 11.5 days, the frequency error of the internal oscillator is 1 part in  $10^6$ . The accuracy of the internal oscillator should be 1 part in  $10^7$  and can be retuned with the screw covered screwdriver adjustment on the top of the oscillator (see Figure 6-1A) to this accuracy provided one has a counter with time interval head available.

#### **CHAPTER 5**

#### TROUBLESHOOTING

#### 5-1 Overall Checks

Troubleshooting the Digital Processing Clock is basically by process of elimination. Once the symptom is recognized, the faulty circuit can be localized and the defective component or circuit board replaced.

In the event of a mulfunction, first check the line fuses on the front panel of the unit. If either neon lamp is glowing, replace its fuse. Check to insure that the unit is connected to a correct ac power source (see specifications 1-3-2.4) and is properly grounded.

Check the +9.7 Vdc output of the power supply to ensure that it is within the rated tolerances ( $\pm 0.2$  V). If adjustment is required, use small screwdriver to adjust the fine voltage control potentiometer marked "Voltage" located above the negative (-) dc output terminal of the supply. The other control marked "Adjust" is for coarse voltage adjustments.

Check the +5.0 Vdc outputs of the regulator board at their output connector pins A5J37 and A5J60, which are readily accessible from the underside of the clock. Both voltages should be within  $\pm 0.1$  volt.

**5-2 Troubleshooting Table** 

Table 5-1 and the schematics in Chapter 6 are aids for localizing a faulty circuit and correcting the malfunction.

. •

· • ·

## TROUBLESHOOTING

| Symptom                                                                                                                                                          | Procedure                                                                                                                                                                     | Notes                                                                                                                                                                                                                         | Remedy                                                                                                                     |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Initial Conditions: Battery Power OFF; Event INHIBIT; 1 pps/Clock CLOCK;<br>Int/Ext EXT; Thumbwheels ALL "0"; 1 MHz<br>STANDARD APPLIED TO BACK PANEL INPUT JACK |                                                                                                                                                                               |                                                                                                                                                                                                                               |                                                                                                                            |  |  |  |  |  |
| No LED display;<br>No output volt-<br>ages                                                                                                                       | Place battery power<br>switch to STANDBY<br>and press LED DIS-<br>PLAY push button                                                                                            | LED display appears<br>and output voltages<br>are present.<br>Possible causes:<br>(1) AC power is<br>not applied prop-<br>erly; (2) Line fuses<br>blown; (3) Power<br>supply malfunc-<br>tion; (4) Line<br>filter malfunction | (1) Apply 117 Vac<br>60 Hz power to AC<br>input; (2) Check<br>neon lamps on fuse<br>holders, replace<br>fuses as indicated |  |  |  |  |  |
|                                                                                                                                                                  | With power applied<br>at AC input measure<br>voltage at input<br>terminals of<br>power supply. If<br>proper AC voltage<br>is present, line<br>filter is operating<br>properly | No AC voltage at<br>power supply ter-<br>minals                                                                                                                                                                               | Replace line filter                                                                                                        |  |  |  |  |  |
|                                                                                                                                                                  | Remove regulator<br>and A5, measure<br>DC output of<br>power supply. If<br>+9.7 volt out-<br>put present, power<br>supply is operating<br>properly                            | No DC output from<br>power supply with<br>AC applied at in-<br>put; power supply<br>has internal failure                                                                                                                      | Replace power<br>supply and adjust<br>output to rated<br>value                                                             |  |  |  |  |  |
|                                                                                                                                                                  | If power supply is<br>operating properly<br>replace regulator<br>card A5 and re-<br>move cards A1,<br>A2, A3 and A4.<br>Measure +5 Vdc<br>outputs at A5J37<br>and A5J60       | Display should now<br>light and indicate<br>.3.F.F 3F .7F .7.F;<br>anything else means<br>a failure in one of the<br>LED's. Outputs<br>should be +5.0 ± 0.1<br>Vdc                                                            | Replace necessary<br>LED. Replace A5<br>if output incorrect                                                                |  |  |  |  |  |

40

-

.

Ē

K,

## TROUBLESHOOTING-(Continued)

| Symptom                                                                                                                                                          | Procedure                                                                                           | Notes                                                                                                                                                                                                                                                                                                                                                                             | Remedy                                                                    |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|
| Initial Conditions: Battery Power OFF; Event INHIBIT; 1 pps/Clock CLOCK;<br>Int/Ext EXT; Thumbwheels ALL "0"; 1 MHz<br>STANDARD APPLIED TO BACK PANEL INPUT JACK |                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                   |                                                                           |  |  |  |
|                                                                                                                                                                  | Plug in cards A1<br>through A4, starting<br>with A1, one at a<br>time until malfunc-<br>tion occurs | After A1 returned,<br>display should be<br>.3.F.F 3 F 7 F 7 F.<br>After A2 returned,<br>display should be<br>3 F F 3 F 7 F 7 F<br>and 1 PPS outputs<br>should be present.<br>After A3 returned,<br>display should be<br>some random time<br>and be advancing<br>in 1 sec steps; the<br>1 PP10S should<br>also return. After<br>A4 returned, event<br>outputs should be<br>present | When malfunction<br>occurs, replace<br>card causing mal-<br>function      |  |  |  |
| Seconds do not<br>advance                                                                                                                                        | Check pin A1H36<br>for presence of<br>1 MHz square<br>wave                                          | The 1 MHz signal<br>should be 4 Vpp.                                                                                                                                                                                                                                                                                                                                              | If no 1 MHz wave-<br>form present, re-<br>place card A1                   |  |  |  |
|                                                                                                                                                                  | Using logic probe<br>check pin A2H70<br>for the presence<br>of once per second<br>tick pulse        | Probe will flash at a<br>once per second rate                                                                                                                                                                                                                                                                                                                                     | If no pulse occurs,<br>replace card A2                                    |  |  |  |
|                                                                                                                                                                  | Using logic probe<br>check A3J16<br>for the presence<br>of the 1 PPS tick<br>pulse                  | Probe (1) uld flash at<br>once per second<br>rate                                                                                                                                                                                                                                                                                                                                 | Wire connecting<br>A2H70 and A3J16<br>faulty if no tick<br>pulse at A3J16 |  |  |  |
|                                                                                                                                                                  | Check pins A3<br>(J42, 5, 3, 2) for<br>the proper BCD volt-<br>age levels                           | J42 is the $2^0$ bit;<br>J5 is the $2^1$ bit; J3<br>is the $2^2$ bit; J2 is<br>the $2^3$ bit of the<br>seconds information                                                                                                                                                                                                                                                        | If these levels are<br>not correct, replace<br>A3                         |  |  |  |

41

.

 · · · ·

. . .

## TROUBLESHOOTING-(Continued)

| Symptom                                                                                                                                                          | Procedure                                                                                                                                                                                  | Notes                                                                                                                                                               | Remedy                                                               |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|--|
| Initial Conditions: Battery Power OFF; Event INHIBIT; 1 pps/Clock CLOCK;<br>Int/Ext EXT; Thumbwheels ALL "0"; 1 MHz<br>STANDARD APPLIED TO BACK PANEL INPUT JACK |                                                                                                                                                                                            |                                                                                                                                                                     |                                                                      |  |  |  |  |  |
| Seconds, minutes<br>hours, or days do<br>not count properly                                                                                                      | Check the +5 V out-<br>put of clock regulator<br>A5U2 at pin A5J60                                                                                                                         | Should be within tolerance of $\pm 0.1 V$                                                                                                                           | Replace board A5<br>or the regulator U2<br>if voltage not<br>correct |  |  |  |  |  |
|                                                                                                                                                                  | With logic probe check<br>pin A3J16 for the pres-<br>ence of 1 PPS tick                                                                                                                    | Probe light should<br>flash only once per<br>second, no more or<br>less                                                                                             | If input to A3J16<br>is correct, replace<br>A3                       |  |  |  |  |  |
| No output from<br>1 PPS or 1 PP10S                                                                                                                               | Using logic probe<br>check A1J46 for pres-<br>ence of 1 PPS and<br>A1J37 for presence<br>of 1 PP10S                                                                                        |                                                                                                                                                                     | If these signals are<br>present, replace A1                          |  |  |  |  |  |
| No output from<br>time of event                                                                                                                                  | Place Event switch on<br>front panel to the<br>OUTPUT position                                                                                                                             | Event output circuit<br>is now enabled and<br>event output should<br>be available at each<br>of the output ter-<br>minals on back<br>panel                          |                                                                      |  |  |  |  |  |
|                                                                                                                                                                  | If Event outputs are<br>still not present, re-<br>move top cover and<br>check that one and only<br>one switch in A4S1 and<br>A4S2 is in ON position<br>and the rest are in OFF<br>position | Event output pulses<br>of 10 $\mu$ s duration<br>should now appear<br>at the time set on<br>the front panel<br>thumbwheels. If<br>no event outputs<br>are observed: | Replace card A4                                                      |  |  |  |  |  |
| Clock loses time<br>when AC power<br>is interrupted                                                                                                              | Remove AC power<br>from clock; press<br>LED DISPLAY<br>pushbutton                                                                                                                          | Clock display should<br>light showing time of<br>day. If display is<br>dark proceed:                                                                                |                                                                      |  |  |  |  |  |
|                                                                                                                                                                  | Using a voltmeter<br>measure the DC<br>voltage at A5H36                                                                                                                                    | If the voltage is at its<br>nominal level of +8<br>volts:                                                                                                           | Diode A5D4 is<br>open and should<br>be replaced                      |  |  |  |  |  |

### TROUBLESHOOTING—(Continued)

| Symptom                                                                                                                                                          | Procedure                                                                                                                                                                                  | Notes                                                                                                                                                  | Remedy                                                                                                                  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Initial Conditions: Battery Power to STANDBY; Event INHIBIT; 1 pps/Clock<br>Int/Ext EXT; Thumbwheels ALL "0"; 1 MHz<br>STANDARD APPLIED TO BACK PANEL INPUT JACK |                                                                                                                                                                                            |                                                                                                                                                        |                                                                                                                         |  |  |  |
|                                                                                                                                                                  |                                                                                                                                                                                            | If the voltage is<br>zero or close to<br>it:                                                                                                           | Battery is in dis-<br>charged condition.<br>Apply AC power<br>to clock and allow<br>24 hours for battery<br>to recharge |  |  |  |
|                                                                                                                                                                  | After 24 hours of<br>charge (Battery<br>Power switch still<br>in STANDBY)<br>disconnect AC<br>power and depress<br>LED DISPLAY<br>pushbutton                                               | Display should<br>now light and time<br>should be continuous<br>from that time on the<br>clock before the<br>power was removed.<br>If display is dark: | Battery is defective<br>and should be<br>replaced                                                                       |  |  |  |
| Initial Conditions:                                                                                                                                              | Same as above; connect o                                                                                                                                                                   | clock to remote readout                                                                                                                                | t using 21 wire cable.                                                                                                  |  |  |  |
| Remote display<br>not functioning                                                                                                                                | Check to see that cable<br>between clock and re-<br>mote readout is<br>attached properly;<br>apply AC power to<br>remote readout at J3;<br>press front panel<br>Power switch on<br>readout | Remote readout<br>should now be dis-<br>playing the same<br>time of day in<br>hours, minutes,<br>and seconds as dis-<br>played by the clock            |                                                                                                                         |  |  |  |
|                                                                                                                                                                  | Remove the top<br>cover of the remote<br>readout; using an<br>AC voltmeter, meas-<br>ure the AC voltage<br>between the 2 AC<br>terminals of the<br>power supply                            | If no AC voltage<br>appears across AC<br>terminals:                                                                                                    | Line fuse is<br>probably blown<br>and should be re-<br>placed with a<br>3/8-amp slow-<br>blow fuse                      |  |  |  |
|                                                                                                                                                                  |                                                                                                                                                                                            | If nominal 117 V<br>AC is present, meas-<br>ure 5 V power<br>supply output with<br>DC voltmeter. If<br>voltage is other<br>than $+5$ V $\pm$ 0.2 V:    | Replace power<br>supply                                                                                                 |  |  |  |

## TROUBLESHOOTING-(Continued)

| Symptom                                                                                                                                                                 | Procedure                                                                                                                                                              | Notes                                                                                                                                                                                                                                                                                                                                                            | Remedy                                                                                                     |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Initial Conditions: Battery Power to STANDBY; Event INHIBIT; 1 pps/Clock CLOCK;<br>Int/Ext EXT; Thumbwheels ALL "0"; 1 MHz<br>STANDARD APPLIED TO BACK PANEL INPUT JACK |                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                            |  |  |  |  |
|                                                                                                                                                                         |                                                                                                                                                                        | If fuses continue to<br>blow when replaced,<br>disconnect the 2 line<br>filter capacitors from<br>the AC terminals. If<br>this cures the problem:                                                                                                                                                                                                                | Replace the line<br>filter capacitors                                                                      |  |  |  |  |
| Display of remote<br>readout not<br>indicating time<br>properly                                                                                                         | With remote read-<br>out turned on and<br>AC power properly<br>applied, remove the<br>cable connecting<br>the clock and re-<br>mote readout from<br>input connector J1 | The display of the<br>remote readout<br>should now indicate<br>anything other than<br>this:                                                                                                                                                                                                                                                                      | Remove the LED<br>display and replace<br>those readouts that<br>show the incorrect<br>characters.          |  |  |  |  |
|                                                                                                                                                                         | Attach input cable to<br>connector J1 on back<br>of remote readout.                                                                                                    | Check the spacing of<br>the 24 pin wire wrap<br>terminals inside the<br>remote readout.                                                                                                                                                                                                                                                                          | Make sure that<br>none of the ter-<br>minals have been<br>bent so as to<br>short circuit to<br>one another |  |  |  |  |
|                                                                                                                                                                         | If the above have<br>failed to correct the<br>problem, refer to the<br>wiring diagram of<br>the remote readout,<br>Figure 3-5                                          | Using a logic probe,<br>note the voltage<br>levels of the incom-<br>ing timing informa-<br>tion for the LED<br>that are not indi-<br>cating properly. If<br>errors are detected,<br>remove output cable<br>from the clock and<br>check the Time<br>Code Output con-<br>nector for the same<br>errors. If the errors<br>are not present at the<br>clock's output: | Cable connecting<br>the clock and re-<br>mote readout<br>must be wired<br>incorrectly                      |  |  |  |  |

.

#### CHAPTER 6

#### **CORRECTIVE MAINTENANCE**

#### 6-1 Overall View

Except for the power supply and battery, the equipment is of modular construction, using plug-in repairable circuit boards designed on a functional basis. For the most part, corrective maintenance will consist of determining which board has caused the failure or problem by using the Troubleshooting table, Table 5-1 of Chapter 5 and replacing the bad board with a replacement board. Section 6-3 contains schematics and part location indexes for the five plug-in boards of the Digital Processing Clock. Spare cards can be stored in the card bucket of the clock.

#### **6-2 Card Replacement**

To order replacement cards for the Digital Processing Clock, use the following identification number stamped on the boards:

Clock Time Base and Display Circuit Board: NRL 184-1-A1A and NRL 184-1-A1B 1 MHz to 1 PPS Countdown and Sync Circuit Board: NRL 184-1-A2 Day Hour Minute Second Counter Board: NRL 184-1-A3

Time of Event Circuit Board: NRL 184-1-A4

5 Volt Regulator Board: NRL 184-1-A5

**6-3 Schematics and Part Identification** 

Figures 6-1B, 6-2B, 6-3B, 6-4B and 6-5B are schematics of the five plug-in boards. Figures 6-1A, 6-2A, 6-3A, 6-4A, and 6-5A are photographs with part location indexes of the five plug-in boards. They are arranged in this order to facilitate coordinating the schematics with the actual physical parts.

![](_page_49_Figure_0.jpeg)

| <b>Reference Designation</b>                                                                    | Location                                                 | Reference<br>Designation                                                                        | Location                                             | Reference<br>Designation                                                                     | Location                                                      | Reference<br>Designation                                                | Location                               |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------|
| A1BC1<br>A1BC2<br>A1BC3<br>A1BC4<br>A1BC5<br>A1BC5<br>A1BC6<br>A1BC7<br>A1BR1<br>A1BR2<br>A1BR3 | D9<br>C9<br>C8<br>C7<br>C6<br>C7<br>C6<br>D9<br>C9<br>C8 | A1BR4<br>A1BR5<br>A1BR6<br>A1BU1<br>A1BU2<br>A1BU3<br>A1BU3<br>A1BU4<br>A1BU5<br>A1BU6<br>A1AC8 | C7<br>C6<br>D10<br>C10<br>C9<br>C8<br>C7<br>C6<br>B4 | A1AC9<br>A1AC10<br>A1AC11<br>A1ACR1<br>A1AR7<br>A1AR8<br>A1AR9<br>A1AR10<br>A1AR11<br>A1AR12 | C4<br>B3<br>B3<br>B4<br>removed<br>C4<br>B5<br>B4<br>B2<br>B2 | A1AR13<br>A1AR14<br>A1AU7<br>A1AU8<br>A1AU9<br>A1AU9<br>A1AU10<br>A1AY1 | B2<br>B2<br>C5<br>C4<br>B5<br>B4<br>C3 |

Figure 6-1A—Parts Location Index: Clock Time Base and Display Circuits, Subassemblies A1A and A1B

![](_page_50_Figure_0.jpeg)

1.1 e 9 ۵ o 60 4

.

 

|                                        |       | _      |       |       | _        |           |       | _     | _     |       |
|----------------------------------------|-------|--------|-------|-------|----------|-----------|-------|-------|-------|-------|
| Location                               | D3    | 8<br>8 | C1    | C5    | ខ        | <b>B9</b> | B7    | B6    | B4    | B3    |
| <b>Reference</b><br>Designation        | A2U13 | A2U14  | A2U15 | A2U16 | A2U17    | A2U18     | A2U19 | A2U20 | A2U21 | A2U22 |
| Location                               | E7    | E6     | E5    | E4    | E3       | D9        | D8    | D6    | D5    | D4    |
| <b>Reference</b><br>Designation        | A2U3  | A2U4   | A2U5  | A2U6  | A2U7     | A2U8      | A2U9  | A2U10 | A2U11 | A2U12 |
| Location                               | E6    | 60     | D8    | D7    | D6       | D4        | D3    | E3    | E8    |       |
| <b>Reference</b><br><b>Designation</b> | A2R4  | A2R5   | A2R6  | A2R7  | A2R8     | A2R9      | A2R10 | A2U1  | A2U2  |       |
| Location                               | D8    | E7     | E7    | D4    | 66<br>C6 | C         | 60    | E8    | E6    |       |
| <b>Reference</b><br><b>Designation</b> | A2C1  | A2C2   | A2C3  | A2C4  | A2C5     | A2C6      | A2R1  | A2R2  | A2R3  |       |

Figure 6-2A-Parts Location Index: 1 MHz to 1 PPS Countdown and Sync Circuit Assembly A2

.

.

.

....

Þ

![](_page_52_Figure_0.jpeg)

. 200 2005 2004 . -. . \_\_\_\_ . • • • • • •

| Reference<br>DesignationLocationReference<br>besignationLocationReference<br>besignationMeterenceDesignationDesignationDesignationLocationDesignationDesignationA3C1B8A3R-R11B8A3R-R11B8A3U3C8A3U13A3C2B8A3R17-R21B7A3U4C7A3U14A3C3B4A3R17-R21B6A3U5C6A3U16A3C4B4A3U5C7A3U5C6A3U16A3C5C7A3U5B6A3U5C6A3U16A3C6C7A3R17-R31B4A3U7C4A3U16A3C6C7A3U6C6A3U16A3U16A3C6C7A3U6C3A3U16A3U16A3C6C7A3U6C3A3U16A3U16A3C6C7A3U6C3A3U16A3U16A3C6C7A3U6C3A3U16A3U16A3C7selected ifA3S1E4A3U10D10A3U20A3C8selected ifA3U1C10A3U10D10A3U20A3C9needed (row C)A3U1C10A3U12D8A3U20A3R1-R2B10A3U12C9A3U12D9A3U21A3R3-R7B9A3U12C9A3U12D9A3U22                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Location                               | D7            | 90        | D5        | D4        | D3        | D2        | 6Q           | <b>D6</b>   | D3             | D2         |         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|-----------|-----------|-----------|-----------|-----------|--------------|-------------|----------------|------------|---------|
| Reference<br>DesignationLocationReference<br>LocationLocationLocationLocation $A3C1$ $B8$ $A3R1$ $Location$ $Designation$ LocationLocation $A3C1$ $B8$ $A3R1$ $B8$ $A3R3$ $C8$ $A3C2$ $B8$ $A3R12$ $B7$ $A3U3$ $C8$ $A3C3$ $B4$ $A3R17$ $B7$ $A3U3$ $C6$ $A3C3$ $B4$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C4$ $B4$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C5$ $C7$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C5$ $C7$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C5$ $C7$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C6$ $C7$ $A3R17$ $B6$ $A3U3$ $C6$ $A3C6$ $C7$ $A3R17$ $B4$ $A3U7$ $C6$ $A3C6$ $C7$ $A3R17$ $B8$ $A3U3$ $C6$ $A3C7$ $B4$ $A3U1$ $B4$ $A3U1$ $C4$ $A3C8$ $S6$ $C7$ $A3U1$ $C10$ $A3U1$ $A3C8$ $S6$ $C7$ $A3U1$ $C10$ $A3U1$ $A3C8$ $S6$ $C7$ $A3U1$ $C10$ $A3U1$ $A3C8$ $S6$ $C7$ $A3U1$ $C9$ $C2$ $A3C8$ $S6$ $C7$ $A3U1$ $C9$ $C10$ $A3C9$ $C6$ $C10$ $A3U1$ $D9$ $A3R1$ $C9$ $A3U12$ $C9$ $A3U12$ $D9$ <tr< th=""><th><b>Reference</b><br/><b>Designation</b></th><th><b>A</b>3U13</th><th>A3U14</th><th>A3U15</th><th>A3U16</th><th>A3U17</th><th>A3U18</th><th>A3U19</th><th>A3U20</th><th>A3U21</th><th>A3U22</th><th></th></tr<> | <b>Reference</b><br><b>Designation</b> | <b>A</b> 3U13 | A3U14     | A3U15     | A3U16     | A3U17     | A3U18     | A3U19        | A3U20       | A3U21          | A3U22      |         |
| Reference<br>DesignationLocationReference<br>LocationLocationReference<br>Designation $A3C1$ $B8$ $A3R1S-R11$ $B8$ $A3U3$ $A3C1$ $B8$ $A3R1S-R11$ $B8$ $A3U3$ $A3C2$ $B8$ $A3R1S-R11$ $B8$ $A3U3$ $A3C2$ $B4$ $A3R17-R21$ $B6$ $A3U3$ $A3C3$ $B4$ $A3R17-R21$ $B6$ $A3U5$ $A3C4$ $B4$ $A3R17-R31$ $B6$ $A3U5$ $A3C5$ $C7$ $A3R17-R31$ $B6$ $A3U5$ $A3C6$ $C7$ $A3R17-R31$ $B4$ $A3U5$ $A3C6$ $C7$ $A3R17-R31$ $B4$ $A3U6$ $A3C7$ $B4$ $A3U7$ $A3U6$ $A3C8$ $B3R37-R39$ $B2$ $A3U9$ $A3C8$ $B10$ $A3S1$ $C10$ $A3U1$ $A3C9$ $B10$ $A3U1$ $C10$ $A3U12$ $A3R1-R2$ $B9$ $A3U2$ $C9$ $A3U12$                                                                                                                                                                                                                                                                                                                                                                                       | Location                               | C8            | C7        | 99<br>0   | C5        | C4        | c         | C2           | D10         | D9             | D8         |         |
| Reference Location Reference Location   Designation Designation Location Designation   A3C1 B8 A3R8-R11 B8   A3C2 B8 A3R8-R11 B8   A3C2 B8 A3R12-R16 B7   A3C3 B4 A3R12-R16 B7   A3C3 B4 A3R17-R21 B6   A3C5 C7 A3R17-R21 B6   A3C5 C7 A3R17-R31 B4   A3C5 C7 A3R17-R31 B4   A3C6 C7 A3R17-R31 B4   A3C6 C7 A3R37-R39 B2   A3C8 selected if A3S1 E4   A3C9 needed (row C) A3U1 C10   A3R1-R2 B10 A3U2 C9   A3R37-R39 B9 A3U2 C9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>Reference</b><br><b>Designation</b> | A3U3          | A3U4      | A3U5      | A3U6      | A3U7      | A3U8      | A3U9         | A3U10       | A3U11          | A3U12      |         |
| Reference Location Reference   Designation B8 A3R8-R11   A3C1 B8 A3R8-R11   A3C2 B8 A3R12-R16   A3C2 B8 A3R17-R21   A3C3 B4 A3R17-R21   A3C4 B4 A3R17-R21   A3C5 C7 A3R17-R21   A3C6 C7 A3R17-R21   A3C7 B99 A3U1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Location                               | B8            | B7        | B6        | B5        | B4        | B3        | B2           | E4          | C10            | <b>6</b> 0 |         |
| Reference<br>DesignationLocationA3C1B8A3C2B8A3C2B8A3C3B4A3C4B4A3C5C7A3C6IndividuallyA3C7selected ifA3C9needed (row C)A3R1-R2B9A3R3-R7B9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>Reference</b><br><b>Designation</b> | A3R8-R11      | A3R12-R16 | A3R17-R21 | A3R22-R26 | A3R17-R31 | A3R32-R36 | A3R37-R39    | A3S1        | A3U1           | A3U2       |         |
| Keference<br>Designation<br>A3C1<br>A3C2<br>A3C2<br>A3C3<br>A3C4<br>A3C5<br>A3C5<br>A3C5<br>A3C5<br>A3C5<br>A3C3<br>A3C3<br>A3C3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Location                               | B8            | B8        | B4        | B4        | C3        | C4        | Individually | selected if | needed (row C) | B10        | B9      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reference<br>Designation               | A3C1          | A3C2      | A3C3      | A3C4      | A3C5      | A3C6      | A3C7         | A3C8        | A3C9           | A3R1-R2    | A3R3-R7 |

. . .-

![](_page_53_Figure_2.jpeg)

. .

![](_page_53_Figure_3.jpeg)

Ľ

C I

![](_page_54_Figure_0.jpeg)

|                                                           | ∞   ∢                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Location                          | 03 04 CC                                                                                                                                          |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2 1 1<br>Reference<br>Designation | A4U10<br>A4U11<br>A4U12<br>A4U13<br>A4U13<br>A4U14                                                                                                                                    |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Location                          | 89999999                                                                                                                                                                              |
|                                                           | - 7 45<br>- 7 57<br>- 7 67<br>- 7 67<br>- 7 6<br>- 7 6<br>- 7 6<br>- 7 6<br>- 7 7<br>- | 5 4<br>Reference<br>Designation   | A4U3<br>A4U4<br>A4U5<br>A4U6<br>A4U6<br>A4U7<br>A4U8<br>A4U9                                                                                                                          |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6 B Location                      | B<br>B<br>B<br>B<br>B<br>B<br>B<br>B<br>C<br>B<br>B<br>C<br>B<br>B<br>C<br>B<br>B<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C<br>C |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8 7<br>Reference<br>Designation   | A4R1<br>A4R2<br>A4R3<br>A4S1<br>A4U1<br>A4U1<br>A4U2                                                                                                                                  |
| n<br>Die Arrente in die staar<br>Die Arrente in die staar |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | l 9 l                             | B<br>B<br>D<br>5<br>0<br>4<br>0<br>4                                                                                                                                                  |
| <u>  0   0</u>                                            | <b>m &lt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reference<br>Designation          | A4C1<br>A4C2<br>A4C3<br>A4C4<br>A4C4<br>A4C5<br>A4C5<br>A4C7                                                                                                                          |

ш

LÓ

60

2

644

Figure 6-4A-Parts Location Index: Time of Event Circuit Assembly A4

1

3

•

**z**)

•

9

.

52

![](_page_56_Figure_0.jpeg)

3 --• 

●,

![](_page_57_Figure_1.jpeg)

h.

Figure 6-5A-Parts Location Index, 5 Volt Regulator Board Assembly A5

![](_page_58_Figure_0.jpeg)

### CHAPTER 7

 .

### PARTS LIST

### 7-1 Parts List for the Digital Processing Clock

Ċ

i

Tables 7-1 to 7-8 give the parts for the Digital Processing Clock, it assemblies, and its subassemblies.

### TABLE 7-1

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure<br>Number<br>(Item) |
|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| NRL 184-1-A              |       | Chassis-sides, top, bottom rails, and<br>ears, Buckeye Stamping Co. DSC 13.3<br>by 43.2 by 50.8 cm (5 1/4 by 17 by<br>20 in), IR 5954-76 IR 17641-76                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1-0                        |
| NRL 184-1-AA             |       | Front Panel, 0.32 cm (1/8 in) 60-61<br>aluminum, NRL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1-0                        |
| AA1                      | ~     | Thumbwheel Switches, 4.763 cm<br>(1.875 in) High 5.38 cm ((2.12 in)<br>Bead Height) $\times$ 1.270 cm (0.500 in)<br>wide, 0.597 cm (0.235 in) white<br>character Height, Front mounting, 10<br>position Binary Coded Decimal<br>(1-2-4-8) plus compliment, matte<br>black, solder terminations, Digitran<br>series 1300:<br>one Type 13010 with stops to permit<br>dial to read 0,1,2,3 only<br>one Type 13010 with stops to permit<br>dial to read 0,1,2 only<br>two Type 13010 with stops to permit<br>dial to read 0,1,2,3,4,5,6 only<br>eleven Type 13010 with no stops<br>four spacer, 1.27 cm (1/2 in) wide<br>series 13000 | 1-0                        |

### DIGITAL PROCESSING CLOCK, NRL 184-1, PARTS LIST

| TABLE 7-1 |  |
|-----------|--|
|-----------|--|

## DIGITAL PROCESSING CLOCK, NRL 184-1, PARTS LIST-(Continued)

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                      | Figure<br>Number<br>(Item) |
|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|                          |       | one spacer, $1.27 \text{ cm} (1/2 \text{ in})$ wide<br>marked with a white decimal point<br>series 13000                                                                                                                                                                                  |                            |
|                          |       | one spacer, 0.64 cm (1/4in) wide<br>series 13000                                                                                                                                                                                                                                          |                            |
|                          |       | one pair End piece mounting brackets series 13000                                                                                                                                                                                                                                         |                            |
|                          |       | Set of Stacks for Series 13000 for 20 station switch assembly                                                                                                                                                                                                                             |                            |
| AA2                      |       | Bezel Assembly for use with Dual In<br>Line packaged (DIP) solid state alpha-<br>numeric displays to accept multiple<br>plug in DIP displays, wire wrap term-<br>inations, red filter, 8 position,<br>Industrial Electronic Engineers, Inc.<br>Opto Components Div., IEE type<br>1750-08R | 1-0                        |
| AA2A                     |       | 3 position Bezel Assemply, otherwise same as above, IEE type 1750-03R                                                                                                                                                                                                                     | 1-0                        |
| AA3, AA4                 |       | BNC connector for 1 PPS and EXT.<br>SYNC, Bendix No. 4890-1                                                                                                                                                                                                                               | 1-0                        |
| AA5 through AA7          |       | Pushbutton microswitch for Arm,<br>LED Display and LED test, Micro-<br>switch, Freeport, Ill., Part No. 1 PB5                                                                                                                                                                             | 1-0                        |
| AA8 through AA14         |       | Toggle Switch for Battery Standby/<br>off, Event Output/Inhibit, Sync 1PPs/<br>clock and Int/EXT, UND. Lab Inc.,<br>5A-125Vac L117, Micro Switch Part<br>No. ITW1-3 MS 277 16-23                                                                                                          | 1-0                        |
| AA12 through AA14        |       | Line fuse holders, BUSS 20A, 90-<br>250V, FHL 17G1                                                                                                                                                                                                                                        | 1-0                        |
| AA15 through AA17        |       | Line fuses, one spare, 1.5A Slow<br>Blow                                                                                                                                                                                                                                                  | 2-2                        |
| NRL 184-1-AB             |       | Back Panel, 0.32 (1/8 in), 60-61<br>aluminum, NRL                                                                                                                                                                                                                                         | 2-2                        |

. .

----\*53 ------

# DIGITAL PROCESSING CLOCK, NRL 184-1, PARTS LIST-(Continued)

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure<br>Number<br>(Item) |
|--------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| AB1                      |       | Time Code Out Connector, Cannon<br>Connector SK-24-31SL, 24 pin multi-<br>contact connector                                                                                                                                                                                                                                                                                                                                                                                    | 2-2                        |
| AB2                      |       | Power Connector 115 Vac, Cannon 3<br>prong connector WK-C3-32SL                                                                                                                                                                                                                                                                                                                                                                                                                | 2-2                        |
| AB3 through AB14         |       | BNC, type D, NRL Supply No.<br>5935-00-835-0510 connector,<br>receptacle M390 12/21-0001, 6 in<br>lower row used, 6 in upper row<br>spares                                                                                                                                                                                                                                                                                                                                     | 2-2                        |
| AB15                     |       | Power cord and connector, plug<br>electrical type UP221M, NRL<br>Supply No. 5935-00-931-7490                                                                                                                                                                                                                                                                                                                                                                                   |                            |
| AB16                     |       | Cable connector for time code cable,<br>mates with time code out connector<br>on back of clock, Cannon type<br>SK 24-22C3/4                                                                                                                                                                                                                                                                                                                                                    | 2-2                        |
| NRL 184-1-B1             |       | Power Module, AC-DC, 105-125 VAC<br>47-420 Hz Input with built-in over-<br>voltage and short circuit protections,<br>Regulated $\pm 0.5\% + 1$ mv line and load,<br>ripple less than 250 microwatts, adjust-<br>able output 0 to 30 dc, 6.6 to 3.4<br>amps @ 45°C, operation to +71°C<br>with 30% derated output, size 8.096<br>cm (3-3/16 in) H by 12.54 cm (4<br>15/16 in) W by 23.81 cm (9-3/8 in)<br>long, Power Mate Model UNI-30D,<br>Power Mate Corp., Hackensack, N.J. | 4-1                        |
| NRL 184-1-B1A            |       | Power Module Bracket, NRL                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4-1                        |
| NRL 184-1-B2             |       | Battery, Rechargeable, Sealed, Gelled<br>Electrolyte, 6 V, 4.5 A. hr. at 20-hr.<br>rate, size 15.11 cm (5.95 in) long by<br>3.404 cm (1.34 in) wide by 10.19 cm<br>(4.01 in) high, 1.04 kg (2.3 lb)., Globe<br>Gell-Cell, Part No. 645-1, Globe<br>Battery Div. of Globe Union, Mil-<br>waukee, Wisconsin                                                                                                                                                                      | 4-1                        |

**a** :

Ì

. .

÷

۰.

## DIGITAL PROCESSING CLOCK, NRL 184-1, PARTS LIST-(Continued)

\_

. •

| <b>Reference Designation</b> | Notes | Name and Description                                                                                                                                                                                                   | Figure<br>Number<br>(Item) |
|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| B2A                          |       | Battery 2 V, 8 A. hr. Globe Gell<br>Cell Part No. GC280, 10.19 cm<br>(4.01 in) by 5.08 cm (2 in) by<br>4.83 cm (1.9 in)                                                                                                | 4-1                        |
| B3                           |       | Battery bracket, NRL                                                                                                                                                                                                   | 4-1                        |
| NRL 184-1-B4                 |       | Line Filter Cornell<br>NF 10431-12 meets MIL-I-16910<br>$2 \times 3.9$ A, 125/280 ac at 60 Hz, in-<br>sertion loss 10 db at 150 kHz, 34 db<br>at 600 kHz, 46 db at 1 MHz, 38 db<br>at 10 MHz                           | 4-1                        |
| NRL 184-1-B5                 |       | Card File, 13 positions for 24.77 cm<br>by 11.43 cm by 0.157 cm (9.75 in by<br>4.5 in by 0.062 in) thick cards, without<br>connectors, Cambion Part No.<br>706-9024-02-00-00                                           | 4-1                        |
| B5 (1)<br>through<br>B5 (14) |       | Connector, card edge, 0.25 cm (0.1 in)<br>contact spacing, for 0.159 cm (1/16 in)<br>board thickness 35 positions, double<br>readout, 70 contacts solder lug term-<br>inations, Cambion Part No. 706-7029-<br>01-00-00 | 4-2                        |
| NRL 184-1-B6                 |       | Power and Ground Bus strip, Cambion<br>Part No. 706-1050-01                                                                                                                                                            | 4-2                        |
| NRL 184-1-B7                 |       | Slides, Chassis, Non-Rotating Type<br>Cabinet Sec. 55.88 cm (22 in) NRL<br>Supply No. 5999-S03-0303                                                                                                                    | 4-1                        |

-

## CLOCK TIME BASE CIRCUIT, NRL 184-1-A1A, (CARD SUBASSEMBLY A1A) PARTS LIST

| Reference<br>Designation        | Notes                         | Name and Description                                                                                                                                                                                                                                           | Figure<br>Number<br>(Item) |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A1A                             |                               | Clock Time Base NRL 184-1-A1A<br>Includes internal temperature<br>compensated crystal oscillator (TCXO)<br>with 1 MHz output; detects and shapes<br>the 1 MHz signal coming from the<br>internal TCXO or external source and<br>applies it to the 1A2 assembly | 6-1A                       |
| A1AC8                           |                               | Capacitor, Fixed, Mylar<br>470 pf, Mil-C-5D Type<br>CM06FD471J03                                                                                                                                                                                               |                            |
| A1AC9                           |                               | Capacitor, Fixed, Mylar<br>100 pf, Mil-C-5D Type<br>CM04FD101J03                                                                                                                                                                                               |                            |
| A1AC10 and<br>A1AC11            |                               | Capacitor, Coupling, ceramic molded<br>monolythic, radial leads, 0.01 μf<br>(±10%), 200 WVDC, Reliability<br>Level "S" (0.0001%) Mil Part No.<br>1M39014/02-1338                                                                                               |                            |
| A1ACR1                          |                               | Diode, 1N4149                                                                                                                                                                                                                                                  |                            |
| A1AR7 <sup>*</sup> and<br>A1AR9 | *A1AR7<br>has been<br>removed | Resistor, 1.0 kΩ (±5%), 1/4 W                                                                                                                                                                                                                                  |                            |
| A1AR11 and A1AR14               |                               | Resistor, 1.0 kΩ (±5%), 1/4 W                                                                                                                                                                                                                                  |                            |
| A1AR8                           |                               | Resistor, 6.8 kΩ (±5%), 1/4 W                                                                                                                                                                                                                                  |                            |
| A1AR10                          |                               | Resistor, 2.0 kΩ (±5%), 1/4 W                                                                                                                                                                                                                                  |                            |
| A1AR12 and<br>A1AR13            |                               | Resistor, 4.7 kΩ (±5%), 1/4 W                                                                                                                                                                                                                                  |                            |
| A1AU7                           |                               | Integrated Circuit, Dual 4 Input Positive<br>NAND Schmitt Trigger, ceramic<br>14 lead DIP, -55°C to +125°C<br>operating temperature range, In-<br>dustrial type SN5413J, Federal<br>Stack No. 5962-00-001-6011                                                 |                            |

0

## CLOCK TIME BASE CIRCUIT, NRL 184-1-A1A, (CARD SUBASSEMBLY A1A) PARTS LIST—(Continued)

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure<br>Number<br>(Item) |
|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A1AU8                    |       | Integrated Circuit, Monostable Multi-<br>vibrator, Low Power TTL, ceramic<br>14 lead DIP, -55°C to ±125°C<br>operating temperature range, In-<br>dustrial type SN54L121J                                                                                                                                                                                                                                                                                                                                             | 6-1A                       |
| A1AU9                    |       | Integrated Circuit, Dual 2 Wide 2-<br>Input AND-OR-Invert Gates, Low<br>Power TTL, ceramic 14 lead DIP,<br>-55°C to +125°C operating<br>temperature range, Industrial type<br>SN54L51J                                                                                                                                                                                                                                                                                                                               |                            |
| A1AU10                   |       | Integrated Circuit, Hex Inverter, Low<br>Power TTL, ceramic 14 lead DIP,<br>-55°C to 125°C operating tempera-<br>ture range, MIL-M35510 Reliability<br>Level Class B, Tin plated leads, In-<br>dustrial type SN54L04J, Mil Part<br>No. M38510/02005 BCC, Federal<br>Stock No. 5962-00-187-9689,<br>National Semiconductor 7424                                                                                                                                                                                       |                            |
| A1AY1                    |       | TCXO, 1 MHz output frequency,<br>output drive compatible with TTL<br>load, 5 Vdc power requirement,<br>output stability, $\pm 5 \times 10^{-7}$ over<br>temperature range of 0°C to 70°C,<br>aging stability better than $1 \times 10^{-8}$<br>per day and $1 \times 10^{-6}$ per year,<br>Frequency adjustment to permit<br>recalibration for a 3-year period<br>(minimum), sealed construction for<br>printed circuit board mounting,<br>Vectron Model C0-252 AK,<br>Vectron Laboratories, Inc.,<br>Norwalk, Conn. |                            |
|                          |       | Attaching hardware:<br>Card ejectors (dark red)<br>Scanbe #S200, Los Angeles Calif.                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |

62

-

٠.

-

. . .

· . ·

## DISPLAY CIRCUIT, NRL 184 1-A1B, (CARD SUBASSEMBLY A1B) PARTS LIST

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                     | Figure<br>Number<br>(Item) |
|--------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A1B                      |       | Display Circuit, NRL 184-1-A1B<br>Contains indicator and control logic,<br>shapes output pulses, contains output<br>drivers for display and 50 $\Omega$ line<br>drivers for variable pulse outputs (1PPs<br>to 1 PP Day) | 6-1A                       |
| A1BC1 and A1BC3          |       | Capacitor, Fixed, Mylar<br>2700 pf, Mil-C-5D, Type<br>CM06FD272J03                                                                                                                                                       |                            |
| A1BC2 and A1BC7          |       | Capacitor, Decoupling, ceramic molded<br>monolythic, radial leads, 0.01 mf<br>±10%, 200 WVDC, Reliability Level<br>"S" (0.001%), Mil Part No. M39014/<br>02-1338                                                         |                            |
| A1BC4 and A1BC6          |       | Capacitor, Fixed Mylar<br>240 pf, Mil-C-5D, Type<br>CM04FD241J03                                                                                                                                                         |                            |
| A1BC5                    |       | Capacitor, tantalum, hermetically<br>sealed, 25 mf ±20%, 8 WVDC, 9.2<br>volts surge @ 85°C, Mil-C-39006/09-<br>6461 (0.1%/1000 hours failure rate,<br>Mil Equivalent of GE Part No.<br>69F4115G 135G7)                   |                            |
| A1BR1 and A1BR3          |       | Resistor, 10.0 k $\Omega$ ±5%, 1/4 W                                                                                                                                                                                     |                            |
| A1BR4 and A1BR5          |       | Resistor, 10.0 k $\Omega$ ±5%, 1/4 W                                                                                                                                                                                     |                            |
| A1BR2                    |       | Resistor, 1.0 k $\Omega$ ±5%, 1/4 W                                                                                                                                                                                      |                            |
| A1BR6                    |       | Resistor, 15.0 k $\Omega$ ±5%, 1/4 W                                                                                                                                                                                     |                            |
| A1BU1 and A1BU4          |       | Integrated Circuit, Dual Retriggerable<br>Monostable Multivibrator with Clear,<br>Low Power TTL, ceramic 16 lead DIP,<br>-55°C to +125°C operating tempera-<br>ture range, Industrial type<br>SN54L123J                  |                            |
| A1BU2                    |       | Integrated Circuit, Line Driver, TTL,<br>ceramic 14 lead DIP, -55°C to<br>+125°C operating temperature range,<br>Industrial type SN54128J                                                                                |                            |

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                  | Figure<br>Number<br>(Item) |
|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A1BU3                    |       | Integrated Circuit, Monostable<br>Multivibrator, ceramic 14 lead DIP,<br>-55°C to +125°C operating tempera-<br>ture range, TTL, MIL-M-38510, Gold<br>plated leads, Reliability Level Class<br>B, Industrial type SN54121J, Mil<br>Part No. M38510/01201BCC,<br>Federal Stock No. 5962-00-007-<br>4076 |                            |
| A1BU5                    |       | Integrated Circuit, Monostable Multi-<br>vibrator, Low Power TTL, ceramic 14<br>lead DIP, -55°C to +125°C operating<br>temperature range, Industrial type<br>SN54L121J                                                                                                                                |                            |
| A1BU6                    |       | Integrated Circuit, Hex Inverter, TTL,<br>ceramic 14 lead DIP, -55°C to +125°C<br>operating temperature range, Mil-M-<br>38510 Reliability Level Class B,<br>Industrial Type SN5404J, Mil Part<br>No. M38510/00105BCC, Federal<br>Stock No. 5962-00-007-2036 National<br>Semiconductor 7419           |                            |

•

. 7

ي ر

### DISPLAY CIRCUIT, NRL 184 1-A1B, (CARD SUBASSEMBLY A1B) PARTS LIST--(Continued)

### TABLE 7-4

### 1 MHz TO 1 PPS COUNTDOWN AND SYNC CIRCUIT, NRL 184 1-A2 (CARD ASSEMBLY 2) PARTS LIST

| Reference<br>Designation | Notes | Name and Description                                                                                                               | Figure<br>Number<br>(Item) |
|--------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A2                       |       | 1 MHz to 1 PPS Countdown and<br>Sync Circuit, NRL 184-1A2:<br>divides down 1 MHz to 1 PPS<br>and contains synchronization<br>logic | 6-2A                       |
| A2C1                     |       | Capacitor, Fixed, Mylar<br>150 pfd, Mil-C-5D Type<br>CM04FD151J03                                                                  |                            |

• • • •

#### Figure Reference Notes Name and Description Number Designation (Item) A2C2 Capacitor, Fixed, Mylar 120 pf, Mil-C-5D Type CM04FD121J03 A2C3 through A2C6 Capacitor, Fixed 0.01 mf, 100 V Resistor, 200 $\Omega$ ±5%, 1/4 W A2R1 A2R2 Resistor, 4.7 k $\Omega$ ±5%, 1/4 W A2R3 through A2R10 Resistor, 1.0 k $\Omega$ ±5%, 1/4 W; pull up A2U1 Integrated Circuit, Hex Inverter, TTL. ceramic 14 lead DIP, -55°C to +125°C operating temperature range, Mil-M-38510 Reliability Level Class B, Industrial type SN5404J, Mil Part No. M38510/00105BCC A2U2 Integrated Circuit, Monostable Multivibrator, ceramic 14 lead DIP, -55°C to +125°C operating temperature range, TTL, MIL-M-38510, Gold plated leads, Reliability Level Class B, Industrial type SN54121J, Mil Part No. M38510/01201BCC, Federal Stock No. 5962-00-007-4076 A2U3 Integrated Circuit, Dual J-K Flip Flop with Clear, ceramic 14 lead DIP. -55°C to +125°C operating temperature range, Low power TTL, MIL-M-38510, Gold plated leads Reliability Level Class B, Industrial Type SN54L73J A2U4 and A2U5 Integrated Circuit, Quadruple 2 Input Positive NAND Gates, ceramic 14 lead DIP, -55°C to +125°C operating temperature range, TTL, MIL-M-38510, Gold plated leads, Reliability Level Class B, Industrial type SN5400J; Mil Part No. M38510/00104BCC Federal Stock No. 5962-00-762-0645

#### 1MHz TO 1 PPS COUNTDOWN AND SYNC CIRCUIT, NRL 184 1-A2 (CARD ASSEMBLY 2) PARTS LIST-(Continued)

 1.1

.....

### 1MHz TO 1 PPS COUNTDOWN AND SYNC CIRCUIT, NRL 184 1-A2 (CARD ASSEMBLY 2) PARTS LIST-(Continued)

| Reference<br>Designation                        | Notes | Name and Description                                                                                                                                                                                                                                      | Figure<br>Number<br>(Item) |
|-------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A2U6, A2U14,<br>A2U15, A2U16, and<br>A2U17      |       | Integrated Circuit, Hex Inverter<br>Buffer/Driver with Open Collector<br>High Voltage Output, ceramic 14 lead<br>DIP, TTL, -55°C to W125°C op-<br>erating temperature range, Industrial<br>type SN5417J                                                   | 6-2A                       |
| A2U7, A2U19, and<br>A2U21                       |       | Resistor Network— 13 resistors each 470 $\Omega$ ±2%, 1/8 Watt at 40°C resistors packaged in 14 lead DIP, one common lead, manufactured by Allen Bradley, Part No. 34A4714                                                                                |                            |
| A2U8, A2U9,<br>A2U10, A2U11,<br>A2U12 and A2U13 |       | Integrated Circuit, Synchronous 4<br>Bit up/down Decade Counter, Low<br>Power TTL, ceramic 16 lead DIP,<br>-55°C to +125°C operating tempera-<br>ture range, Industrial type SN54L192J,<br>manufactured by National Semicon-<br>ductor, Part No. DM75160J |                            |
| A2U18, A2U20,<br>A2U22                          |       | Resistor Network—13 resistors each<br>1 k $\Omega$ (±2%), 1/8 W resistors packaged<br>in 14 lead DIP, one common lead,<br>manufactured by Allen Bradley,<br>Part No. 34A1024                                                                              |                            |
|                                                 |       | Attaching Hardware:<br>2 Card Ejectors 0.952 cm (0.375 in)<br>wide for 0.159 cm (1/15 in) card<br>thickness (red), Scanbe No. S-200,<br>Los Angeles, Calif.                                                                                               |                            |

-----

.

Ċ

ļ

### DAY HOUR MINUTE SECOND COUNTER NRL 184-1A3 (CARD 3) PARTS LIST

| Reference<br>Designation                      | Notes | Name and Description                                                                                                                                                                                                                                  | Figure<br>Number<br>(Item) |
|-----------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A3                                            |       | Day Hour Minute Second Counter<br>NRL 184 1A3; generates buffered<br>time of day information to remote<br>readouts                                                                                                                                    | 6-3A                       |
| A3C1, A3C4,<br>A3C5 and A3C6<br>A3C2 and A3C3 |       | Capacitor, Fixed, disk<br>0.01 mf, 100 V                                                                                                                                                                                                              |                            |
| Aotz and Aoto                                 |       | Capacitor, Fixed, tantalum,<br>hermetically sealed, 25 mf ±20%,<br>8 WVDC, 9.2 V surge @ 85°C,<br>Mil-C-39006109J GE part<br>#69F4115                                                                                                                 |                            |
| A3C7-A3C9                                     |       | *individually selected, Capacitor, my-<br>lar, 0-300 pf                                                                                                                                                                                               |                            |
| A3R1-A3R39                                    |       | Resistor, $1.0 \mathrm{K\Omega}$ (±5%) 1/4 W                                                                                                                                                                                                          |                            |
| A3S1                                          |       | Switch, Leap Year, Toggle, Right<br>Angle Printed Circuit Mounting,<br>SPDT, On-None-On, 5 A., 28 Vdc<br>or 115 Vac, C&K Part No. 7101A                                                                                                               |                            |
| A3U1<br>through<br>A3U9                       |       | Integrated Circuit, Synchronous<br>4 Bit Up/Down Decade Counter,<br>Low Power TTL, ceramic 16 lead<br>DIP, -55°C to +125°C operating<br>temperature range, Industrial type<br>SN54L192J, manufactured<br>National Semiconductor, Part No.<br>DM75L60J |                            |
| A3U10, A3U12,<br>A3U14, A3U17,<br>and A3U18   |       | Integrated Circuit, Hex Inverter Buffer/<br>Driver with Open Collector High<br>Voltage Output, ceramic 14 lead DIP,<br>TTL, -55°C to +125°C operating<br>temperature range, Industrial type<br>SN5417J                                                |                            |

#### Figure Reference Name and Description Notes Number Designation (Item) A3U11, A3U13, Integrated Circuit, Quadruple 2 Input and A3U15 Positive NAND Gate, Low Power TTL, 14 lead ceramic DIP, -55°C to +125°C operating temperature range, Tin plated Level Class B. Industrial Type SN54L00J, Mil Part No. M38510 02004BCB A3U16 Integrated Circuit, Quadruple 2-Input Positive NOR Gates, TTL Low Power, ceramic 14 lead DIP, -55°C to +125°C operating temperature range, Tin plated leads MIL-M-38510, Reliability Level Class B, Industrial type SN54L02J A3U19, A3U20, Resistor Network-13 resistors each and A3U22 470 $\Omega$ (±2%), 1/8 W at 40°C resistors packaged in 14 lead DIP, one common lead, manufactured by Allen Bradley, Part No. 34A4714 A3U21 **Integrated Circuit**, 8-Input Positive NAND Gate, Low Power TTL, ceramic 14 lead DIP, -55°C to +125°C operating temperature range Industrial Type SN54L30J, Mil Part No. M38510/02001BCB Attaching hardware: 2 card ejectors (orange) Scanbe S200 Los Angeles, Calif.

#### DAY HOUR MINUTE SECOND COUNTER NRL 184-1A3 (CARD 3) PARTS LIST-(Continued)

.

•

Ē

## TIME OF EVENT CIRCUIT (NRL 184-1A4) (CARD 4) PARTS LIST

| Reference<br>Designation      | Notes | Name and Description                                                                                                                                                                                                                                                                                                                 | Figure<br>Number<br>(Item) |
|-------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A4                            |       | Time of Event Circuit, NRL<br>184-1-A4 generates time of event<br>pulse or pulses                                                                                                                                                                                                                                                    | 6-4A                       |
| A4C1, A4C2, A4C3,<br>and A4C7 |       | Capacitor, Fixed, disk, 0.01 mf                                                                                                                                                                                                                                                                                                      |                            |
| A4C4                          |       | Capacitor, Fixed, tantalum, her-<br>metically sealed, 25 mf (±20%),<br>8 WVDC, 9.2 V surge at 85°C,<br>MIL-C-39006/09-6461 (0.1%/1000<br>h failure rate, MIL Equivalent of<br>GE Pt. No. 69F4115G 135G7)                                                                                                                             |                            |
| A4C5, A4C6                    |       | Capacitor, Fixed, mylar 2700 pf,<br>MIL-C-SD type CM06FD272J03                                                                                                                                                                                                                                                                       |                            |
| A4R1                          |       | Resistor, 2.0K $\Omega$ (±5%) 1/4 W                                                                                                                                                                                                                                                                                                  |                            |
| A4R2, A4R3                    |       | Resistor, 10.0K $\Omega$ (±5%) 1/4 W                                                                                                                                                                                                                                                                                                 |                            |
| A4S1, A4S2                    |       | Switch, DIP packaged Rocker<br>Switches, 8 single-pole-single-throw<br>switches per pkg., 5V 100 mA con-<br>tact rating, manufactured by AMP,<br>Inc., Part No. 435166-5 7524                                                                                                                                                        |                            |
| A4U1 thru A4U12               |       | Integrated Circuit, 4 Bit Magnitude<br>Comparator, ceramic 16 lead DIP,<br>Low power TTL, -55°C to +125°C<br>operating temperature range,<br>Industrial type SN54L85J, Federal<br>Stock No. 5962-00-481-9361                                                                                                                         |                            |
| A4U13                         |       | Integrated Circuit, Dual Retrigger-<br>able Monostable Multivibrator with<br>Clear, TTL, 16 lead ceramic DIP,<br>- 55°C to +125°C operating temper-<br>ature range, MIL-M-38510, Gold<br>plate leads, Reliability Level Class B,<br>Industrial type SN54123J, Mil Part<br>No. M38510/01203BED, Federal<br>Stock No. 5962-00-173-3911 |                            |
.

۰.

.

-

.

# TIME OF EVENT CIRCUIT (NRL 184-1A4) (CARD 4) PARTS LIST-(Continued)

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                         | Figure<br>Number<br>(Item) |
|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A4U14                    |       | Integrated Circuit, Line Driver,<br>TTL, ceramic 14 lead DIP, - 55°C<br>to +125°C operating temperatures<br>range, 75 Ω, Industrial type<br>SN54128J<br>Attaching Hardware:<br>2 Card Ejectors (green) Scanbe<br>S200<br>Los Angeles, Calif. |                            |

## TABLE 7-7

# 5 VOLT REGULATOR (NRL 184-1-A5) (CARD 5) PARTS LIST

| Reference<br>Designation      | Notes | Name and Description                                                                                                                                  | Figure<br>Number<br>(Item) |
|-------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A5                            |       | 5 Volt Regulator Board NRL 184-<br>1-A5 provides regulated 5 V power<br>to run integrated circuits (ICs) and<br>readouts in Digital Processing Clock. | 6-5A                       |
| A5C1, A5C2, A5C3,<br>and A5C4 |       | Capacitor, Fixed, electrolytic,<br>tantalum, 1.0 mf (±10%), 35 Vdc                                                                                    |                            |
| A5D1, A5D2, A5D3,<br>and A5D4 |       | Diode, 1N1614, GE, Part No.<br>7426F                                                                                                                  |                            |
| A5U1 and A5U2                 |       | Integrated Circuit, Voltage regulator,<br>323 3A, National Semiconductor<br>part No. 514 LM323K, 0°C to 70°C<br>operating temperature range           |                            |
|                               |       | Attaching Hardware:<br>Heat sink for two voltage regula-<br>tors<br>Four 10-32 lockwashers and nuts<br>for diodes                                     |                            |
|                               |       | Attaching Hardware:<br>Card Ejectors (black) Scanbe S200<br>Los Angeles, Calif.                                                                       |                            |

 1.1

## READOUT INTERFACE BOARD NRL 184-1-A6 (A6) AND SHIELD CARD NRL 184-1-A7 (A7) PARTS LIST

| <b>Reference</b><br>Designation | Notes | Name and Description                                                                                                                             | Figure<br>Number<br>(Item) |
|---------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| A6                              |       | 70 pin Readout interface plug-in board                                                                                                           | 4-1                        |
| A7                              |       | Shield card, 0.159 cm (1/16 in)<br>unetched, micarta board, attaching<br>hardware: 2 card ejectors (yellow),<br>Scanbe S200, Los Angeles, Calif. | 4-1                        |

### 7-2 Parts List for the Remote Display Unit

Ē

Ż

,

Table 7-9 is a parts list for the Remote Display Unit.

## **TABLE 7-9**

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Figure<br>Number<br>(Item) |
|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| NRL 184-2                |       | Remote Display Unit—gives readout<br>of 20 line time code from clock of<br>hours, minutes and seconds                                                                                                                                                                                                                                                                                                                                                                                        | 3-3                        |
| 2-A1                     |       | Power Module, ac-dc; 105 to 125<br>Vac, 50–420 Hz input, $+5V$ dc 2<br>AMP output $\pm 0.05\%$ Line Regula-<br>tion, $\pm 0.20\%$ load regulation, 1 mV<br>maximum ripple, operating temper-<br>ature range 0° to 71°C without de-<br>rating, barrier strip connections,<br>chassis mounting with 4 threaded<br>inserts on side opposite terminal<br>board, 6.35 cm by 8.89 cm by<br>6.03 cm (2-1/2 in) by 3-1/2 in by<br>2-3/8 in high maximum. Semicon-<br>ductor Circuits Model CM 5S2000 | 3-4                        |
| 2-A2                     |       | 24 Pin Wire Wrap socket, Scanbe<br>Stock No. ME-2B-24-W-G-B-10                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |

## **REMOTE DISPLAY UNIT (NRL 184-2) PARTS LIST**

1

.

# REMOTE DISPLAY UNIT (NRL 184-2) PARTS LIST-(Continued)

| Reference<br>Designation | Notes | Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure<br>Number<br>(Item) |
|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 2-A3                     |       | Switch, Push Button, moistureproof,<br>push-push action, DPDT Single<br>Break, Red Push Button, Cutler<br>Hammer part No. J313 PB6R,<br>Federal Stock No. S9E 5930-00-<br>903-8064 MIL-S-8805/36A Type<br>MS17975-6                                                                                                                                                                                                                                                                                                                                                           | 3-3                        |
| 2-A4                     |       | Bezel Assembly for use with DIP<br>Solid State Alpha Numeric Dis-<br>plays, to accept multiple plug in<br>DIP displays, wire wrap termi-<br>nations, red filter, Industrial<br>Electronic Engineers Inc. Opto<br>Components Div., IEE type<br>1750-08R                                                                                                                                                                                                                                                                                                                        | 3-4                        |
| 2-A5 thru 2-A10          |       | Solid State visible seven segment<br>display, TI type TIL 308, 0.69 cm<br>(0.27 in) character height, capable<br>of displaying characters 0 through<br>9 with left decimal point, 5 Vdc<br>operation with 250 ma maximum<br>current, integral self-contained<br>latch, decoder and driver circuits,<br>DIP package configuration 0.76 cm<br>(0.3 in) row spacing w/0.25 cm<br>(0.1 in) lead center, 660 nanometer<br>wavelength output, 1200 ncd<br>luminous intensity, TTL compatible,<br>4 line BCD plus Decimal point input,<br>operating temperature range 0°C<br>to 70°C |                            |
| J1                       |       | Time Code in Connector on back<br>panel, Cannon connector SK-24-<br>32SL, 24 pin multicontact<br>connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3-4                        |
| J2                       |       | Time Code out Connector on back<br>panel, Cannon Connector SK-24-<br>31SL, 24 pin multicontact<br>connector                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3-4                        |

. .

| <b>Reference</b><br>Designation | Notes | Name and Description                                                                  | Figure<br>Number<br>(Item) |
|---------------------------------|-------|---------------------------------------------------------------------------------------|----------------------------|
| J3                              |       | Power Connector on Back, Cannon<br>3 prong connector WK-C3-32SL                       | 3-4                        |
| 2-A11                           |       | Fuse holder—Buss NRL Supply No.<br>133218                                             |                            |
| 2-A12                           |       | Fuse, cartridge, 3/8 A slow blow,<br>Type F02B250V3/8AS DSA900-75-<br>M-GH94          |                            |
| 2-A13 and 2-A14                 |       | 0.22 mf 200 Vdc, PUP MPY 2P22 capacitor                                               |                            |
| 2-A15                           |       | Chassis—NRL 184-2A                                                                    | 3-4                        |
| 2-A16                           |       | Power cord—connector, Plug<br>Electrical Type UP 221M NRL<br>Supply #5935-00-931-7490 |                            |
| 2-A17                           |       | Cable connector, mates with J1,<br>Cannon type SK 24-21C3/4                           |                            |
| 2-A18                           |       | Cable connector mates with J2,<br>Cannon type SK 24-22C3/4                            |                            |

# REMOTE DISPLAY UNIT (NRL 184-2) PARTS LIST-(Continued)

### 7-3 Parts Location Index

A parts location index is supplied for the five plug-in boards of the Digital Processing Clock and is found in Chapter 6 with Figures 6-1A, 6-2A, 6-3A, 6-4A, and 6-5A.

### **CHAPTER 8**

### INSTALLATION

The Digital Processing Clock has slides mounted on the side of the chassis for mounting it in a standard 48 cm (19 in) rack. Connectors are supplied to be installed on 21 line cables to go from the Digital Processing Clock's Time Code Out cannon plug (Fig. 2-2) on the clock's back panel to the J1 cannon connector (Fig. 3-4) on the back panel of the first remote display unit and likewise for the cable to go from the J2 cannon connector (Fig. 3-4) on the back panel of the first remote display unit to the JL cannon connector of the second remote display unit and similarly, for the third and fourth remote display units. In wiring the cannon cable connector SK24-22C 3/4 to the end of cable which plugs into the Time Code Out on the back of the Digital Processing Clock, and the cannon cable connector SK24-21C 3/4 to the other end of the cable, which connects to J1 on the back panel of the remote display unit, be certain the same wire goes to pin 1 of each of the connectors and, likewise, for pins 2 through 21. Pin 21 is ground.

Five power cords are supplied for the Digital Processing Clock and four Remote Display units. Plug into 115 Vac, 60 Hz, single phase source. The Digital Processing Clock will come on when plugged in—see Table 2-1 Turn-On Procedure. Table 2-2 Functional Checkout Procedure, and Table 2-3 Setting Procedure. After clock is installed, checked out and set, connect cable that you have put the connectors on, as has been described, between Digital Processing Clock and the Remote Display Unit. Plug the Remote Display Unit into 115 Vac, 60 Hz, single-phase source. Push red button on front to start display.

When making cables for the clock, be certain they are long enough for the clock to be pulled forward out of the rack on its slides.

VIII.

•.:

If it is necessary to remove the top cover of the Digital Processing Clock such as to change Leap Year Switch on top of the DAY, HOUR, MINUTE, SECOND COUNTER Board in January 1077 or change Time of Event (TOE) switches A and B on TOE Board, follow the following procedure. Pull clock forward on slides; remove screws holding top cover on, which are located at the top of the back panel, and slide cover backward to allow access to switches.

Э

## 2137 TIME CODE GENERATOR OPERATION

### GENERAL

Board A7 of the Digital Processing Clock uses the timing information The XR3 unwind Ulafol The NC Code present in the clock to produce the serial 2137 time code and a 200 KHz sine wave signal which are available at the back panel on ENC connectors. The compared ance of XK3 Ulumod Ulafol Code is So The output impedance of both signals is approximately 1 kohm.

The board is organized into three general areas, each of which accomplishes a specific function. The first area covering roughly the right half of the board is the digital section where the pulse width modulated serial digital code is produced. Next to this, covering about the next quarter of the board is the 1 KHz sine wave generator and modulator where the digital code is used to amplitude modulate the 1 KHz sine wave. The final quarter on the left hand side of the board contains the 200 KHz generator and output transformer.

### DETAILED

Shown in Fig. 1 is the block diagram of the digital portion of the circuit which produces the pulse width modulated serial digital code. The numbers on the left side of the drawing (AhH38) indicated the card (Ah) and the pin number (H38) whence this input line receives its signal. The input lines at the top of the diagram, labeled TOB Data Input, are the timing information in hours, minutes, and seconds in BCD format which are to be converted into the serial time code word. The only output from this circuit is the Time Code Output at the right side, which is the serial digital code.

In order to produce the serial time code it is necessary that three distinct signals be generated by this circuit. The first is a 12 ms pulse train, recurring every 40 ms, whose falling edge is on time; the second is a 24 ms pulse train, recurring every 40 ms, whose falling edge is also on time; and the third is a 36 ms pulse train, recurring once a second, whose falling edge is again on time. Figure 2 shows the detailed circuit diagram, which is part of Fig. 1, that generated these signals from the inputsprovided. Note that the bar over the labeled output pulse train means that the signal is inverted. Using these signals and the time of day information fed into the shift registers, the circuit diagram of Fig. 3 (also part of Fig. 1) produces serial digital time code. The 1 PPS tick pulse triggers U2 to

> Copy available to DTKC does no permit fully legible reproduction

generate a 1.2 ms pulse at pin 6 and a negative going pulse at pin 1. This negative going pulse loads the shift register with the parallel time of day information and clears counter U9 while the positive going pulse clears counter U8. At the end of the 1.2 ms pulse one-shot  $U10_{p}$ is triggered which in turn clears flip-flop U9p enabling the clock input of the shift register. Counters US and U9 are enabled to begin counting input pulses of the 12ms/40ms pulse train. At the same time one-shot U10, begins sending clocking pulses every LO ms to the clock input of the shift register. Each clock pulse shifts the data in the shift register one bit to the right and eventually outputs it from pin 9 of U5. When counters U8 and U9, reach a count of 20 a pulse is sent to clock flip-flop U9, to its "1" state, thus inhibiting clocking of the shift register. At this time gate U114, is also inhibited by the counters. The result is that the shift register is clocked precisely 20 times, thus the 20 bits of time of day information have emerged in a serial format from pin 9 of U5. From there it is fed to gete UIL, where it is "ANDed" with the 21ms/10ms pulse . train to produce a 2kms puise every koms if the corresponding bit from the. shift register is a "I" or no pulse at all in the 40ms interval if the corresponding bit from the shift register was a "O". This signal along with 20 pulses from the 12ms/40ms pulse train and one pulse from the inverted 36ms/sec palse train are then combined in the 3-input NAND gate U12, whence the serial digital time code energes et pin 8.

The digital code is then sent to analog switch U16 where it is used to toggle the single-pole double throw switch on and off. Meanwhile a 1 KHz pulse train from AhH51 is fed to U15 where it is filtered to produce a 1 KHz sine wave which is fed to switch U16. The action of U16 causes a modulated 1 KHz sine wave to emerge from pin 5 whose ratio of zero to one level can be controlled over a range from about 2:1 to 6:1 with the pot at the top edge of card. From U16 the signal is fed on to output amplifier U17, whose gain is also adjustable viz at pot on the top edge of the card, and from there to the ENC connector on the back panel of the clock.

The final circuit on the card is the 200 KHz sine wave generator, shown in Fig. 5. The 1 MHz square wave from A1H36 is divided by five in U18 and fed to one-shot U12 which restores its 50% duty cycle. Next the signal is filtered by the 200 KHz tuned circuit consisting of L and C and passed on

> Copy available to DTIC does not permit fully legible reproduction

to the output amplifier Q2, whose gain is adjustable with another pot located along the top edge of the card. From Q2 the signal is passed to emitter follower Q1 which is used to drive the output transformer which steps the voltage up by about 2:1 and sends the signal to the BNC output . connector on the back panel of the clock.

> Copy available to DTIC does not permit fully legible reproduction















