# Superconductor Digital Electronics: Scalability and Energy Efficiency Issues

Sergey K. Tolpygo

Abstract—Superconductor digital electronics using Josephson junctions as ultrafast switches and magnetic-flux encoding of information was proposed over 30 years ago as a sub-terahertz clock frequency alternative to semiconductor electronics based metal-oxide-semiconductor on complementary (CMOS) transistors. Recently, interest in developing superconductor electronics has been renewed due to a search for energy saving solutions in applications related to high-performance computing. The current state of superconductor electronics and fabrication processes are reviewed in order to evaluate whether this electronics is scalable to a very large scale integration (VLSI) required to achieve computation complexities comparable to CMOS processors. A fully planarized process at MIT Lincoln Laboratory, perhaps the most advanced process developed so far for superconductor electronics, is used as an example. The process has nine superconducting layers: eight Nb wiring layers with the minimum feature size of 350 nm, and a thin superconducting layer for making compact high-kineticinductance bias inductors. All circuit layers are fully planarized using chemical mechanical planarization (CMP) of SiO<sub>2</sub> interlayer dielectric. The physical limitations imposed on the circuit density by Josephson junctions, circuit inductors, shunt and bias resistors, etc., are discussed. Energy dissipation in superconducting circuits is also reviewed in order to estimate whether this technology, which requires cryogenic refrigeration, can be energy efficient. Fabrication process development required for increasing the density of superconductor digital circuits by a factor of ten and achieving densities above 10<sup>7</sup> Josephson junctions per cm<sup>2</sup> is described.

*Index Terms*— AQFP, ERSFQ, integrated circuit fabrication, Josephson junctions, kinetic inductors, Nb/AlO<sub>x</sub>/Nb junctions, RQL, RSFQ, superconductor electronics, superconducting integrated circuit.

#### I. INTRODUCTION

MAY 3, 2016 is the 100<sup>th</sup> anniversary of birth of Kirill Borisovich Tolpygo, a prominent theoretical physicist widely recognized for his contributions to condensed matter physics, crystal lattice dynamics, physics of semiconductors and dielectrics, and also biophysics [1]-[5]. Among his many works on application of mathematical and quantummechanical methods to biological systems, a significant part was devoted to developing an understanding of the mechanisms of high energy efficiency of living organisms, in particular the mechanisms of chemical energy conversion into mechanical energy in muscles and muscle contraction. In 1978 Tolpygo proposed a mechanism of muscle contraction that

sergey.tolpygo@ll.mit.edu).

results from a sequential transfer of proton excitation, a proton exciton, along a chain of hydrogen bonds between two biopolymers, an actin-myosin pair [6],[7]. A pulling force is produced due to lowering the excited proton energy and shortening the bond length [8]. The initial excitation is provided by hydrolysis of an adenosine-triphosphate (ATP) molecule. A high energy efficiency of muscle contraction is explained in this model as due to energy recycling - the energy remaining in a hydrogen bond after a microscopic displacement of the polymers is transferred to a neighboring bond along the chain, and so on [9]. The original model was further developed by Tolpygo and his collaborators in a series of work; see [10]-[12] and references therein. It is likely that the idea of nearly complete energy recycling in muscles of living organisms can also be applied to explaining a high energy-efficiency of information processing by a human brain, the most energy-efficient computer created so far.

The energy efficiency of electronics, in particular computers, has become a very important problem due to an exponential growth of energy consumption by computational and internet-related systems: supercomputers, data centers, personal computers, etc., which is expected to reach ~ 15% of the total energy consumption in the world in the very near future. Any increase in energy efficiency of electronic systems, or of any area of human activity, would provide tremendous economic and environmental benefits by reducing global warming, achieving sustainable economic development, and protecting the environment. All these topics were of great interest and importance to K.B. Tolpygo, who lectured and published on them profoundly in the later part of his life.

Conventional digital electronics is based on complementary metal-oxide-semiconductor (CMOS) transistor technology where information is encoded by the voltage state of a field effect transistor (FET). The energy dissipation is caused by charging and discharging of the circuit interconnects and gate capacitors of FETs and the gate current leakage in the "OFF" state of transistors. The charging energy is not recycled. Since the invention of the first integrated circuits in the 1960s, semiconductor digital electronics has demonstrated a nearly exponential growth of the integration scale and circuit complexity. The number of transistors per chip has grown by more than eight orders of magnitude, reaching over  $1.10^9$  (1B) in modern processors and over 20B in field programmable gate arrays (FPGA). At the same time the size of transistors, their gate length, has shrunk from tens of microns down to 14 nm and continues to decrease. Although the gate length has been approaching the physical limits, there is little doubt that semiconductor industry will continue to pack more transistors

Corresponding author: Sergey K. Tolpygo (e-mail:

The author is with Lincoln Laboratory, Massachusetts Institute of Technology, Lexington, MA 02420, USA.

per chip by using three-dimensional (3-D) integration and other approaches for at least another decade. The progress comes at a higher and higher cost, and the main hurdle is energy dissipation. It has reached ~  $100 \text{ W/cm}^2$ , a factor of 10x higher than the heat density of electric hot plates and induction burners, and a factor of 1000x higher than the solar energy density. Energy dissipation limits the clock frequency of processors to ~ 4 GHz and determines the amount of the socalled "dead silicon," transistors which are not powered at any given time in order to prevent the chip temperature from exceeding the thermal limit.

In the area of high performance computing, the main interest is in advancing supercomputers from the current PFLOPs-scale  $(10^{15}$  FLOPS, Floating-Point Operations per Second) to exascale computing, corresponding to  $10^{18}$  FLOPs and beyond [13]. A survey of the top 10 supercomputers [14],[15] gives their power consumption in 2015 at ~ 0.1 GW, with the most powerful supercomputer in 2015, Chinese Tianhe-2 (33.9 PFOLPS), consuming about 17.8 MW for operation and another 6.4 MW for cooling. A linear projection from this performance to a 1 EFLOPS (1000 PFLOPS) supercomputer using the same technology gives about 800 MW consumption, the output of an average utility power plant. Current efforts in energy efficiency improvements of supercomputers target a reduction of this figure to about 20 MW by about 2020 [16].

Superconductor electronics (SCE) utilizing Josephson junctions (JJs) as switching devices was historically considered for applications in high-performance computing mainly due to a potential for much higher clock rates (up to a factor of 50x higher) than those offered by the CMOS technology at that time [17]. Recently, superconductor digital electronics has been re-evaluated as having a potential for energy-efficient computing, and energy consumption budgets and other technology requirements have been formulated [16]. A major research program, Cryogenic Computing Complexity (C3), was started in the US in August 2014 in order to develop the technology and demonstrate a prototype of a complete superconducting computer with 10-GHz target clock frequency [18].

Superconductor digital electronics operates at cryogenic temperatures, typically around 4.2 K, and there is currently no technology to enable operation of complex superconducting circuits at significantly higher temperatures. Therefore, the energy required for cryogenic refrigeration must be included in the energy efficiency calculations, which should include the energy dissipation in the circuits as well as all other sources of the heat load such as input/output data and power cables, thermal radiation, etc. Superconductor electronics is also not self-sufficient. A superconductor electronics such as power supplies, clock generators, output amplifiers, etc. Their energy consumption must also be included in the efficiency calculations.

In order to become competitive with CMOS electronics, superconducting circuits must reach a very large scale of integration (VLSI) that would enable circuit functionalities and complexities required for computing. A result of the author's survey of the Josephson junction count, the simplest measure of circuit complexity, in fully operational superconducting digital circuits, including also JJ-based memory and quantum annealing circuits, fabricated during the last 25 years is shown in Fig. 1.



Fig. 1. The total number of Josephson junctions in fully-operational superconducting integrated circuits reported in journal publications and conference proceedings. The circuits were made by the following fabrication processes: HYPRES 1 kA/cm<sup>2</sup> [19], HYPRES 4.5 kA/cm<sup>2</sup> [20]-[22], NEC-ISTEC 2.5 kA/cm<sup>2</sup> standard process [23]-[24], ISTEC-AIST advanced processes ADP [25]-[26] and ADP2 [27], MIT-LL SFQ4ee process [28]-[30], and D-Wave Systems process for quantum annealing processors [31]-[34]. The VLSI boundary corresponds roughly to  $10^5$  logic gates or ~ $10^6$  JJs. A dashed line shows doubling the number of JJ in circuits every year.

The data represent circuits made in the US and Japan by historically the most successful and currently available fabrication processes for SCE: by HYPRES 1 kA/cm<sup>2</sup> and 4.5 kA/cm<sup>2</sup> processes developed at HYPRES, Inc. [35]-[48]; by NEC-ISTEC 2.5-kA/cm<sup>2</sup> standard process [49]-[64], by ISTEC-AIST 10-kA/cm<sup>2</sup> advanced process (ADP and ADP2) [26],[53],[61],[65]-[74], by the MIT Lincoln Laboratory 10 kA/cm<sup>2</sup> process SFQ4ee [75],[76], and by D-Wave Systems, Inc. [31]-[34]. Since any successful integrated circuit is usually a product of a joint work of circuit design and fabrication teams, Fig. 1 characterizes the state of affairs in both the superconducting circuit design and the circuit fabrication areas achieved during the last 25 years. A solid line in Fig. 1 shows an exponential growth with doubling the number of JJs in circuits every 4.5 years. This exponent is a factor of 3 smaller than in the exponential growth demonstrated by CMOS industry during the same period by doubling the number of transistors every 18 months, often referred to as Moore's law. A dashed line in Fig. 1 shows an exponential growth required for achieving goals of the C3 program, doubling the number of JJs per circuit every year.

At present, superconducting digital circuits have about five orders of magnitude lower integration scale than the typical CMOS circuits. E.g., the largest demonstrated Single Flux Quantum (SFQ) circuits have only about 10<sup>5</sup> Josephson junctions [68],[75],[76] whereas CMOS circuits routinely have over 10<sup>10</sup> transistors. Assuming that all progress in

CMOS industry stops right now and superconductor electronics will be capable of sustaining the pace of doubling the number of JJs every year, it will take more than 16.5 years to catch up with the complexity of current CMOS circuits. Several causes of this gigantic disparity have been cited: insufficient funding; lack of profit-driven investments in SCE; immaturity of the fabrication processes and of integrated circuit design tools, etc. If these were the real causes, the corresponding solutions would be trivial: increase funding; develop circuit design tools; use the modern design and fabrication tools; and improve the fabrication process. In the past there have been a few studies predicting the pace of SCE technology development. For instance, in [77] circuits with  $1M (10^6)$  JJs were envisioned by 2005, with 10M JJs in 2008, and PFLOPS-scale superconducting computing in 2011. But no one can see the future and obviously none of these predictions turned out to be correct.

In the present work we look a little deeper and, after a brief review of the operation principles and fabrication processes, look at the physical limitations of "classical" SCE and critically analyze whether this technology is energy efficient and scalable to the integration levels required for highperformance computing. We also discuss potential approaches for reducing energy dissipation and increasing the integration scale. Superconducting qubits and numerous problems specific to their implementation in integrated circuits for quantum annealing and gate-based quantum computing will not be considered.

### II. FABRICATION AND SCALABILITY OF SFQ CIRCUITS

Superconductor digital electronics utilizes magnetic-flux (fluxoid) quantization in superconducting loops to define and process bits of information. It is often called SFQ electronics. Nonhysteretic Josephson junctions are used as ultrafast switches. There are three main types of SFQ logic developed to date: Rapid Single Flux Quantum (RSFQ) logic/memory family [78],[79] and its two new 'energy-efficient' versions – ERSFQ [80] and eSFQ [81] – differing from RSFQ only by the biasing schemes; Reciprocal Quantum Logic (RQL) [82]; and Quantum Flux Parametron (QFP) logic [83],[84] and its adiabatic (AQFP) implementation [85],[86].

All superconducting digital circuits present a network of Josephson junctions interconnected by superconducting wires (inductors). DC bias currents are distributed using a network of bias resistors and a common voltage rail in RSFQ circuits or a network of bias inductors and JJs in ERSFQ and eSFQ. Multi-phase AC bias and clock signals in RQL and QFP circuits are distributed using a network of passive transmission lines (PTLs) and coupling transformers. The required switching properties of JJs are achieved using on-chip resistive shunting of hysteretic tunnel Josephson junctions. So, making superconducting integrated circuits reduces to making large networks of JJs, inductors, resistors, and transmission lines.

## A. SFQ electronics fabrication processes

In the semiconductor industry the manufacturing processes are classified by the minimum feature size, which is the gate length of the FETs. Historically, the processes in SCE are classified by the critical current density,  $J_c$  of the Josephson junctions, e.g., 10-kA/cm<sup>2</sup> process, which is the material property rather than the feature size characteristic. Although the area, A of the junctions is related to  $J_c$  as  $A = I_c/J_c$ , the connection with the process resolution capability is lost since JJs are not the smallest feature in circuits. Also, the ability to route various data and clock signals and interconnect logic cells grows with increasing the number of wiring layers available. So this number and the minimum wiring feature size are also important characteristics. A review of fabrication processes up to 2004 can be found in [87].

At present, there are three advanced fabrication processes for SCE: at the National Institute of Advanced Industrial Science and Technology (AIST) in Japan; at D-Wave Systems, Inc., using Cypress Semiconductor foundry in Bloomington, Minnesota; and at the MIT Lincoln Laboratory. The AIST process was reviewed in detail in [27],[66]. It has two versions: advanced process (ADP) with 10 Nb layers; and ADP2 with 9 Nb layers. Their main limitation is the use of iline photolithography, which limits the minimum feature size to ~  $0.8 \,\mu\text{m}$ , and the use of 3-inch wafers. The D-Wave process has 6 Nb layers, 0.25-um minimum feature size, and is set on 200-mm wafers. There is no published description of the process, but some information can be found in [31]-[34]. This proprietary process has been used mainly for making quantum annealing processors operating at mK temperatures, which is a very different application than the digital SFQ electronics.

In our recent work [28]-[30], we developed a fabrication process with eight Nb wiring layers and one layer of high-kinetic-inductance material for bias inductors, one layer of Nb/Al-AlO<sub>x</sub>/Nb Josephson junctions, and full planarization, including the layer of Josephson junctions. So the total number of superconducting layers is nine. This process node was termed SFQ5ee, where "ee" denotes that the process is tuned for making energy efficient circuits for IARPA C3 Program [18]. Here we give a brief review of the MIT-LL fabrication process.

The cross-section of the process is shown in Fig. 2. The target parameters of the layers as they appear in the processing and minimum feature sizes (critical dimensions) are given in Table 1. In comparison with the SFQ4ee process described in [28]-[30], a more advanced SFQ5ee node offers the following enhancements:

a) the minimum linewidth and spacing for all metal layers, but M0 and R5, and is reduced to  $0.35 \,\mu\text{m}$  and  $0.5 \,\mu\text{m}$ , respectively;

**b**) the minimum size of etched vias and their metal surround is reduced to 0.5  $\mu$ m and 0.35  $\mu$ m, respectively;

c) the sheet resistance of the resistor layer is increased to  $6 \Omega/\text{sq}$  by utilizing a nonsuperconducting MoN<sub>x</sub> film, offering a choice of either 2  $\Omega/\text{sq}$  or  $6 \Omega/\text{sq}$  planar resistors for JJ shunting and biasing;

**d**) an additional thin superconducting layer with high kinetic inductance is added below the first Nb layer M0 in order to enable compact bias inductors;

e) an additional resistive layer is added between Nb layers M4 and M5 in order to enable interlayer, sandwich-type resistors with resistance values in the m $\Omega$  range for minimizing magnetic flux trapping and releasing unwanted flux from logic cells.

The process consists basically of three main modules: wiring layer module; JJ module; and resistor/kinetic-inductor module. The wiring layer module is shown in Fig. 3.



Fig. 2. Focused-ion-beam-made (FIB) cross-section of a wafer fabricated by the SFQ5ee process [30]. The labels of metal layers and vias are the same as in Table I. The additional layers in SFQ5ee process with respect to the previous process node SFQ4ee are: a high-kinetic-inductance layer under M0 and a layer of m $\Omega$ -range resistors between M4 and M5 layers.

 TABLE I

 CRITICAL DIMENSIONS AND LAYER PARAMETERS OF SFQ5EE PROCESS

 nysic Photolith Material Thick- Critical dimension  $I_c^a$ 

| Physic | Photolith | Material             | Thick-       | Critical dimension |       | $I_{\rm c}^{\rm a}$      |
|--------|-----------|----------------------|--------------|--------------------|-------|--------------------------|
| al     | ography   |                      | ness         | Feature            | Space | or                       |
| layer  | layer     |                      | (nm)         | (nm)               | (nm)  | $R_{\rm s}$ <sup>b</sup> |
| LO     | LO        | MoN <sub>x</sub>     | 40±10        | 2000               | 500   | 0.5                      |
| C0     | C0        | $SiO_2$              | 60±10        | 500                | 500   |                          |
| M0     | M0        | Nb                   | 200±15       | 500                | 500   | 20                       |
| A0     | IO        | $SiO_2$              | $200 \pm 30$ | 500                | 500   | 20                       |
| M1     | M1        | Nb                   | 200±15       | 500                | 500   | 20                       |
| A1     | I1        | $SiO_2$              | $200 \pm 30$ | 500                | 500   | 20                       |
| M2     | M1        | Nb                   | 200±15       | 350                | 500   | 20                       |
| A2     | I2        | $SiO_2$              | $200 \pm 30$ | 500                | 500   | 20                       |
| M3     | M3        | Nb                   | 200±15       | 350                | 500   | 20                       |
| A3     | I3        | $SiO_2$              | $200 \pm 30$ | 500                | 500   | 20                       |
| M4     | M4        | Nb                   | 200±15       | 350                | 500   | 20                       |
| A4     | I4        | $SiO_2$              | $200 \pm 30$ | 800                | 800   | 20                       |
| M5     | M5        | Nb                   | 135±15       | 700                | 700   | 20                       |
| J5     | J5        | AlO <sub>x</sub> /Nb | $170 \pm 15$ | 700                | 1000  | 100 °                    |
| A5a    | 15        | anodic               | $40 \pm 2$   | 700                | 700   |                          |
|        |           | oxide <sup>d</sup>   |              |                    |       |                          |
| A5b    | 15        | $SiO_2$              | $170 \pm 15$ | 700                | 700   | 20                       |
| R5     | R5        | Mo                   | $40 \pm 5$   | 500                | 500   | 2±0.3                    |
| A5c    | C5        | $SiO_2$              | $70\pm5$     | 500                | 500   | 20                       |
| M6     | M6        | Nb                   | $200 \pm 15$ | 350                | 500   | 20                       |
| A6     | I6        | $SiO_2$              | $200 \pm 30$ | 700                | 700   | 20                       |
| M7     | M7        | Nb                   | $200{\pm}15$ | 350                | 500   | 20                       |
| A7     | I7        | $SiO_2$              | $200 \pm 30$ | 1000               | 1000  | n/a                      |
| M8     | M8        | Au/Pt/Ti             | $250 \pm 30$ | 2000               | 2000  | n/a                      |

<sup>a</sup> $I_c$  is the minimum critical current of metal lines or contact holes (vias) of the critical dimensions (CD) in mA,  $R_s$  is the sheet resistance of resistor layer R5 in  $\Omega/sq$ .

<sup>c</sup> Josephson critical current density of Nb/AlO<sub>x</sub>-Al/Nb trilayer in  $\mu$ A/ $\mu$ m<sup>2</sup>.

<sup>d</sup> Mixed anodic oxide (AlNb)O<sub>x</sub> formed by anodization of Al/Nb bilayer of JJ bottom electrode.

 $SiO_2$  was deposited by plasma enhanced chemical vapor deposition (PECVD) at 150 °C.

All wiring layers are processed identically as follows: a) Nb layer  $M_i$  deposition; b) deep-UV photolithography; c) highdensity plasma etching; d) photoresist dry/wet strip. Then metrology steps follow: scanning electron microscopy (SEM) inspection, critical dimension (CD) and thickness measurements. Planarization of the etched metal layer is done by a chemical mechanical planarization (CMP), using the steps shown in Fig. 3: e) deposition of a  $\sim 2.5x$  times thicker  $SiO_2$  over the patterned metal layer; f) polishing  $SiO_2$  to the required level, using a CMP tool Mirra from Applied Materials, Inc. This is followed by the measurements of the remaining dielectric thickness in 49 points on the wafer, using an elipsometer, and redeposition of SiO<sub>2</sub>, if needed, to achieve the target ILD thickness in Table 1. Then, the next photolography is done on the flat surface of SiO<sub>2</sub>, Fig. 3(g), in order to etch contact holes through the dielectric to the layer Mi, steps g)-i) in Fig. 3. Finally, the next wiring layer  $M_{i+1}$  is deposited. This sequence of steps is repeated as many times as the number of wiring layers.



Fig. 3. Processing module of the wiring layers: a) deposition of a wiring layer Mi; b) deep-UV photolithography; c) Nb etching in high-density plasma; d) photoresist dry/wet strip; e) Plasma Enhanced Chemical Vapor Deposition (PECVD) of SiO<sub>2</sub> interlayer dielectric for planarization; f) Chemical Mechanical Planarization (CMP) of the interlayer dielectric (ILD) to the required thickness; g) deep-UV photolithography of the interlayer dielectric layer Ii; h) SiO<sub>2</sub> etching; i) photoresist dry/wet strip and surface cleaning; j) deposition of the next Nb wiring layer Mi+1. This next Nb layer fills in the etched contact holes in the ILD, thus forming superconducting vias between Nb layers. The sequence of steps is repeated as many times as required by the number of wiring layers.

All metal layers used in the process (Nb, Al, Mo) are deposited on 200-mm Si wafers by dc magnetron sputtering using a multi-chamber cluster tool (Endura from Applied Materials, Inc.) with base pressure of  $10^{-8}$  Torr. SiO<sub>2</sub> interlayer dielectric (ILD) is deposited at 150 °C, using a Plasma Enhanced Chemical Vapor Deposition (PECVD) system Sequel from Novellus (Lam Research Corporation). Thickness uniformity of the deposited oxide is  $\sigma = 2\%$ , where  $\sigma$  is standard deviation (normalized to the mean value). Photolithography is done using a Canon FPA-3000 EX4 stepper with 248 nm exposure wavelength, UV5 photoresist, and AR3 bottom antireflection coating. Etching of all metal and dielectric layers is done in a Centura etch cluster (Applied

Materials, Inc.), using  $Cl_2$ /Ar-based chemistry for metals and CHF<sub>3</sub>-based chemistry for dielectrics. Etched vias I0, I1, etc. are filled by Nb of the following metal layer.

Josephson junction fabrication was described in detail in [28] and the JJ module is shown in Fig. 4.



Fig. 4. Josephson junction fabrication module. a) Nb/AlOx-Al/Nb trilayer deposition over the patterned SiO<sub>2</sub> layer. The base electrode of the trilayer fills the etched contact holes, making I4 vias to the bottom Nb layer, M4. b) deep-UV photolithography of the counter electrode to form a junction etch mask; c) junction etching, stopping on AlO<sub>x</sub>/Al layer; d) anodization; e) photoloithography of the base electrode layer; f) etching of the base electrode, forming wiring layer M5; g) deposition of a thick SiO<sub>2</sub> for planarization; h) CMP to the level of the Josephson junctions to expose their top surface.

The Nb/AlO<sub>x</sub>-Al/Nb trilayer process developed in [88] has been the most successful process for making Josephson tunnel junctions and is used in our work. It consists of a Nb baseelectrode deposition (150 nm) followed by in-situ Al deposition (8 nm) and oxidation in pure oxygen at 8 mTorr to achieve the aluminum oxide, AlO<sub>x</sub>, thickness required for  $100 \,\mu\text{A}/\mu\text{m}^2$  Josephson critical current density. A Nb counterelectrode completes the trilayer sandwich. After etching the counter-electrode to define the Josephson junctions, the surface of the tunnel barrier is exposed. To prevent the barrier degradation around the perimeter of the junctions, anodic oxidation is used to form a ~ 50 nm oxide layer on all exposed surfaces, Fig. 4(d). This oxide protects the junctions and allows further processing steps: e) photolithography; and f) etching of the bottom electrode in order to define Nb wiring layer M5 interconnecting the JJs and connecting them to the bottom layers, Fig. 4. Then, the etched structures are planarized to the level of the tops of JJs as shown by steps g) and h).

In order to form resistively-shunted JJs, the following resistor process module is used, Fig. 5. A similar module is used to process the very first layer in the process stack-up, the layer of kinetic inductors, L0, Fig. 1. A resistor layer (Mo or  $MoN_x$ ) is deposited on the planarized surface. After the photolithography, resistors are selectively etched in high-

density plasma, stopping on Nb and SiO<sub>2</sub>. A thin, with ~70 nm thickness, SiO<sub>2</sub> layer is deposited on top to isolate the resistors. Contact holes to the top and bottom electrodes of the junctions and to the resistors are etched. Nb wiring layer M6 is deposited. This M6 layer and layers above it are processed using the wiring module shown in Fig. 3.



Fig. 5. Resistor/kinetic-inductor process module: a) resistor deposition; b) resistor photolithography, high-density plasma etching and photoresist striping; c) SiO<sub>2</sub> layer deposition, 70 nm thickness; d) photolithography and etching of contact holes to JJ and resistor C5, photolithography and etching of contact holes to the base electrode of JJs, M5; e) Nb wiring layer deposition, M6. Nb layer M6 and layers above it are processed using the wiring module in Fig. 3. The resistor minimum length is determined by the minimum spacing *s* between superconducting wires and contact holes surround *sr* shown in (e).

The final process cross section is shown in Fig. 2 and a zoom-in of a cross-section through the junction is shown in Fig. 6. The full 9-superconductor-layer process has more than 400 processing steps.



Fig. 6. FIB-made cross-section of a 1- $\mu$ m Josephson junction. In this particular case, the contact C5 is larger than the junction J5, so the M6 wire overhangs the junction. The opposite situation when C5 is smaller than J5 was shown in Fig. 5. Anodic oxide layer formed on the junction sidewalls and the surface of M5 by anodization is clearly visible.

A perceived simplicity and alleged low cost of the fabrication process were historically cited as one of the main advantages of SFQ electronics [77],[79]. At the time of RSFQ introduction in the US in 1991, the only commercial fabrication process for SCE had only three superconducting niobium layers for interconnecting Josephson junctions, a minimum feature size of  $3.5 \,\mu\text{m}$ , used Nb/AlO<sub>x</sub>/Nb Josephson junctions, and 3-inch wafers [19]. At that time, these process features corresponded to about Intel's process used to make

the semiconductor processors in 1982, and so the process was about 10 years behind, see Table II. The first and very simple RSFQ circuits containing tens of JJs showed great promise and were setting the clock speed records. So, from this starting point, it was tempting to forecast a fantastic growth in future. Since none of the original RSFQ technology proponents was involved with or experienced in integrated circuit technology and manufacturing, it was natural to assign circuit failures to immaturity of the fabrication processes [75] and suggest that their major improvement would be a simple task requiring only very modest investments and second-hand tools from retiring nodes of CMOS manufacturing lines. After 25 years of the SFQ fabrication-technology development, it is clear that these assessments were incorrect. The minimum linewidth of SCE processes has shrunk down to 0.25 µm, the number of superconducting wiring layers has increased from 3 to 9, and the wafer size has increased to 200 mm. So, the features of the currently available SCE processes match and exceed the Intel's process used to manufacture Pentium II processors in 1997, see Table II. However, no SFQ-based computers or digital circuits with complexities comparable to any of the CPUs shown in Table II have emerged.

 TABLE II

 SEMICONDUCTOR PROCESSORS AND FABRICATION PROCESSES

| Processor   | Transis | Min       | No. of | Year   | Chip               |
|-------------|---------|-----------|--------|--------|--------------------|
|             | tor     | linewidth | metal  | intro- | area               |
|             | count   | (µm)      | layers | duced  | (mm <sup>2</sup> ) |
| Intel 80186 | 55k     | 3.0       | 2      | 1982   | 60                 |
| Intel 80286 | 134k    | 1.5       | 2      | 1982   | 49                 |
| Intel 80386 | 275k    | 1.5       | 2      | 1985   | 104                |
| Intel 80486 | 1.2M    | 1.0       | 3      | 1989   | 173                |
| Pentium     | 3.1M    | 0.8       | 3      | 1993   | 294                |
| Pentium Pro | 5.5M    | 0.5       | 4      | 1995   | 307                |
| Pentium II  | 7.5M    | 0.35      | 4      | 1997   | 195                |
| Pentium III | 9.5M    | 0.25      | 5      | 1999   | 128                |
|             |         |           |        |        |                    |

## III. PHYSICAL CONSTRAINTS ON VLSI OF SFQ ELECTRONICS

By comparing the features of the SCE fabrication processes described above with CMOS processes given in Table II, one could expect that superconducting circuits with a similar integration scale, similar number of JJs in a few million range, and of similar functionality should be possible to fabricate if the appropriately designed circuits become available. Below we examine this expectation by accounting for the specifics of SFQ circuits.

#### A. Josephson Junctions

Firstly, we estimate the maximum possible density of unshunted junctions in SFQ circuits. The total area occupied by a circular junction in M5 (base electrode) or M6 (top wiring) planes is

$$A_{\rm J} = \pi (r + sr + s/2)^2 = \pi [(I_{\rm c}/\pi J_{\rm c})^{1/2} + sr + s/2]^2, \qquad (1)$$

where  $J_c$ , r, sr and s are the Josephson critical current density, the junction radius, base electrode and top wire (M6) surround of the junction, and spacing to the next object, respectively. Then, using  $s/2 = sr = 0.25 \ \mu\text{m}$  from Table I, we plotted in Fig. 7 the maximum density of unshunted JJs,  $n_J = k/A_J$  as a function of their critical current  $I_c$ , assuming a 100% area coverage, k = 1. In the range of the critical currents typically used, from 100  $\mu$ A to 300  $\mu$ A,  $n_J$  is from about 15M to 30M JJs per cm<sup>2</sup>. This coverage, of course, is impossible to achieve in a circuit because JJs need to be interconnected to other circuit components. At a more realistic k=0.5,  $n_J$  is comparable to the density of transistors in the processors in Table II, but three orders of magnitude less than the typical density of modern CMOS transistors. This gap cannot be closed even if the junction technology is pushed to the ultimate values:  $J_c$  increased 25 folds to ~ 2.5 mA/ $\mu$ m<sup>2</sup> [92]; *sr* and *s*/2 reduced to 100 nm; and the number of JJ layers increased to two, still giving only  $n_J \sim 5 \cdot 10^8$  JJ/cm<sup>2</sup>.



Fig. 7. The maximum density of Josephson junctions in SFQ circuits as a function of the average  $I_c$  of the SFQ cells. Resistively-shunted and unshunted JJs in the current technology node SFQ5ee ( $J_c = 0.1 \text{ mA}/ \mu\text{m}^2$ ,  $sr = s/2 = 0.25 \mu\text{m}$ ) are shown by the solid lines; self-shunted JJs in a hypothetical technology node with  $J_c = 2.5 \text{ mA}/\mu\text{m}^2$  and  $sr=s/2=0.1 \mu\text{m}$  are shown by the dashed line. A 100% area coverage is assumed, k = 1.

SFQ circuits utilize nonhysteretic junctions. In the existing technology this is achieved by resistive shunting of the tunnel junctions as shown in Fig. 5. The top view of a resistively shunted junction (RSJ) is shown in Fig. 8. The total area of the RSJ includes the junction area  $A_J$ , resistor area, and the area of vias and wires connecting the JJ and the resistor. This area includes also the overlap between wires M5 and M6 and the contact holes and the junction by amount *sr*, a process parameter given in the design rules document. Below we estimate the total RSJ area in order to estimate the maximum circuit density.



Fig. 8. Top view of a resistively-shunted JJ showing JJ counter electrode J5, JJ bottom electrode M5, resistor R5, contact holes C5 and I5, and wiring layer M6 providing connections between the JJ and the resistor. All metal wires M5 and M6 must overlap (surround) the JJ and all contact holes by some amount, *sr* according to the process design rules.

SFQ circuits utilize RSJs with critical damping, i.e., with McCumber-Stewart [89],[90] parameter  $\beta_c = 2\pi I_c R_n^2 C/\Phi_0 \approx 1$ , where  $\Phi_0 \equiv h/2e$  is the flux quantum, *C* is the junction capacitance,  $R_n$  is the damping resistance assumed to be a parallel combination of the junction internal resistance *R* and the shunt resistance  $R_s$ , see inset in Fig. 9. The inductance  $L_s$ 

associated with the superconducting connections to the shunt and of the shunt itself makes damping frequency-dependent, which is usually neglected in SFQ circuit design. The internal resistance is usually approximated by a piecewise function:

$$R = R_{\rm sg} = \gamma R_{\rm N}$$
 for voltages  $V < V_{\rm g}$  (2a)

$$R = R_{\rm N} \text{ at } V \ge V_{\rm g}, \tag{2b}$$

where  $V_g = 2\Delta/e$  is the gap voltage in the symmetrical tunnel junction,  $\Delta$  is the energy gap in the electrodes,  $R_N$  is the normal state tunnel resistance,  $R_{sg}$  is the subgap resistance, and  $\gamma$  is the temperature- and JJ-quality-dependent coefficient,  $\gamma >$ 1. Then, neglecting  $L_s$ , the damping resistance at low voltages  $V < V_g$  is  $R_n = \gamma R_N R_s / (\gamma R_N + R_s)$ .

The typical current-voltage characteristics of JJs in the MIT Lincoln Laboratory process using Nb/Al-AlO<sub>x</sub>/Nb tunnel junctions with Josephson critical current density of 10 kA/cm<sup>2</sup> (100  $\mu$ A/ $\mu$ m<sup>2</sup>) are shown in Fig. 9 for the unshunted junction (curve 4) and junctions of the same size with three different values of the shunt resistor corresponding the characteristic voltage  $V_c \equiv I_c R_n$  of 0.30 mV (curve 1), 0.69 mV (curve 2), and 0.96 mV (curve 3), and to  $\beta_c = 0.2$ , 1, and 2, respectively.



Fig. 9. Current-voltage characteristics of resistively-shunted Josephson junctions in the MIT-LL fabrication process SFQ5ee with  $J_c = 100 \,\mu A/\mu m^2$ . Data for 1.6- $\mu$ m-diameter junctions with three different shunt resistors  $R_s$  are shown: (1)  $R_s = 1.6 \,\Omega$ ; (2)  $R_s = 3.73 \,\Omega$ ; (3)  $R_s = 5.4 \,\Omega$ , corresponding to  $V_c \equiv I_c R_n$  values of 0.30 mV, 0.69 mV, and 0.96 mV, respectively. These values in turn correspond to  $\beta_c = 0.2$ , 1, and 2, respectively. The top *I*-*V* curve (4) is for the unshunted JJ. Inset shows the circuit diagram. The shunt inductance associated with the current path from the JJ along the resistor to the I5 via and back to the JJ along the M5 electrode,  $L_s \sim 1 \, pH$ , is usually neglected. However, it causes an internal  $L_s$ -C resonance with the junction capacitance, corresponding to a step at ~0.5 mV in curve (2).

At the specific capacitance value of 70 fF/ $\mu$ m<sup>2</sup> given in the SFQ5ee process design rules, the characteristic voltage of the junctions at  $\beta_c = 1$  is  $V_c \equiv I_c R_n \approx 686 \ \mu$ V. At  $J_c = 100 \ \mu$ A/ $\mu$ m<sup>2</sup> used in the process,  $R_{sg} >> R_s$ ,  $R_N$ ,  $\gamma \approx 10$  in (2), and its contribution can be neglected in the estimates of the shunt resistor here. Then, the shunting resistor value is simply  $R_s = V_c/(J_cA) = 686/I_c$ , where  $R_s$  is in ohms and  $I_c$  in  $\mu$ A. The area of a resistor  $R_s = R_{sq}I/w$  with the minimum linewidth w and length I depends on the sheet resistance of the material used,  $R_{sq}$  and other process parameters, see [30],

$$A_{\rm R} = w^2 R_{\rm s} / R_{\rm sq} \quad \text{if} \quad R_{\rm s} / R_{\rm sq} \ge (s + 2 \cdot sr) / w \tag{3a}$$

$$A_{\rm R} = (s + 2 \cdot sr)^2 R_{\rm sq} / R_{\rm s}$$
 if  $R_{\rm s} / R_{\rm sq} < (s + 2 \cdot sr) / w$ , (3b)

because the resistor length cannot be made shorter than  $l_{\min} = s + 2 \cdot sr$ , about 1 µm in the current process node. At  $R_{sq} = 2 \Omega/sq$ , the boundary corresponds to  $R_s = 4 \Omega$ . Therefore, all JJs with  $I_c \ge 172 \mu A$  have shunts in the regime (3b). We need to add the area of two C5 and one I5 vias with surround, which is approximately  $3(w + 2 \cdot sr)^2$  in the regime (3a) and  $(w + 2 \cdot sr)^2 + 2(s + 2 \cdot sr)(w + 2 \cdot sr)R_{sq}/R_s$  in the regime (3b), and account for the spacing to the next feature, where w is the minimum size of features, see Table I.

Then the total area of an RSJ becomes:

$$A_{\rm RSJ} = \pi [(I_c/\pi J_c)^{1/2} + sr + s/2]^2 + w(w + s)V_c/(I_c R_{\rm sq}) + 3(w + 2 \cdot sr + s)^2, \qquad (4a)$$

for 
$$I_c < [w/(s+2sr)]V_c/R_{sq} \approx 172 \ \mu\text{A}$$
, and  
 $A_{RSJ} = \pi [(I_c/\pi J_c)^{1/2} + sr + s/2]^2 + (s+2\cdot sr)[s+2\cdot sr + (s+2\cdot sr)I_cR_{sq}/V_c]$   
 $+ (w+2\cdot sr + s)^2 + 2(w+2\cdot sr + s)[s+(s+2\cdot sr)I_cR_{sq}/V_c]$  (4b)

for  $I_c \ge 172 \ \mu A$ .

The maximum possible density of RSJs  $n_{RSJ} = 1/A_{RSJ}$ following from (4) is plotted in Fig. 7, bottom curve. It is significantly lower than the maximum density of unshunted junctions. The maximum density is about 8.3M RSJs per cm<sup>2</sup> and nearly independent of the critical current of JJs in the range from ~ 70  $\mu$ A to ~ 175  $\mu$ A. The RSJ area in this range is  $A_{\rm RSI} \sim 12 \ \mu m^2$ . The maximum density of RSJs in SFQ circuits can be estimated as  $k/A_{RSJ}$  by using in (4) the most frequently encountered, or the average, critical current  $\langle I_c \rangle$  and the area filling factor  $k \sim 0.5$ . Inspection of all RSFQ, ERSFQ, etc. cells in [77]-[81],[91] shows that  $\langle I_c \rangle \approx 175 \ \mu$ A. It is a result of selecting  $I_c \approx 100 \ \mu A$  as the minimum value used in the cells, based on the maximum acceptable bit error rate. Since the junction must be connected to inductors, the RSJ area coverage of 25% to 50% is more realistic, reducing the maximum circuit density to about 2M to 4M RSJs per cm<sup>2</sup>.

#### B. Statistical Variations of Josephson Junctions

As was shown above, the maximum density of RSJs is nearly independent of the choice of  $\langle I_c \rangle$  and sufficient to place a few million of JJs on a 1-cm<sup>2</sup> chip. However, it is important to check if they all can be yielded with critical currents within the required margins. From the circuit design standpoint, statistical variations of JJ critical currents, as well as thermal and quantum noise, induce storage, decision, and timing errors and determine the bit error rate in SFO circuits [93]. From the fabrication process standpoint this is related to the so-called parametric yield - the fabrication yield of devices with parameters lying within a given range  $\pm M$  with respect to the targeted mean value. The SFQ cells are designed to tolerate some relatively large deviations. For instance, all critical currents of the junctions can be changed by about  $\pm 30\%$  if changed uniformly, or any single junction can deviated from the target by the  $\pm 30\%$  if all other JJs are on target, etc. However, random deviations of all junctions and all inductors in the cells cause significant margin shrinkage. The typical bias margins reported for the circuits shown in Fig. 1 are often less than  $\pm 10\%$  especially at high clock frequencies.

The statistics of JJ critical currents fabricated by our planarized process was studied in [28] and can be described as approximately Gaussian with the standard deviation depending strongly on the junction size. This dependence comes from the fluctuations of the junction area caused by photolithography and tunnel barrier transparency fluctuations, both increasing with decreasing the junction diameter. Statistical data in [28] can be converted into the dependence of the standard deviation of  $I_c$  (normalized to the mean value) on the critical current (in  $\mu$ A) as

$$\sigma_I = 0.115 I_c^{1/2} / (I_c - I_0), \tag{5}$$

where the dimensional prefactor is in  $\mu A^{1/2}$  and  $I_0$  is the critical current cut-off – the process resolution characteristic corresponding to the critical current of the smallest resolvable junction. In the SFQ5ee process using 248-nm photolithography, this minimum size is about 250 nm and  $I_0 \approx 5 \ \mu A$ .

The probability that a JJ critical current is within the circuit margins  $\pm M$  is given by the error function  $p = erf(M/\sqrt{2\sigma_I})$ . For an *N*-junction circuit, the probability (yield *Y*) that all JJs are within  $\pm M$  range is  $Y = p^N$ . Then, the fabrication-yield-limited maximum number of JJs in a circuit is

$$N_{\rm max} = \ln(Y_{\rm min}) / \ln[erf(M/\sqrt{2\sigma_I})], \qquad (6)$$

where  $Y_{min}$  is the minimum acceptable circuit yield. This dependence at  $Y_{min} = 50\%$  and 90% is plotted in Fig. 10 for three different values of the circuit margins *M*: 15%, 10% and 5%. Also shown is the maximum number of RSJ which can be placed on a chip with area  $A_{ch}$ 

$$N_{\rm RSJ} = kA_{\rm ch}/A_{\rm RSJ} \tag{7}$$

at fill factor k = 0.5 and  $A_{ch} = 1$  cm<sup>2</sup> and 2 cm<sup>2</sup>.



Fig. 10. The maximum number of Josephson junctions which can be yielded with a required probability (circuit yield) *Y* by the current fabrication process SFQ5ee and with all junctions having the critical current within the circuit margins  $\pm M$ , as given by (6) and (5). Dashed lines and solid lines correspond to Y = 0.5 and Y = 0.9, respectively. Also shown is the maximum number of resistively-shunted JJs  $kA_{ch}/A_{RSJ}$  which can be placed on a chip with 1 cm<sup>2</sup> and 2 cm<sup>2</sup> area at 50% area coverage, k = 0.5, and  $J_c = 100 \mu A/\mu m^2$ .

At critical currents smaller than the point of intersection of (6)

8

and (7) the maximum number of JJs in the operational circuits is determined by the  $I_c$  spreads, acceptable circuit yield, and the circuit margins. At higher critical currents, this number is limited only by the junction area and can be increased by increasing the size of the chip. It can be seen that at  $\langle I_c \rangle \approx$ 175 µA and above, as was chosen in RSFQ originally, the size of the circuit (JJ count) is not limited by the parametric yield of the current process even for poorly designed circuits with  $\pm 5\%$  margins, and the circuit parametric yield above 50% can be reached even on large-area chips ~  $2 \text{ cm}^2$  with about 10M RSJs. However, the current desire for energy efficiency requires reducing  $\langle I_c \rangle$  well below this number, see Sec. IV. Below  $\langle I_c \rangle = 50 \ \mu A$ , a value popular in many RQL and AQFP designs and used in [16] for calculating SCE electronics power budgets, the circuit complexity will be limited by the fabrication process unless circuits with very wide margin can be designed.

It is author's experience, however, that the practical yield of complex circuits is much lower than the parametric yield following from the assumed normality of the parameter distribution used in our estimates here. In practice, the circuit yield is determined by defects and outlier devices, i.e., devices in the far tails of the distribution. The probability of outliers increases with decreasing the junction size. The distribution is often skewed and the tails are usually nongaussian. Often they can be described by the Weilbull statistics with a simple exponential decay. A more detailed description of this subject is beyond the scope of this work and will be presented elsewhere. However, the message of this is that decreasing  $\langle I_c \rangle$  below ~ 75 µA is expected to compromise the circuit yield in the current technology node.

## C. Limitations on Scaling Caused By Bias Currents

RSFQ-based circuits, including ERSFQ and eSFQ, use a parallel dc biasing of JJs from a common voltage rail. The typical bias current is  $0.7I_c$ . The total bias current  $I_{tot}$  grows proportionally to the number of JJs and can be estimated as

$$I_{\rm tot} = 0.7 N_{\rm RSJ} < I_{\rm c} > ,$$
 (8)

where  $N_{RSJ}$  is the number of JJs in the circuit, giving about 122 A per 1M JJs. It is clear that such large currents cannot be supplied to and handled by thin-film superconducting layers at 4 K. Large bias currents also create large stray magnetic fields and cause magnetic flux trapping and circuit margin degradation. The maximum current which has successfully been delivered to the largest operational RSFQ circuit is ~ 3 A [69], with a substantial margin degradation of some of its subcircuits. This total-bias-current limitation caused the saturation in the number of JJs in RSFQ circuits at ~ 12 thousand (12k) JJs, which can be seen in Fig. 1 during a 10-year period from ~ 2004 to 2014. All circuits with JJ count over 20k shown in Fig. 1 used various ac serial-biasing schemes.

RSFQ-based circuits or any circuits with parallel biasing are not scalable beyond about 20k to 30k JJs. To mitigate this problem, serial biasing of RSFQ circuits was proposed a long time ago [94] and demonstrated in relatively simple circuits in [95]-[97]. Serial basing, also known as current recycling, requires breaking a circuit into m isolated islands and recycling the return current from the ground planes of one island to bias in series the next island, thus reducing the total current by a factor of m. The current drawn by each island must be equal, and the input and output currents must not add currents to the serially biased circuits. This is achieved by transferring microwave clock and SFQ data between the islands through transformers using driver-receiver pairs. For an *m*-bit processor, a natural recycling scheme would be between the m individual bits. Since the number of JJs per island should be kept at ~ 10k level in order to keep the total current below 2 A, the number of islands in a 2M-junction circuit becomes >100, requiring lots of inter-island interface circuitry with its own biasing. This complicates design and decreases the circuit density. Presently, there are no readily available and proven solutions for making VLSI SFQ circuits with current recycling, and many technical problems remain to be solved.

RQL and QFP circuits use multiphase ac currents for clock and bias, so the total current only weakly increases with  $N_{RSJ}$ . The technical difficulties with ac biasing lie in the proper distribution of these high-frequency currents along PTLs to each junction and the negative effect on the circuit density caused by the PTLs and coupling transformers.

#### D. Heating of Resistors

Many SFQ circuits use resistors and resistive dividers for distributing dc bias currents and matching RF impedance. These resistors are in direct contact with superconducting wires on M6 layer through C5 vias. Heat dissipated in the resistors increases the local temperature and decreases the critical current of wires and JJs, and in extreme cases can turn them into the normal state. This should be mitigated by a proper sizing of resistors and wires, and proper spacing of high-current-carrying resistors from other circuit elements sensitive to temperature increase.

The amount of heat dissipated in a thin-film resistor with sheet resistance  $R_s$ , width w, and length l per unit time is

$$Q_{\rm diss} = I^2 R_{\rm sq} l/w, \tag{9}$$

where I is the current. In the steady state, this amount of heat power is balanced by the heat conduction through the circuit layers into the substrate and into liquid helium (or a cryocooler) cooling the chip surfaces. The amount of heat that can be removed due to conduction can be estimated as

$$Q_{\rm cond} = A_{\rm R} \Delta T / R_{\rm th}, \tag{10}$$

where  $A_{\rm R} = 2lw$  is the resistor surface area,  $R_{\rm th}$  is the effective thermal resistance, and  $\Delta T$  is the resistor temperature increase. Equating (9) and (10) we get

$$\Delta T = I^2 R_{\rm sq} R_{\rm th} / (2w^2), \tag{11}$$

i.e., the resistor temperature increases inversely with the resistor width squared. There is a maximum temperature increase  $\Delta T_{\text{max}}$  above which Nb wires in contact with the resistor will transition into the normal state at a given current and given bath temperature. This sets the maximum value of the current in the resistor as

$$I_{\rm max} = w [2\Delta T_{\rm max} / (R_{\rm sq} R_{\rm th})]^{1/2}.$$
 (12)

The maximum current one can supply through the resistor without turning the contacting Nb wires into the normal state is inversely proportional to the square root of the sheet resistance. So the desire to increase  $R_{sq}$  in order to minimize the resistor area, see (3a), is at odds with the resistor heat handling capabilities. Since heating of SFQ circuits is highly undesirable, (11) and (12) put strong restrictions on the minimum width of resistors that can be used or the currents they can handle, strongly impacting the integration scale.

The thermal resistance at both interfaces of the resistor is not exactly known. For a metal surface in contact with liquid helium at 4.2 K, the typical thermal resistance  $R_{\rm th}$  is about 1 K µm<sup>2</sup>/µW. Using this value of  $R_{\rm th}$ ,  $R_{\rm s} = 2 \Omega/{\rm sq}$ , and  $\Delta T_{\rm max} = T_{\rm cNb} - 4.2$  K = 5 K we estimated the maximum current per unit width of the resistor as  $I_{\rm max}/w = 2.2$  mA/µm. Simple measurements of *I-V* characteristics of Nb wires in contact with Mo resistors of different width done in this work give  $I_{\rm max}/w = 1.3$  mA/µm. This value translates into the effective thermal resistance of  $R_{\rm th} \approx 3$  K µm<sup>2</sup>/µW (3·10<sup>-6</sup> K m<sup>2</sup>/W) for the circuit resistors buried deep into the multilayered structure with multiple interfaces between Nb and SiO<sub>2</sub> layers (Fig. 1).

Resistor heating makes it almost impossible to achieve very large integration scale in circuits with parallel biasing. For instance, distributing 244 A bias current in a circuit with 2M JJs, considered in Sec. IIC, would require a total width of bias resistors of  $\sim 20$  cm.

## E. Circuit Inductors

Yet another constraint comes from the circuit inductors, since every JJ in an SFQ circuit is connected to an inductor. By inspecting the published RSFQ and RQL cells and circuits, we note that the average superconducting loop with JJs in the designs has a dimensionless parameter  $\beta_L = 2\pi I_c L/\Phi_0 \sim 2$ , where *L* is the inductance. We denote this average value as  $\langle \beta_L \rangle$ . Each inductor occupies area  $A_L = (L/\ell)(w+s)$ , where  $\ell$ , *w* and *s* are the inductance per unit length, inductor linewidth, and spacing between the inductors, respectively. The maximum inductor density grows linearly with the average critical current of SFQ cells as

$$n_L = 2\pi \,\ell < I_c > m_L k / [\Phi_0 \,(w+s) < \beta_L >], \tag{13}$$

where  $m_{\rm L}$  is the number of physical layers of inductors, *k* is the filling factor. In order to minimize cross-talk between inductors, stripline configuration is used predominantly. This requires three superconducting layers: one signal layer and two ground planes. So, a process with eights superconducting layers may have up to three completely independent layers of inductors. The smallest inductor linewidth in our process is 0.35 µm and spacing is 0.5 µm, so w+s = 0.85 µm. At this linewidth, the typical stripline inductance per unit length is  $\ell \approx 0.6$  pH/µm [29]. Since, on average, each RSJ requires an inductor, the maximum circuit density can be estimated by equating  $n_{\rm RSI}$  and  $n_L$ .

The plot of (13) is shown in Fig. 11, along with  $n_{\text{RSJ}}$  and  $n_{\text{J}}$  as a function of the average critical current  $\langle I_c \rangle$ , for a few values of  $\langle \beta_{\text{L}} \rangle$  and  $m_{\text{L}}$ , and k = 0.5. (It should be noted that some fraction of the area is occupied by vias providing

connections between the inductors and the junctions, which may reduce the actual value of k below 0.5.) We can see that circuits with two layers of inductors can reach the maximum of about 3M components (both RSJs and inductors) per 1-cm<sup>2</sup> chip if  $\langle I_c \rangle$  is larger than about 35 µA. Circuits with just one layer of inductors may still reach the same complexity if  $\langle I_c \rangle$ is larger than ~ 75 µA. The latter approach has been taken in designing AC-biased shift registers [75], and circuits with densities over 0.6M RSJs per cm<sup>2</sup> have been demonstrated. Recently these shift registers have been redesigned and fabricated at MIT-LL by the SFQ5ee process. Operational circuits with 1.3M RSJs per cm<sup>2</sup> density and over 65000 RSJs have been demonstrated [99]; see Fig. 12. Testing of shift registers with 144000 RSJs is the work in progress.



Fig. 11. The maximum density of circuit inductors in the SFQ5ee process as a function of the average critical current in SFQ cells  $\langle I_c \rangle$ , assuming the average  $\langle \beta_L \rangle = 2$  and  $m_L = 2$  (curve 1), where  $m_L$  is the number of independent layers of inductors. Also shown are:  $\langle \beta_L \rangle = 3$ ,  $m_L = 2$  (curve 2);  $\langle \beta_L \rangle = 2$ ,  $m_L = 1$  (curve 3); and  $\langle \beta_L \rangle = 3$ ,  $m_L = 1$  (curve 4); the density of shunted and unshunted junctions  $n_{RSJ}$  and  $n_J$ . Inductance per unit length of 0.6 pH/µm [29] was used, and the area fill factor k = 0.5 was assumed.

At  $\langle I_c \rangle$  lower than the intersection point of the  $n_L(I_c)$  and  $n_{RSJ}(I_c)$  dependences, the circuit complexity is limited by the number of inductors and, at higher  $\langle I_c \rangle$ , by the number of junctions. Circuits with  $\langle I_c \rangle$  larger than about 125 µA are not limited by inductors at all, only by the area occupied by RSJs.



Fig. 12. An example of the unit cell (bit) of the AC-biased shift registers [99]. The cell dimensions are 20  $\mu$ m x 15  $\mu$ m, the RSJ density is  $1.3 \cdot 10^6$  RSJs per cm<sup>2</sup>. A 16363-bit fully operational circuit has 65536 RSJs. The minimum linewidth,  $m_L$ , and  $I_c$  used were 0.4  $\mu$ m, 1, and 125  $\mu$ A, respectively.

It is also clear from Fig. 11 that increasing  $m_{\rm L}$  beyond 2 by increasing the number of superconducting layers in the process will not increase the circuit density, because it is limited by the density of RSJs. However, more layers may add more flexibility in routing the clock, bias, and data paths.

It is interesting to note that, if the resistive shunts could be eliminated by using self-shunted JJs with the same  $J_c$  and the similarly tight parameter spreads as the shunted tunnel junctions, the circuit complexities can reach about 10M (JJ/inductors) per 1-cm<sup>2</sup> chip by choosing  $\langle I_c \rangle$  in the range from ~120 µA to 190 µA.

#### IV. ENERGY DISSIPATION AND EFFICIENCY OF SCE

#### A. RSFQ-based and RQL circuits

RSFQ logic was proposed more than 30 years ago as a replacement of Josephson latching logic used by IBM in its early attempt to build a Josephson-junction-based computer in the 1970s - early 1980s. In RSFQ logic/memory the information is encoded by the presence (logic 1) or absence (logic 0) of a single flux quantum  $\Phi_0 \equiv h/2e$  in a logic cell and is transferred between the cells in the form of picosecond-wide SFQ voltage pulses. An SFQ pulse is a voltage pulse generated across a Josephson junction when the phase difference across the junction flips by  $2\pi$  as a result of some external perturbation, e.g., a current pulse. The second Josephson relation [100]  $d\varphi/dt = (2e/\hbar)V$  guarantees that these SFQ pulses have a quantized area equal to a single flux quantum  $\int V(t)dt = \Phi_0 \approx 2.07$  mV·ps or 2.07 pH·mA. The process of SFQ pulse generation can be also viewed as a passage of a flux quantum through the junction. Accordingly, if a junction is embedded into a superconducting loop, such a passage also changes (reduces or increases) the flux through the loop by  $\Phi_0$ . A complete description of SFQ logic was given in [79] and the cell library can be found in [91]. Each cell has separate data inputs and outputs, and clock lines. SFQ pulses encoding data and clock are distributed on two different networks of JTLs and PTLs. In the time domain, logic "1" is encoded by the arrival of a data SFQ pulse (on the data input) between two clock pulses (on the clock input), whereas logic "0" corresponds to no data pulse between the clock pulses.

To provide reliable switching by an SFQ pulse and set the direction of SFQ pulse/flux propagation, almost all JJs in the circuits are current-biased at a value  $I_b \approx 0.7I_c$ , using a network of either bias resistors and a common voltage rail (as in RSFQ) or a network of inductors and current-limiting junctions (as in ERSFQ, eSFQ), or their combinations.

The average dynamic-power dissipation in an SFQ circuit utilizing Josephson junction switching (RSFQ, ERSFQ, eRSFQ, RQL) can be estimated as

$$P_{\rm cold} = \alpha N f_{\rm cl} \langle E_{\rm sw} \rangle, \tag{14}$$

where *N* is the number of Josephson junctions in the circuit,  $f_{cl}$  is the clock frequency,  $\alpha$  is the activity coefficient, the fraction of JJs switching during the clock period,  $\langle E_{sw} \rangle$  is the average energy loss per switching.

It is well known that a resistively capacitively shunted junction (RCSJ) has a potential energy described by a tilted washboard potential: where  $E_J = I_c \Phi_0/(2\pi)$  is the Josephson energy and  $i = I_b/I_c$  is the normalized bias current. When switched by an SFQ pulse, the junction goes from one potential minimum of (15) to another separated by a  $2\pi$  phase difference. The energy difference between the two minima is  $\Delta E = 2\pi i E_J$ . Since the junction is critically damped or overdamped, all of this energy is dissipated in the resistor, and there is no energy left for recycling and increasing the efficiency of the information processing. Hence, the average energy loss per switch is

 $E(\varphi) = E_{\rm I}(1 - \cos\varphi - i\varphi),$ 

$$\langle E_{\rm sw} \rangle = \langle I_{\rm b} \rangle \Phi_0, \tag{16}$$

where  $\langle I_b \rangle$  is the average bias current. This energy should not be confused terminologically with the switching energy – the energy required to flip the junction's phase by  $2\pi$ . The latter equals to the height of the potential barrier between the two adjacent minima of (15) and can be made arbitrarily small by increasing the bias current.

Using the typical value  $\langle I_b \rangle = 0.7 \langle I_c \rangle$ , following from the circuit speed optimization, and assuming a random mix of "ones" and "zeros" ( $\alpha \approx 0.5$ ), the average power loss in an RSFQ-type circuit is

$$P_{\rm cold} = 0.35 N f_{\rm cl} < I_{\rm c} > \Phi_0. \tag{17}$$

The RQL circuits use four-phase ac currents for JJ biasing and circuit clock [82]. A reciprocal pair of SFQ pulses (positive and negative) during the clock period encodes "1" and no pulses encode "0". This encoding increases the energy loss by a factor of two, and for a random mix of "ones" and "zeroes" results in  $\alpha = 1$  in (14). Also, according to [82], the switching of JJs by an ac bias current occurs at a current smaller than  $I_c$ . As a result, the energy dissipation in RQL circuits with random data can be approximated by

$$P_{\rm cold} = (1/3) N f_{\rm cl} < I_c > \Phi_0,$$
 (18)

where  $\langle I_c \rangle$  is the weighted average of the critical current of the junctions [82]. The difference between (18) and the RSFQ-based case (17) is completely negligible.

Inspection of all RSFQ cells in [77]-[79], [91] shows that the average critical current  $\langle I_c \rangle = 0.175$  mA. This gives the average energy loss  $\langle E_{sw} \rangle = 2.5 \cdot 10^{-19}$  J or 0.25 aJ per JJ switching in RSFQ, ERSFQ, and eSFQ circuits. This is a factor of  $6 \cdot 10^3$  times larger energy loss than the Landauer's minimum energy-per-bit requirement for irreversible computing,  $k_BTln2$  [101] at T = 4.2 K;  $k_B$  is the Boltzmann constant. It is important to stress that the minimum critical current used in the SFQ cells is typically a factor of two lower than the average as a wide range of JJs values is used in the cells. However, the minimum critical current sets the maximum acceptable bit error rate [77],[79] and typically is about 0.1 mA. Changing the minimum  $I_c$  value by a factor of m would automatically change the  $\langle I_c \rangle$  and the  $\langle E_{sw} \rangle$  by the same factor.

Another important quantity is the energy loss per a singlebit operation (SBOP). It is different from  $\langle E_{sw} \rangle$  because any logic gate (Boolean) operation requires switching of multiple JJs, so

$$\langle E_{\rm SBOP} \rangle = N_{\rm SBOP} \langle E_{\rm sw} \rangle , \qquad (19)$$

where  $N_{\text{SBOP}}$  is the average number of JJ switches required. This number in RSFQ and RQL cells is about 10. For instance, OR gate has 12 JJs, XOR gate has 9 JJs, AND gate 11 JJs, etc. [77],[79],[91]. Recall that three SFQ pulses (3 switches) are required just to encode "1" and two switches to encode "0". So,  $\langle E_{\text{SBOP}} \approx 10 \langle E_{\text{sw}} \rangle \approx 2.5$  aJ.

In order to compare the energy efficiency of the cryogenic electronics with room-temperature electronics we need to account for the energy loss associated with cryocooling. Removing  $P_{cold}$  from the chip at 4.2 K requires a cryocooler (a heat machine) consuming a much larger power,  $P_{hot}$  at 300 K, given by

$$P_{\rm hot} = P_{\rm cold} / \varepsilon = P_{\rm cold} \left( T_{\rm hot} - T_{\rm cold} \right) / (\eta T_{\rm cold}), \tag{20}$$

where  $\varepsilon = \eta \varepsilon_{id}$  is the energy efficiency of the cryocooler and  $\varepsilon_{id} = T_{cold}/(T_{hot}-T_{cold}) \approx T_{cold}/T_{hot}$  is the efficiency of an ideal thermal machine (Carnot efficiency) and  $\eta < 1$  is a nonideality factor. Depending on the cryocooler size and type, this factor changes from  $\eta \sim 0.02$  for the small-scale (~1.5 W at 4.2 K) pulse-tube coolers to ~ 0.20 for the largest-scale Linde helium liquefiers with ~ 400-kW wall power requirements, see e.g., Table 1 in [16]. The inverse efficiencies of these two types of crycoolers,  $1/\varepsilon_{sm} = 3520$  and  $1/\varepsilon_{l} = 352$ , are used hereafter for all power consumption estimates as the upper and the lower boundaries.

In order to determine which technology is more energy efficient, CMOS or SFQ, we need to compare the power loss in two circuits performing a similar function or a similar amount of information processing. The performance and power loss in the CMOS-based processors can easily be measured, are well known and can be found in [102]. The power dissipation is typically below 140 W. For instance, Intel's quad-core Core i7-4790 Haswell CPU using 22-nm technology node has 88-W power dissipation at  $f_{cl} = 4$  GHz, performance of about 200 GFLOPS, and  $N = 1.4 \cdot 10^9$ transistors [103]. Unfortunately, superconducting processors of comparable complexity do not exist, and the achieved integration scale differs by 5 orders of magnitude. So, to make a comparison, we need to make some assumptions. Below, we provide a few estimates of the upper and lower bounds on the power consumption in VLSI SFQ circuits.

Firstly, we note that the number of JJs in RSFQ and RQL logic gates and memory cells is comparable or even larger than in CMOS logic gates and memory. Secondly, superconducting processor architectures that are being developed use algorithms developed for CMOS computers and emulate their architectures, using adders, multipliers, etc., see, e.g., [47], [63]-[67], [71]-[74], [104]. It is reasonable to assume then that a superconducting processor with N junctions operating at  $f_{cl}$  will be processing about the same amount of information (perform the same logic and memory functions) as a CMOS-based processor with N transistors clocking at the same frequency. Then, using  $f_{cl} = 4 \text{ GHz}$ ,  $N = 1.4 \cdot 10^9 \text{ JJs}$ , and  $\langle E_{sw} \rangle = 2.5 \cdot 10^{-19} \text{ J}$  estimated above for  $\langle I_c \rangle = 0.175 \text{ mA}$ , we get from (17) and (18)  $P_{cold} = 0.71$  W, see Table III. This is a low power compared with about 100 W power consumed by the CMOS chip operating at room temperatures.

However, depending on the cryocooler used, the total power consumption by our hypothetical SFQ circuit is from  $P_{\text{hot}} \approx 250 \text{ W}$  to 2.5 kW, a factor of ~3x to 30x larger than in

the CMOS processor of the same complexity. This, perhaps, is a rather surprising result for many readers. Of course, a fraction of transistors in the CMOS processor is sleeping at any given moment in order to prevent overheating. This was not taken into account in our estimate. The same approach can also be implemented in SFQ electronics.

 TABLE III

 POWER DISSIPATION IN CMOS AND HYPOTHETICAL VLSI SFQ PROCESSORS

| Unit    | f <sub>cl</sub><br>(GHz) | <i>N</i><br>(10 <sup>9</sup> JJs or<br>transistors) | P <sub>cold</sub><br>at<br>4.2 K<br>(W) | $P_{hot}$ (W) lower bound $\eta = 0.2$ | $P_{hot}$ (W) upper bound $\eta = 0.02$ |
|---------|--------------------------|-----------------------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|
| SFQ     | 4                        | 1.4                                                 | 0.71                                    | 250                                    | 2500                                    |
| i7-4790 | 4                        | 1.4                                                 | -                                       | 88                                     | 88                                      |

Because this result may look too pessimistic, we decided to check it by comparing the power requirements per GFLOPs in CMOS and SFQ implementations. The only existing data for operational bit-serial, single-precision (32-bit) floating-point adders (FPA) and floating-point multipliers (FPM) made in RSFQ technology were reported in [69]. They have, respectively, 16830 JJs and 18766 JJs. (For a comparison, a 32-bit adder requires about 3000 transistors.) The measured performance is shown in Table IV along with the data for an i7-4790 Haswell CPU. We used the above cited thermal efficiencies of the cryocooler to get the lower and upper bounds of power consumption and computation efficiency (in GFLOP per joule) at room temperature. Basically, we get the same result as above: RSFQ-based FPA and FMP are 2 to 20 times less efficient than the off-shelf CPU, Table IV. The numbers reported in [69] correspond to the RSFQ circuits using bias resistors with significant static power dissipation. If this dissipation is eliminated by using, e.g., ERSFQ approach, the computation efficiency may improve by a factor of ~10, making the SFQ circuits competitive if implemented in a verylarge-scale system, but still losing in efficiency if used in a small-scale system.

TABLE IV POWER DISSIPATION AND PERFORMANCE OF RSFQ [69] AND CMOS FLOATING-POINT PROCESSORS

| Unit                                                                                  | $f_{cl}$ | Through- | Power | Power                   | Efficiency  |
|---------------------------------------------------------------------------------------|----------|----------|-------|-------------------------|-------------|
|                                                                                       | (GHz)    | put      | at    | dissipation             | at room-T   |
|                                                                                       |          | (GFLOPS) | 4.2 K | at room- $T$            | (GFLOP/J)   |
|                                                                                       |          |          | (mW)  | (W)                     |             |
| FPA                                                                                   | 58       | 2.23     | 4.92  | 1.7 to 17 <sup>a)</sup> | 0.13 to 1.3 |
| FPM                                                                                   | 59       | 2.36     | 5.76  | 2.0 to 20 <sup>a)</sup> | 0.12 to 1.2 |
| i7-4790                                                                               | 4        | 200      | -     | 88                      | 2.27        |
| <sup>a)</sup> Using the inverse efficiencies of 352 $(n - 0.2)$ and 3520 $(n - 0.02)$ |          |          |       |                         |             |

<sup>a)</sup> Using the inverse efficiencies of 352 ( $\eta = 0.2$ ) and 3520 ( $\eta = 0.02$ ).

If the average critical current in SFQ circuits can be reduced by a factor of five, to 35  $\mu$ A, somehow keeping the acceptable bit error rate determined by the smallest junctions in the circuit, the total energy dissipation in complex SFQ circuits with account for refrigeration may become somewhat lower than in their CMOS counterparts. Note, however, that we have not accounted for any power consumption associated with auxiliary electronics, thermal radiation, and heat conduction via cryogenic cables.

A more optimistic estimate of computation efficiency of SFQ processors can be obtained by estimating naively the energy consumption per PFLOP, using the energy per singlebit operation  $\langle E_{\rm SBOP} \rangle$  estimated above. Depending on the circuit architecture, a 32-bit floating-point operation requires about 1500 single-bit operations (for adders) and somewhat more for multipliers. Then, the lower bound on the energy loss per FLOP at 4.2 K is  $E_{\rm FLOP} \approx 2000 \langle E_{\rm SBOP} \rangle \approx 5 \cdot 10^{-15}$  J, or 5 J per PFLOP, giving a computation efficiency of ~ 0.2 PFLOP/J at 4.2 K or from about 57 to 570 GFLOP/J at 300 K. This is from 25 to 250 times better than CMOS, see Table IV. Unfortunately, there are currently no architectural solutions to realize this ultimate computation efficiency because superconductor electronics does not have compact and efficient memory, whereas memory is abundant in semiconductor computers.

So, it follows from the estimates above that cryogenic computational systems based on the SFQ logic versions utilizing JJ switching and emulating CMOS architectures will likely be faster than the CMOS-based but not necessarily more energy efficient. This has a very simple reason - requirements for switching elements used in any computing system are basically the same and independent of the operating temperature. These are requirements of reliability, drivability, and communications: fast switching times ~ 1 ps, immunity to the thermal noise and parameter spreads (low bit error rates), and ability to drive other parts of the system and communicate with them. These requirements set the minimum ratio  $E_{sw}/k_{\rm B}T$ , typically ~  $10^4$ , for the switches used in a computer, where T is its operating temperature. Then, of two computers operating with the same  $E_{sw}/k_BT$  ratio and having similar architectures, the one requiring refrigeration to  $T_{cold}$  may become more energy efficient than a computer operating at  $T_{\rm hot}$  only if the refrigerator is nearly ideal,  $\eta \ge 1-T_{\text{cold}}/T_{\text{hot}}$ , which is not possible at cryogenic temperatures.

#### B. Adiabatic Quantum Flux Parametron (AQFP) circuits

Among the superconducting digital technologies developed to date only AQFP circuits can be truly energy efficient. AQFP is the same QFP invented by E. Goto more than 30 years ago, see [83]-[84] and references therein, but operated in a slow (adiabatic) regime [85],[86]. Instead of using JJ switching to move fluxons, as in RSFQ and RQL, the information in OFP is encoded by a fluxon location in a double-well potential, in the left ("0") or the right ("1") well, and moved by adiabatically varying the shape of the potential, using ac bias currents. The measured energy dissipation at 5 GHz operation is extremely low, ~  $0.1I_c\Phi_0$  per bit [147] and can be further reduced. QFP is very similar in the operation principle to a much older device - parametric quantron [148],[149]. Theoretically, these types of parametric devices can provide for the lowest energy consumption in computations [150].

Because parallel pipelining is very natural for AQFP, processors with higher computational efficiency than ERSFQ, RSFQ, and RQL can be designed [151]. According to estimates in [151], the computational energy efficiency of some algorithms implemented in AQFP could be 7 orders of magnitude higher, with account for refrigeration, than of CMOS circuits.

## C. Summary

A very inquisitive reader may ask why our assessment of energy efficiency of RSFQ and RQL technologies for highperformance computing differs from the one made in [16], which indicated that RQL might be able to meet the efficiency requirement. The difference comes from simple arithmetic. In the simplistic estimate of the power required to compute 1 PFLOPS, see Eq. (1) in [16], the junction activity factor  $\alpha$ was double-counted: the first time implicitly in the estimate of energy per switch in the RQL  $(1/3) < I_c > \Phi_0$ , which already includes  $\alpha = 1/2$ ; and the second time explicitly in the power estimate based on the number of gates per FLOPS. Also, in this estimate, the minimum critical current of JJs of 25 µA was used instead of the weighted average  $\langle I_c \rangle$  entering (16)-(19), which is typically a factor of two larger than the minimum  $I_{c}$ . As a result the power per PFLOPS was probably underestimated by about a factor of four, and the energy efficiency was overestimated by the same amount. The use of the minimum  $I_c$  in energy-consumption estimates is very typical for reviews of SCE; see for example [77], [79], [118]. It implies that a superconducting computer (circuit) can be built from the identical junctions having the minimum critical current and the minimum area. This could suffice for an orderof-magnitude estimate, but it is not a valid assumption.

## V. FUTURE WORK

The choice of the most promising directions of future work strongly depends on the strategic goals one wants to accomplish. In a limited funding environment, setting the priorities and optimizing the strategy should be done thoroughly because "no one can have his cake and eat it too," and diverting time, efforts, and funding toward one area may leave the other one starving, and so on. The author's selection is given below and should not be construed in any form as funding recommendations.

## A. Energy-Efficient Computing

If the primary goal is energy efficiency, then a clear winner among the existing and relatively mature technologies is AQFP, because its energy consumption, including refrigeration can be made a few orders of magnitude lower than in the existing room-temperature technologies. However, the clock speed of truly energy-efficient AQFP circuits is limited to  $\sim$  7 GHz. Due to the use of multiple transformers and ac power, the cell area is currently large and the integration density is low. The limits on the integration scale are the same as for other types of SCE as described in the previous sections. Unfortunately, there is currently no work on AQFP circuits for high-performance computing anywhere except Japan. Interestingly, however, most of the control circuitry in D-Wave quantum annealing processors operating at tens of mK is based on QFPs due to their ultralow power dissipation.

Even higher energy efficiency is promised by reversible (or almost reversible) computing. Ideas of reversible computing with superconducting circuits were discussed in [107]-[110]. Simple circuits, shift registers, with energy-per-bit near the Landauer's thermodynamic limit  $k_{\rm B}T\ln 2$  have already been demonstrated [110]. Larger circuits with richer functionalities need to be developed and fabricated. Unfortunately, the progress in the area of superconducting reversible computing has been slow due to lack of funding.

As was shown above, the energy efficiency of SFQ utilizing junction switching and CMOS processors architectures, i.e., designed by replacing CMOS logic cells by SFQ logic cells, is marginal, and the energy saving may not be sufficient to warrant the effort. Therefore, the obvious way of making SFQ processors more energy efficient is to employ different information processing solutions and architectures that would require significantly fewer JJs than transistors to implement, and would not require external memories. These ideas have been discussed to some extent but require practical development. For instance, V.K. Semenov in [105] argued that RSFO blocks should be implemented in a way that preserves their inherent logic and memory functions, and makes use of the simplicity and record-high speed of SFQ T-flip-flops [106] instead of replicating CMOS logic cells. Interesting to note, the RSFQ technology inventors stated in their original comprehensive review [79] that "a universal von-Neumanntype computer is probably the worst device for implementation using the RSFQ (or any other superfast) technology," and explain why. Somehow this message and the idea that RSFQ blocks with their logic/memory functions are cellular automata or finite-state machines rather than CMOStype logic gates were forgotten in the course of the last 25 years.

Unfortunately, the only idea that is being actively worked on is the most trivial one - reducing the average critical current  $\langle I_c \rangle$  in SFQ cells. This reduction has a clear limit ~ 50 µA, below which the circuit density, bit error rate, and circuit yield will be substantially compromised, and hence cannot be a long-term strategy. On this road, RQL has currently a big advantage because of the serial biasing. For instance, SFQ circuits with the largest JJ count per chip demonstrated so far have been the RQL shift registers [76] made by the MIT-LL SFQ4ee process [28]. It does not mean that RQL is a better technology however, only that its problems are in a different area. RSFQ-based circuits are clearly behind in JJ count due to the parallel biasing and associated problems. Therefore, the prime goals should be in developing serial-biasing (current-recycling) solutions suitable for multimillion-JJ circuits. Without solving this problem, RSFQ-based circuits, in the author's opinion, have no future in high-performance computing or other applications requiring VLSI.

## B. High-Speed Computing

On the other hand, if the primary goal is the computation speed, high clock frequency, and energy dissipation is secondary, then the technology selection and the development priorities are very different. RSFQ is clearly the fastest digital technology developed so far, and capable of reaching ~ 70 GHz clock frequencies in the current technology node and over 100 GHz if the  $J_c$  is increased to 0.5 mA/µm<sup>2</sup> and beyond. Therefore, development of current recycling for VLSI circuits becomes the priority number one. Since resistive

biasing has no place in superconductor VLSI due to heating, ERSFQ becomes a clear winner if its inductive biasing approach can be scaled up to the VLSI. RQL and AQFP circuits will probably lose the speed competition because of the multiphase ac biasing.

Design development priorities in this case are also different. Instead of reducing the critical current  $\langle I_c \rangle$ , it should be increased and optimized for junctions with higher  $J_c$ , increased to ~ 0.5 mA/µm<sup>2</sup> and above, perhaps self-shunted JJs, which will likely have larger parameter spreads at the same sizes as the current tunnel junctions with  $J_c = 100 \mu A/µm^2$ .

As priority number two, I would rate the development of new architectural solutions that do not copy the standard CMOS. It is the author's opinion that SCE electronics cannot win or even be competitive if it mimics CMOS, because of the five orders of magnitude difference in integration scale.

Number three on my list would be the development of fast and compact JJ-based memories that do not use magnetic materials and magnetic tunnel junctions discussed in [111]-[113], a development that may take many years. Josephson random access memories (RAM) have been demonstrated in older process nodes with large features and low RAM densities [23], [114],[115], [152]. They should be improved and implemented in the advanced process nodes using more advanced materials and smaller features.

#### C. VLSI Technology Development

The main advantage of RSFQ-based processors is that they can run much faster (likely 25 times) than the 4 GHz offered by CMOS because energy dissipation on the chip is significantly reduced, see (17)-(18), and moved instead to a much larger cryocooling system at room temperature. So, our hypothetical chip with 1.4B JJs can run at 100 GHz and dissipate only about 18 W at 4.2 K. The typical power that can be removed from the chip without raising its temperature more than 1 K in liquid He is ~  $1 \text{ W/cm}^2$ . So this chip can be cooled if its active area is larger than  $\sim 18 \text{ cm}^2$ . This should be an easy task because a SCE chip with 1.4B RSJs would have an area of 700 cm<sup>2</sup> at the present maximum density of 2M RSJs per cm<sup>2</sup>. A chip of this area is difficult to imagine and would be impossible to manufacture, so a superconducting multichip module (MCM) with about 200 of 2-cm<sup>2</sup> chips could be dreamed of as an equivalent. The required MCM technology with SFO interchip communication data rates exceeding 100 GHz has been demonstrated; see [116],[117] and references therein.

This example demonstrates that the development of VLSI technology for SCE trumps all the priorities mentioned above. Without solving the scalability problem, development of SFQ processors has no merit. Note that fabrication technology development and implementation of new materials and processes are usually much more expensive and time consuming than circuit design because the former requires expensive and sophisticated processing equipment whereas the latter requires only good ideas and engineers with CMOS-based computers. This simple truth was mainly ignored during the last 25 years.

Many ideas of what could be done have been floated around. I briefly review them in order to rate their impact on

increasing the circuit density and feasibility of implementation. To be specific, let us set an increase in the circuit density by a factor of ten, i.e., achieving  $2 \cdot 10^7$  cm<sup>-2</sup> density of JJs and inductors, as the primary near-term goal. (The author simply cannot imagine a 200-chip MCM for our 1.4B-JJ processor, but can imagine a 20-chip MCM.)

## Self-shunted, high-J<sub>c</sub> junctions

Getting rid of resistive shunts would have the largest impact on the circuit density, as is clear from Fig. 7, and would shorten the fabrication process by eliminating the resistor module, Fig. 5. This requires replacing the hysteretic SIS tunnel junctions with nonhysteretic junctions. In this context, we would like to clear up one of the misconceptions in this area, which appeared in [77], [119], [153] and crept into many other publications. It is an incorrect assertion that all tunnel junctions become self-shunted at high  $J_c$ , e.g., ~ 100 kA/cm<sup>2</sup> in the case of Nb-based junctions. This misconception is a result of a simple-minded application of the McCumber-Stewart [89],[90] parameter  $\beta_c = 2\pi I_c R_n^2 C / \Phi_0$ , derived for a linear shunt resistor, to tunnel junctions with nonlinear, voltage-dependent, damping (2). Then, using  $R_N$  as a damping resistance at all voltages, noting that the expression can be rewritten as  $\beta_c = 2\pi (I_c R_N)^2 C_s / (J_c \Phi_0)$ , where  $C_s$  is the junction specific capacitance, and that  $I_c R_N$  is the electrode material property ~  $\Delta/e$ , it may appear that  $\beta_c \leq 1$  can be obtained by mere increasing the  $J_c$ . This is, of course, incorrect because there are not enough electronic states at  $V < V_{g}$  to provide damping  $(R_{sg} \gg R_N)$ , and switching back into V=0 state is hysteretic. Therefore, self-shunting can be induced only by increasing the density of states in the gap or in the barrier allowing for a substantial ohmic conduction (junction "leakage") at  $V < V_{g}$ . This can be achieved by introducing defects in the tunnel barrier, e.g., pin-holes and oxygen vacancies [120]-[124], or by using junction barriers with direct conduction such as normal metals, doped semiconductors, etc. However, high-quality tunnel junctions, e.g., using Nb<sub>2</sub>O<sub>5</sub> and  $AlN_x$  barriers instead of  $AlO_x$ , remain highly hysteretic at  $J_c$ values much larger than 100 kA/cm<sup>2</sup> [125]-[127]. This makes Nb/Al-AlN<sub>x</sub>/Nb tunnel junctions unattractive for VLSI applications requiring self-shunted JJs, although they are perfectly good junctions for SIS detector applications.

Among devices with direct conduction, relatively high values of  $V_c$  required for digital applications have been demonstrated by Nb-based junctions with amorphous Si barriers doped by various impurities creating deep levels near the middle of the band gap, like Nb, W, etc.; see [128] and references therein, [129-[131], and many older works, e.g., [132]-[134]. From the author's point of view, their only advantage is that, at large levels of doping (~10%), selfshunting and nonhysteretic behavior is obtained. The other properties are rather drawbacks. Their  $V_c$ s are inferior to Nb/AlO<sub>x</sub>/Nb junctions at the same  $J_c$ , and the temperature dependence of the critical current is stronger than in SIS junctions. The self-shunting in these devices is likely due to inelastic and resonance tunneling via multiple localized sates, percolation paths, within the barrier [128],[135]. As a result of this unusual conduction mechanism, the I-V characteristics are

15

nonlinear and deviate from the RCSJ model; the devices also have unusually high specific capacitance, which is larger than in *SIS* devices. The circuit clock speeds based on these devices are also reduced by ~ 30% with respect to the same circuits made with *SIS* junctions [130]. It is not clear whether  $\alpha$ -Sidoped devices are reproducible at submicron dimensions required for their implementation in VLSI circuits, because of the percolation-type current transport and possible fluctuations in the number of localized centers and resonant paths. A good uniformity of  $\alpha$ -Si:Nb barriers in voltage standard applications was demonstrated using JJs with areas of hundreds of square micrometers. These data cannot be projected onto submicronscale devices.

Therefore, the most important task is to evaluate the critical current spreads of a-Si-doped JJs with submicron dimensions at critical current densities in the range from 0.1 mA/ $\mu$ m<sup>2</sup> to about 1 mA/ $\mu$ m<sup>2</sup> by using the modern processing tools similar to the one used in [28-[30]. Somehow this has not been done despite these junctions being around for over 35 years. (Sperry Corporation was trying to commercialize superconducting devices and circuits using Nb and NbN junctions with doped  $\alpha$ -Si,  $\alpha$ -Ge, and Si-Ge barriers in the 1980s.) The same comment applies to high-J<sub>c</sub> Nb/AlO<sub>x</sub>-Al/Nb junctions. Their subgap transport is due to multiple Andreev reflections via defects, most likely oxygen vacancies, in the barrier. So they could be viewed as approaching the metal-insulator transition from the opposite side than  $\alpha$ -Si-doped barriers. There has been a claim that, at high- $J_c$ , the transport mechanism in Nb/AlOx-Al/Nb junctions becomes universal [136], so the junction-to-junction variations could be small. However, the experimental basis for this is about 200 high- $J_c$  JJs studied in [92],[137], which is not sufficient to build a VLSI technology on. So, the near-term goals should be the evaluation of junctions with  $J_c = 0.5 \text{ mA}/\mu\text{m}^2$ , five times larger than it is in the SFQ5ee process, in order to measure their parameter spreads and self-shunting.

One of the drawbacks of all compact self-shunted JJs is self-heating. Heating in the RSJs is negligible because the  $E_{sw}$  is dumped into the resistor whose area is much larger than the JJ area. In the self-shunted JJs the same energy dissipates inside the junction and creates nonequilibrium quasiparticles. Energy density and heating increase with increasing  $J_c$ . The maximum clock frequency of these devices may then be determined by the energy relaxation rate in order to prevent memory effects and time jitter associated with the influence of one switching on the next and difference in activity factors in different parts of the circuit.

## Number of junction layers

Increasing the number of independent JJ layers to two is beneficial and may increase the JJ density by a factor of 2x. The work in this direction is currently underway at AIST in Japan. A larger increase would likely have no proportional effect on the density because of the need for interconnecting and through vias reducing the available area.

## Compact inductors

The next in importance is the increase in inductor density  $n_{\rm L}$ . This can be done by decreasing their area, increasing the

inductance per unit length, and increasing the number of layers,  $m_{\rm L}$ . Increasing  $m_{\rm L}$  above two will have little impact because of the vias and cross-talk problems. At small spacing between the inductors ~ 0.25  $\mu$ m, the cross-talk between the inductors on the same layer or between the layers becomes significant. So the inductors must be isolated by the ground planes and vias between them, boxed into a coaxial-type configuration. This reduces the maximum density and defeats the purpose.

Let us take as an example, the average inductor in the cells of the AC-biased shift register in [75],[99] and shown in Fig. 12. Its value is about 6 pH, and in the current process it occupies the area of ~ 8.5  $\mu$ m<sup>2</sup>. A factor of ten increase in  $n_{\rm L}$ means that its area needs to be reduced to  $\sim 0.85 \ \mu\text{m}^2$ . This can be achieved by using a thin layer of a high-kinetic-inductance material like MoN<sub>x</sub> or NbN<sub>x</sub> for signal inductors, similar to our SFQ5ee process for bias inductors [30]. It is well known that the kinetic inductance of thin superconducting films  $L_k =$  $\mu_0 \lambda^2 / t$  is much larger that their geometric inductance if  $\lambda >> t$ and  $\lambda^2/t >> w$ , where  $\lambda$  is magnetic field penetration depth, t and w are the film thickness and width, respectively. The kinetic-inductor layer can be placed in a close proximity to JJs, e.g., between layers J5 and M6 instead of the layer of resistors, R5 in Fig. 2, since with self-shunted JJs resistive shunts will no longer be required. The  $I_c$  of this kinetic inductor should be a factor of 2x larger than  $I_c$  of JJs, or about 0.25 mA. Then, using a typical value of inductance per square of ~ 5 pH/sq, e.g., for a 60-nm-thick MoN<sub>x</sub> film, and the film width of 0.5 µm to guarantee the critical current, the kinetic inductor length will be 0.6 µm and the area, accounting for a 0.25- $\mu$ m line spacing, will be about 0.5  $\mu$ m<sup>2</sup>. Adding vias to the inductor will double the area. A compact via process has been demonstrated [138]. So one layer of kinetic inductors near the self-shunted JJs can increase the circuit density by a factor of ten, and two layers by a factor of  $\sim 20x$ .

The use of kinetic inductors does not help in reducing the area of inductive couplers and transformers in RQL and AQFP circuits, which depend on the geometric mutual inductance. The author has no readily available solutions for increasing the density of RQL and AQFP circuits by a factor of ten, except for reducing the minimum linewidth and spacing of inductors down to  $\sim 100$  nm.

#### JJs as inductors

Nonswitching Josephson junctions can be used as circuit inductors. This idea is very old, but so far has been only implemented in superconducting persistent-current qubits [139]-[140] and their advanced versions [141], and in tunable RF filters [142]. A segment of Josephson transmission line with JJs replacing all inductors would look like the one shown in Fig. 13.

The area saving can only be achieved if a vertical stack of inductor junctions is used. In order to preserve the design of all main SFQ cells, the minimum number of junctions in the stack should be three. Then, a quantizing inductor with a  $2\pi$  total phase shift can be formed using two  $L_J$  units shown in Fig. 13 (top panel). The phase across each JJ in the stack will be  $\sim \pi/3$ , far enough from  $\pi/2$  when the critical current is

reached. We would like to term a switching JJ and three stacked nonswitching inductor-JJs a complementary pair, or a *CLJJ* pair, as shown in Fig. 13. Accordingly, circuits built using this technology can be termed complementary-SFQ circuits or CSFQ circuits.



Fig. 13. A complementary JJ-inductor pair, a *CLJJ* pair, formed by a junction and a vertical stack of three nonswitching JJs,  $L_J$ . The ability to apply bias and signals at the point between the JJ and  $L_J$  is important and shown explicitly in the circuit diagrams in the top panel. Bottom panel: a segment of Josephson transmission line (JTL) using *CLJJ* pairs, i.e., with all inductors replaced by series arrays of nonswitching Josephson junctions  $L_J$ . The switching junctions are J1, J2, etc.,  $I_b$  is the bias current.

Since there is no switching speed requirement for the inductor-junctions in the stack, the  $V_c$  of the junctions can be lower than of the switching JJs. Then, a much simpler technology of *SNS* junctions can be used to form the stack, where *N* is a normal metal compatible with the process, e.g., Al, Mo, Ti, etc. No doped  $\alpha$ -Si or other fancy barriers are required. They could also be used, but are not necessary.

The ability to apply bias and signal at the point between the JJ and  $L_J$  is important and shown explicitly in the circuit diagrams. The fabrication process can be sketched briefly as shown in Fig. 14.



Fig. 14. A process for making complementary  $L_J$ -JJ pairs, *CLJJ* pairs: regular JJs coupled to inductors formed by three stacked nonswitching JJs. After finishing the switching JJ planarization step, see Fig. 4(h), the resistor module in Fig. 5 can be abandoned because we plan to use self-shunted JJs. Then, a wiring layer M6 will be deposited and patterned (b). After M6 planarization by the dielectric CMP, a multilayer Nb-M-Nb-M-Nb will be deposited on the planar surface and patterned to form a vertical stack of three JJs,  $L_J$ , where M is the barrier metal (c). Finally all  $L_J$  stacks will be planarized to their tops, similar to the JJ planarization described in the text. Top wiring will be deposited and patterned to interconnect the JJ-inductors, not shown here.

The typical critical current of nonswitching JJs,  $I_{cL}$  can be estimated from the typical value of  $\beta_L \sim 2$ , using instead of

magnetic inductance *L* the Josephson (kinetic) inductance  $L_J = 3\Phi_0/(2\pi I_{cL})$ , which gives  $I_{cL} = (3/\beta_L)$ , or  $I_{cL} \sim 1.5I_c$ . To satisfy our 10x density increase requirement, the  $L_J$  area should be less than 1 µm<sup>2</sup>, so the critical current density of nonswitching JJs should be larger than 100 µA/µm<sup>2</sup>.

The process shown in Fig. 14 would be relatively easy to implement. However, the drawback of replacing thin-film inductors with JJ-inductors is that a very simple and highly reliable device – a narrow strip of high-kinetic-inductance material – is replaced by much more complex and less reliable devices using a multilayered stack of JJs. The JJs in the stack need to have (nearly) identical critical currents. This is a serious complication of the process and a potential impediment to the process reliability and yield. Moreover, implementation of *CLJJ* pairs does not solve the problem of miniaturization of inductive couplers and transformers in RQL and AQFP circuits.

#### Phase shifters and pi-junctions

The use of phase shifters based on pi-junctions with ferromagnetic barriers has been discussed and demonstrated in [143]-[145]. Despite their useful features and interesting physics, adding pi-junctions would have a negative impact on the circuit density, because the critical current density of pi-junctions is a factor of ~100 lower than in regular 0-junctions and their area accordingly is a 100x times larger. The existing advanced fabrication processes have so many superconducting layers that this function (phase shifting) could be easily realized by using a miniature rings and narrow wires to provide magnetic bias; see, e.g., [146].

#### VI. CONCLUSION

In order to evaluate whether SFQ electronics is scalable to VLSI levels required for achieving computation complexities comparable to CMOS processors, we have reviewed the current state of the fabrication technology for superconducting digital circuits based on single-flux-quantum encoding of information. We have described the limitations imposed on the circuit density by Josephson junctions, circuit inductors, shunt and bias resistors, parameter spreads, etc. We have shown that the currently achievable maximum circuit density of resistively shunted Josephson junctions and inductors is about  $2 \cdot 10^6$  cm<sup>-2</sup>, which is almost four orders of magnitude lower than the density of transistors in modern CMOS circuits. We have described the fabrication-process development required for increasing the density of SFQ digital circuits by a factor of ten, including self-shunted Josephson junctions, kinetic inductors, complementary JJ-inductor pairs (CLJJ) using Josephson inductance of stacked, nonswitching junctions, etc. Energy dissipation in superconducting circuits has been also reviewed in order to estimate whether SFQ electronics, which requires cryogenic refrigeration, can be energy efficient in comparison with CMOS. We estimated that energy dissipation in SFQ circuits based on JJ switching, such as RSFQ, ERSFQ, RQL, and having comparable complexity to the modern CMOS processors will be comparable to that in CMOS processors when refrigeration energy is taken into account. The energy efficiency can be improved if innovative circuit

architectures could be developed, which use much fewer JJs than transistors for the same information processing and have minimum use of external memories. The most energy efficient technology is adiabatic quantum-flux parametron (AQFP), which can run at ~ 7 GHz clock frequency. RSFQ and its "energy efficient" versions remain the fastest digital superconductor technology capable of clock frequencies over 100 GHz, if energy efficiency is not a primary goal. However, it cannot be scaled to VLSI until serial-biasing and currentrecycling VLSI technology are developed. The main scalability problem of SFQ digital electronics stems from its advantages - magnetic flux information encoding and SFO voltage pulse transferring, resulting in large-area SFQ cells. It is clear that confining magnetic flux takes much larger volume and effort than confining charge in the gates of CMOS transistors. As a result, the complexity of SCE digital electronics is expected to remain relatively low unless unforeseen breakthroughs happen. Superconductor electronics has many advantages in applications where the cryogenic environment is mandatory and dictated by the system performance requirements that cannot be met by any other means. For instance: as control electronics and cryogenic data processors for very large arrays of cryogenic sensors; control electronics for analog quantum computing based on superconducting quantum annealers; for gate-based quantum computing with superconducting qubits; and for applicationspecific ultrafast circuits. There is no doubt that (nearly) reversible superconducting circuits, approaching and crossing the thermodynamic limit, will soon be demonstrated as well as many other interesting circuits. However, the impact of SFQ on general-purpose and high-performance electronics computing, in my opinion, will remain low in the foreseeable future because of the insufficient scale of integration.

#### ACKNOWLEDGMENT

I am very grateful to all my colleagues at MIT Lincoln Laboratory who are involved with fabrication process development for superconductor electronics, especially to Vladimir Bolkhovsky and Scott Zarr, to Terry Weir and Alex Wynn for their part in device testing, and to Mark Gouker and Leonard Johnson for the discussions and management of the program. I would like to thank Vasili K. Semenov, Alex F. Kirichenko, Timur Filippov, Quentin Herr, Marc Manheimer, and D. Scott Holmes for useful discussions. My special thanks are to Daniel E. Oates for reading the manuscript and suggesting numerous improvements.

This research is based upon work supported by the Office of the Director of National Intelligence (ODNI), Intelligence Advanced Research Projects Activity (IARPA), via Air Force Contract FA872105C0002. The views and conclusions contained herein are those of the author and should not be interpreted as necessarily representing the official policies or endorsements, either expressed or implied, of the ODNI, IARPA, or the U.S. Government. The U.S. Government is authorized to reproduce and distribute reprints for Governmental purposes notwithstanding any copyright annotation thereon.

#### REFERENCES

- "Kirill Borisovich Tolpygo, K stoletiyu so dnya rozhdeniya," *Fizika Tverdogo Tela*, vol. 58, No. 5, pp. 1036-1037, May 2016. (English translation: "Kirill Borisovich Tolpygo, To a hundredth anniversary of birth," *Solid State Phys.*, vol. )
- [2] V.V. Rumyanysev and K.V. Gumennyk "Towards a history of concepts of light-matter coupling," *J. Photonic Materials and Technol.*, vol. 1, No. 1, pp. 1-9, June 2015
- [3] A.A. Borgardt, "K.B. Tolpygo (1916-1994)," Fizika i tehnika vysokih davleniy, vol. 11, No. 11, pp. 19-21, 2001; "Fizika i tehnika vysokih davleniy, vol. 6, No. 3, pp. 7-10, 1996.
- [4] Ukainskii Fizicheskii Zhurnal, vol. 36, No. 8, pp. 1279-1280, 1991.
- [5] A.A. Galkin, Z.S. Gribnikov, S.I. Pekar, E.I. Rashba, O.V. Snitko, and V.I. Sheka, "Kirill Borisovich Tolpygo, K 60-letiyu so dnya rozjdeniya," *Fizika Tverdogo Tela*, vol. 10, No. 6, 1976.
- [6] K.B. Tolpygo, "Possible role of hydrogen-bonds in conformation changes of biopolymers and carrying out their macroscopic displacements," *Studia Biophysica*, vol. 69, No. 1, pp. 35-51, 1978.
- [7] K.B. Tolpygo, "Possible role of hydrogen-bonds in the mechanism of muscle contraction," *Biofizika*, vol. 27, No. 1, pp. 95-98, 1982.
- [8] V.A. Telezhkin, K.B. Tolpygo, and S.K. Tolpygo, "Pulling force of a hydrogen bond at different levels of its excitation," Ukrainskii Fizicheskii Zhurnal, vol. 24, pp. 1679-1688, 1979.
- [9] S.V. Bespalova, V.A. Telezhkin, K.B. Tolpygo, and S.K. Tolpygo, "The resonance energy transfer between hydrogen-bonds and the problem of high-efficiency of living organism muscles," *Ukrainskii Fizicheskii Zhurnal*, vol. 25, No. 11, pp. 1858-1866, 1980.
- [10] K.B. Tolpygo, "Spreading of excitations and changes in atomic vibrations in poly-guanine-cytosine due to hydrogen bond excitation," J. *Molecular Structure*, vol. 299, pp. 185-190, 1993.
- [11] S.V. Bespalova and K.B. Tolpygo, "Transfer of excitation energy by the hydrogen-bond chain," *J. Molecular Structure*, vol. 291, pp. 245-254, 1991.
- [12] S.V. Bespalova and K.B. Tolpygo, "On the problem of joint motion of interacting quantum and classical systems in the process of excitation transfer in a quantum subsystem," *J. Math. Chem.*, vol.18, No.2-4, pp. 179-195, 1995.
- [13] R.F. Service, "What it'll take to go to exascale," *Science*, vol. 335, No. 6067, pp. 394-396, Jan. 2012.
- [14] Top500. [Online]. Available: www.top500.org
- [15] The Green500 List. [Online]. Available: www.green500.org
- [16] D.S. Holmes, A.L. Ripple, and M.A. Manheimer, "Energy-efficient superconducting computing – power budgets and requirements," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, Jun. 2013, Art. ID 1701610.
- [17] F. Bedard, N. Welker, G.R. Gotter, M.A. Escavage, and J.T. Pinkston, "Superconducting technology assessment," National Security Agency Office Corp. Assessments, Fort Meade, MD, USA 2005. [Online]. Available: http://www.dtic.mil/dtic/tr/fulltext/u2/a464659.pdf.
- [18] M.A. Manheimer, "Cryogenic computing complexity program: Phase I introduction," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, Jun. 2015, Art. ID 1301704.
- [19] L.S. Yu, C.J. Berry, R.E. Drake et al., "An all-niobium eight level process for small and medium scale integration," *IEEE Trans. Mag.*, vol. 23, pp. 1476-1479, Mar. 1987.
- [20] D. Yohannes, S. Sarwana, S.K. Tolpygo et al., "Characterization of HYPRES' 4.5 kA/cm<sup>2</sup> and 8 kA/cm<sup>2</sup> Nb/AlO<sub>4</sub>/Nb fabrication processes," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 90-93, June 2005.
- [21] D. Yohannes, A. Kirichenko, S. Sarwana, and S.K. Tolpygo, "Parametric testing of HYPRES superconducting integrated circuit fabrication processes," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 181-186, June 2007.
- [22] S.K. Tolpygo, D. Yohannes, R.T. Hunt et al., "20 kA/cm<sup>2</sup> process development for superconducting integrated circuits with 80 GHz clock frequency," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 946-951, June 2007.
- [23] S. Nagasawa, Y. Hashimota, H. Numata et al., "A 380 ps, 9.5 mV Josephson 4-Kbit RAM operated at a high bit yield," *IEEE Trans. Appl. Supercond.*, vol. 5, No. 2, pp. 2447-2452, June 1995.
- [24] H. Numata and S. Tahara, "Fabrication technology for Nb integrated circuits," *IEICE Trans. Electron.*, vol. E84-C, pp. 2-8, Jan. 2001.

- [25] S. Nagasawa, K. Hinode, T. Satoh et al., "Development of advanced Nb process for SFQ circuits," *Physica C*, vol. 412-414, pp. 1429-1436, June 2004.
- [26] S. Nagasawa, T. Satoh, K. Honode at al., "New Nb multilayer fabrication process for large-scale SFQ circuits," *Physica C*, vol. 469, pp. 1578-1584, 2009.
- [27] S. Nagasawa, K. Hinode, T. Satoh, et al., "Nb 9-layer fabrication process for superconducting large-scale SFQ circuits and its process evaluation," *IEICE Trans. Electron.*, vol. E97-C, No. 3, pp. 132-140, Mar. 2014.
- [28] S.K. Tolpygo, V. Bolkhovsky, T.J. Weir et al., "Fabrication process and properties of fully-planarized deep-submicron Nb/Al-AlO<sub>x</sub>/Nb Josephson junctions for VLSI circuits," *IEEE Trans. Appl. Supercond.*, vol. 25, No.3, June 2015, Art. ID 1101312.
- [29] S.K. Tolpygo, V. Bolkhovsky, T.J. Weir et al., "Inductance of circuit structures for MIT LL superconductor electronics fabrication process with 8 niobium layers," *IEEE Trans. Appl. Supercond.*, vol. 25, No.3, June 2015, Art. ID 1100905.
- [30] S.K. Tolpygo, V. Bolkhovsky, T.J. Weir et al., "Advanced fabrication processes for superconducting very large scale integrated circuits," *IEEE Trans. Appl. Supercond.*, vol. 26, No. 3, 2016, DOI: 10.1109/TASC.2016.2519388
- [31] M.W. Johnson, P. Bunyk, F. Maibaum et al., "A scalable control system for a superconducting adiabatic quantum optimization processor," *Supercond. Sci. Technol.*, vol. 23, No. 6, 2010, Art. ID 065004.
- [32] R. Harris, J. Johnson, A.J. Berkley et al., Experimental demonstration of a robust and scalable flux quit," *Phys. Rev. B*, vol. 81, Apr. 2010, Art.ID 134510.
- [33] P.I. Bunyk, M.W. Johnson, E. Hoskinson, et al., "Architectural considerations in the design of a superconducting quantum annealing processor," *IEEE Trans. Appl. Supercond.*, vol. 24, No. 4, Aug. 2014, Art. ID 1700110.
- [34] T. Lanting, A.J. Przybysz, A.Yu. Smirnov et al., "Entanglement in a quantum annealing processor," *Phys. Rev. X*, vol. 4, May 2014, Art. ID 021041.
- [35] O.A. Mukhanov, "Rapid single flux quantum (RSFQ) shift register family," *IEEE Trans. Appl. Supercond.*, vol. 3, No.1, pp. 2578-2581, Mar. 1993.
- [36] O.A. Mukhanov, "RSFQ1024-bit shift register for acquisition memory," *IEEE Trans. Appl. Supercond.*, vol. 3, No. 4, pp. 3102-3113, 1993.
- [37] O.A. Mukhanov and A.F. Kirichenko, "Implementation of a FFT radix 2 butterfly using serial RSFQ multiplier-adders," *IEEE Trans. Appl. Supercond.*, vol. 5, No. 2, pp. 2461-2464, June 1995.
- [38] S.V. Rylov and R.P. Robertazzi, "Superconducting high-resolution A/D converter based on phase modulation and multichannel timing arbitration," *IEEE Trans. Appl. Supercond.*, vol. 5, No. 2, pp. 2260-2263, June 1995.
- [39] A.F. Kirichenko, V.K. Semenov, Y.K. Kwong, and V. Nadakumar, IEEE Trans. Appl. Supercond., vol. 5, No. 2, pp. 2857-2860, June 1995.
- [40] S.B. Kaplan, A.F. Kirichenko, O.A. Mukhanov, and S. Sarwana, "A prescaler circuit for a superconductive time-to-digital converter," *IEEE Trans. Appl. Supercond.*, vol. 11, No. 1, pp. 513-516, Mar. 2001.
- [41] O.A. Mukhanov, V.K. Semenov, W. Li, et al., "A superconductor highresolution ADC," *IEEE Trans. Appl. Supercond.*, vol. 11, No. 1, pp. 601-606, Mar. 2001.
- [42] A. Kirichenko, S. Sarwana, D. Gupta, I. Rochwarger, and O. Mukhanov, "Multi-channel time digitizing systems," *IEEE Trans. Appl. Supercond.*, vol. 13, No. 2, pp. 454-458, June 2003.
- [43] D. Gupta, T.V. Filippov, A.F. Kirichenko, et al., "Digital channelizing radio frequency receiver," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 430-437, June 2007.
- [44] I.V. Vernik, D.E. Kirichenko, T.V. Filippov et al., "Superconducting high-resolution low-pass analog-to-digital converters," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 442-445, June 2007.
- [45] A. Sahu, T.V. Filippov, and D. Gupta, "Components for superconductor digital-rf predistorter," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 585-589, June 2009.
- [46] A. Inamdar, S. Rylov, A. Talalaevskii, et al., "Progress in design of improved high dynamic range analog-to-digital converters," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 670-675, June 2009.
- [47] T.V. Filippov, M. Dorojevets, A. Sahu, et al., "8-bit asynchronous wavepipelined RSFQ arithmetic-logic unit," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 847-851, June 2011.
- [48] A.F. Kirichenko, I.V. Vernik, J.A. Vivalda et al., "ERSFQ 8-bit parallel adders as a process benchmark," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, June 2015, Art. ID 1300505.

- [49] S. Nagasawa, Y. Hashimoto, H. Numata, and S. Tahara, "A 380 ps, 9.5 mW Josephson 4-Kbit RAM operated at a high bit yield," *IEEE Trans. Appl. Supercond.*, vol. 5, No. 2, pp. 2447-2452, June 1995.
- [50] M. Ito, K. Kawasaki, N. Yoshikawa et al., "20 GHz operation of bitsereail hadshaking system using asynchronous SFQ logic circuits," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 255-258, June 2005.
- [51] T. Yamada, M. Yoshida, T. Hanai et al., "Quantitative evaluation of the single-flux-quantum cross/bar switch," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 324-327, June 2005.
- [52] Y. Hashimoto, S. Yorozu, Y. Kameda et al., "Implementation of a 4x4 switch with passive interconnects," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 356-359, June 2005.
- [53] M. Tanaka, T. Kondo, N. Nakajima et al., "Demonstration of a singleflux-quantum microprocessor using passive transmission lines," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 400-404, June 2005.
- [54] Y. Kameda, S. Yorozu, Y Hashimoto et al., "Single-flux-quantum (SFQ) circuit design and test of crossbar switch," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 423-426, June 2005.
- [55] K. Fujiwara, N. Nakajima, T. Nishigai et al., "Error rate test of largescale SFQ digital circuit systems," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 427-430, June 2005.
- [56] K. Saitoh and F. Furuta, "A study for an improved design of front-end circuit of superconducting analog-to-digital converter," *IEEE Trans. Appl. Supercond.*, vol. 15, No. 2, pp. 445-448, June 2005.
- [57] Y. Yamanashi, M. Tanaka, A. Akimoto et al., Design and implementation of a pipelined bit-serial SFQ microprocessor, CORE1β," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 474-477, June 2007.
- [58] H. Park, Y. Yamanashi, K. Taketomi et al., Design and implementation and on-chip high-speed test of SFQ half-precision floating-point adders," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 634-639, June 2009.
- [59] H. Hara, K. Obata, H. Park et al., "Design, implementation and on-chip high-speed test of SFQ half-precision floating-point multiplier," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 657-660, June 2009.
- [60] I. Kataeva, H. Akaike, A. Fujimaki et al., "An operand routing network for an SFQ reconfigurable data-paths processor," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 665-669, June 2009.
- [61] I. Kataeva, H. Akaike, A. Fujimaki et al., "Clock line considerations for an SFQ large scale reconfigurable data paths processor," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 809-813, June 2009.
- [62] F. Miyaoka, T. Kainuma, Y. Shimamura et al., "High-speed test of a Radix-2 butterfly processing element for fast Fourier transforms using SFQ circuits," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 823-826, June 2011.
- [63] T. Kainuma, Y. Shimamura, F. Miyaoka et al., "Design and implementation of component circuits of an SFQ half-precision floatingpoint adder using 10-kA/cm<sup>2</sup> Nb Process," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 827-830, June 2011.
- [64] R. Nakamoto, S. Sakuraba, T. Sato et al., 4-bit SFQ multiplier based on Booth encoder," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 852-855, June 2011.
- [65] M. Dorojevets, C.L. Ayala, N. Yoshikawa, A. Fujimaki, "16-bit wavepipelined sparse-tree RSFQ adder," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2013, Art. ID 1700605.
- [66] M. Dorojevets, A.K. Kasperek, N. Yoshikawa, and A. Fujimaki, "20-GHz 8x8-bit parallel carry-save pipelined RSFQ multiplier," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2013, Art. ID 1300104.
- [67] M. Dorojevets, C.L. Ayala, N. Yoshikawa, and A. Fujimaki, "8-bit asynchronous sparse-tree superconductor RSFQ arithmetic-logic unit with a rich set of operations," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2013, Art. ID 1700104.
- [68] M. Hidaka, S. Nagasawa, K. Hinode, T. Satoh, "Device yield in Nbnine-layer circuit fabrication process," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2013, Art. ID 1100906.
- [69] X. Peng, Q. Xu, T. Kato et al., "High-speed demonstration of bit-serial floating-point adders and multipliers using Single-Flux-Quantum circuits," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, June 2015, Art. ID 1301106.
- [70] Y. Sakashita, Y. Yamanashi, and N. Yoshikawa, "High-speed operation of an SFQ butterfly processing circuit for FFT processors using the 10 kA/cm<sup>2</sup> Nb process," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, June 2015, Art. ID 1301205.
- [71] X. Peng, Y. Shimamura, Y. Yamanashi et al., "Design and high-speed demonstration of SFQ bit-serial floating-point multipliers using 10 kA/cm<sup>2</sup> Nb process," *Extended Abstracts 14<sup>th</sup> Intern. Conf.*

Supercond. Electron. ISEC'2013, pp. 35-37, Cambridge, MA, July 7-11, 2013.

- [72] T. Kato, Y. Yamanashi, N. Yoshikawa et al., "60-GHz demonstration of an SFQ half-precision bit-serial floating-point adder using 10 kA/cm<sup>2</sup> Nb process," *Extended Abstracts 14<sup>th</sup> Intern. Conf. Supercond. Electron. ISEC*'2013, pp. 56-58, Cambridge, MA, July 7-11, 2013.
- [73] A. Akitomo, Y. Yamanashi, and N. Yoshikawa, "High-speed measurement of serially biased large-scale SFQ circuits," *Extended Abstracts 14<sup>th</sup> Intern. Conf. Supercond. Electron. ISEC*'2013, pp. 102-104, Cambridge, MA, July 7-11, 2013.
- [74] X. Peng, Y. Yasuhiro, Y. Yamanashi et al, "Design and high-speed demonstration of SFQ bit-serial floating-point multipliers using 10 kA/cm<sup>2</sup> Nb process," *Extended Abstracts 14<sup>th</sup> Intern. Conf. Supercond. Electron. ISEC'2013*, pp. 35-37, Cambridge, MA, July 7-11, 2013.
- [75] V.K. Semenov, Y.A. Polyakov, and S.K. Tolpygo, "New AC-powered SFQ digital circuits," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, June 2015, Art. ID 1301507.
- [76] Q.P. Herr, J. Osborne, M.J.A. Stoutimore, *et al.* "Reproducible operation margins of a 72800-device digital superconducting chip," *Supercond. Sci. Technol.*, vol. 28, Oct. 2015, Art. ID 124003.
- [77] P. Bunyk, K. Likharev, and D. Zinoviev, "RSFQ technology: physics and devices," *Int. J. High Speed Electron. Syst.*, vol. 11, No. 1, pp. 257-303, 2001.
- [78] K.K. Likharev, O.A. Mukhanov, and V.K. Semenov, "Ultimate performance of RSFQ logic circuits," *IEEE Trans. Magnetics*, vol. 23, pp. 759-762, Mar. 1987.
- [79] K.K. Likharev and V.K. Semenov, "RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems," *IEEE Trans. Appl. Supercond.*, vol. 1, No. 1, pp. 3-28, Mar. 1991.
- [80] D.F. Kirichenko, S. Sarwana, and A.F. Kirichenko, "Zero static power dissipation biasing of RSFQ circuits," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 776–779, June 2011.
- [81] M.H. Volkmann, A. Sahu, C.J. Fourie, and O.A. Mukhanov, "Implementation of energy efficient single flux quantum digital circuits with sub-aJ/bit operation," *Supercond. Sci. Technol.*, vol. 26, No. 1, 2013, Art. ID 015002.
- [82] Q.P. Herr, A.Y. Herr, O.T. Oberg, and A.G. Ioannidis, "Ultra-low-power superconducting logic," J. Appl. Phys., vol. 109, 2011, Art. ID 103903.
- [83] M. Hosoya, W. Hioe, J. Casas, "Quantum flux parametron: a single quantum flux device for Josephson supercomputer," *IEEE Trans. Appl. Supercond.*, vol. 1, No. 2, pp. 77–89, June 1991.
- [84] Y. Harada, H. Nakane, N. Miyamoto et al., "Basic operation of quantum flux parametron," *IEEE Trans. Magn.*, vol. MAG-23, No. 5, pp. 3801-3807, Sep. 1987.
- [85] N. Takeuchi, D. Ozawa, Y. Tamanashi, and N. Yoshikawa, "An adiabatic quantum flux parametron as an ultra-low-power logic device," *Supercond. Sci. Technol.*, vol. 26, No. 3, Mar. 2013, Art. ID 035010.
- [86] K. Inoue, N. Takeuchi, K. Ehara et al., "Simulation and experimental demonstration of logic circuits using an ultra-low-power adiabatic quantum-flux-parametron," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2013, Art. ID 1301105.
- [87] L.A. Abelson and G.L. Kerber, "Superconductor integrated circuit fabrication technology," *Proc. IEEE*, vol. 92, no. 10, pp. 1517-1533, Oct. 2004.
- [88] M. Gurvitch, M.A. Washingoton, and H.A. Huggins, "High-quality refractory Josephson tunnel junctions utilizing thin aluminum layers," *Appl. Phys. Lett.*, vol. 42, pp. 472-474, Mar. 1983.
- [89] D.E. McCumber, "Effect of ac impedance on dc voltage-current characteristics of superconductor weak-link junctions," J. Appl. Phys., vol. 39, No. 7, pp. 3113-3118, June 1968.
- [90] W.C. Stewart, "Current-voltage characteristics of Josephson junctions," vol. 12, No. 8, pp. 277-280, Apr. 1968.
- [91] RSFQ @ SUNY Stony Brook. [Online.] Available: http://www.physics.sunysb.edu/Physics/RSFQ/index.html
- [92] V. Patel and J.E. Lukens, "Self-shunted Nb/AlO<sub>x</sub>/Nb Josephson junctions," *IEEE Trans. Appl. Supercond.*, vol. 9, No. 2, pp. 3247–3250, June 1999.
- [93] A.V. Rylyakov and K.K. Likharev, "Pulse jitter and timing errors in RSFQ circuits," *IEEE Trans. Appl. Supercond.*, vol. 9, No. 2, pp. 3539– 3544, June 1999.
- [94] V. K. Semenov and M. A. Voronova, "DC voltage multipliers: A novel application of synchronization in Josephson junction arrays," *IEEE Trans. Magn.*, vol. 23, pp. 1476–79, March 1987.

- [95] V. Semenov and Y. Polyakov, "Circuit improvements for a voltage multiplier," *IEEE Trans. Appl. Supercond.*, vol. 11, No. 1, pp. 550–553, March 2001.
- [96] J.H. Kang and S.B. Kaplan, Current recycling and SFQ signal transfer in large scale RSFQ circuits," *IEEE Trans. Appl. Supercond.*, vol. 13, No. 2, pp. 547-550, June 2003.
- [97] T.V. Filippov, A. Sahu, S. Sarwana, D. Gupta, and V.K. Semenov, "Serially biased components for digital-RF receiver," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 580-584, June 2009.
- [98] M. Igarashi, Y. Yamanashi, N. Yoshikawa at al., "SFQ pulse transfer circuits using inductive coupling for current recycling," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 649-652, June 2009.
- [99] V.K. Semenov, Y.A. Polyakov, S.K. Tolpygo, "AC-biased shift registers as fabrication process benchmark circuits and flux trapping diagnostic tool," Submitted to ASC 2016, unpublished.
- [100]B.D. Josephson, "Possible new effects in superconductive tunneling," *Phys. Lett.*, vol. 1, No. 7, pp. 251-253, Jul. 1962.
- [101]R. Landauer, "Irreversibility and heat generation in the computing process," *IMB J. Res. Dev.*, vol. 5, No. 3, pp. 183-191, Jul. 1961.
- [102] List of CPU power dissipation figures, [Online.] Available: https://en.wikipedia.org/wiki/List of CPU power dissipation figures

[103] Transistor count, [Online.] Available: https://en.wikipedia.org/wiki/Transistor\_count

- [104] M. Dorojevets, Z. Chen, C.L. Ayala, and A.K. Kasperek, "Towards 32bit energy-efficient superconductor RQL processor: the cell-level design and analysis of key processing and on-chip storage units," *IEEE Trans. Appl. Supercond.*, vol. 25, No. 3, June 2015, Art. ID 1300408.
- [105] V.K. Semenov, "Magic cells and circuits: new convergence of memory and logic functions in superconductor devices," *IEEE Trans. Appl. Supercond.*, vol. 23, No. 3, June 2011, Art. ID 1700908.
- [106] W. Chen, A.V. Rylyakov, V. Patel, J.E. Lukens, and K.K. Likharev, "Superconducting digital frequency dividers operating up to 750 GHz," *Appl. Phys. Lett.*, vol. 73, pp. 2817-2819, Nov. 1998.
- [107] V.K. Semenov, G.V. Danilov, and D.V. Averin, "Negative-inductance SQUID as the basic element of reversible Josephson-junction circuits," *IEEE Trans. Appl. Supercond.*, vol. 13, No. 2, pp. 938-943, June 2003.
- [108] V.K. Semenov, G.V. Danilov, and D.V. Averin, "Classical and quantum operation modes of reversible Josephson-junction logic circuits," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 455-461, June 2007.
- [109]J. Ren, V.K. Semenov, Y.A. Polyakov, et al., "Progress towards reversible computing with nSQUID arrays," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 961-967, June 2009.
- [110] J. Ren and V.K. Semenov, "Progress with physically and logically reversible superconducting digital circuits," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 780-786, June 2011.
- [111]K. Senapati, M.G. Blamire, and Z.H. Barber, "Spin-filter Josephson junctions," Nat. Mater., vol. 10, No. 11, pp. 849-852, Sep. 2011.
- [112] V. Ryazanov, V.V. Bol'ginov, D.S. Sobanin et al., "Magnetic Josephson junction technology for digital and memory applications," Phys. Proc., vol. 36, pp. 35-41, 2012.
- [113]T.A. Larkin, V.V. Bolginov, V.S. Stolyarov et al., "Ferromagnetic switching device with high characteristic voltage," *Appl. Phys. Lett.*, vol. 100, No. 22, May 2012, Art. ID 226601
- [114]S. Nagasawa, K. Hinode, T. Satoh, Y. Kitagawa, and M. Hidaka, "Design of all-dc-powered high-speed single flux quantum random access memory based on a pipeline structure for memory cell arrays," *Supercond. Sci. Technol.* vol. 19, pp. S325–S330, 2006.
- [115] S. Nagasawa, T. Satoh, Y. Kitagawa, and M. Hidaka, "Yield evaluation of 10-kA/cm<sup>2</sup> Nb multi-layer fabrication process using conventional superconducting RAMs," *IEEE Trans. Appl. Supercond.*, vol. 17, No. 2, pp. 177-180, June 2007.
- [116] S.K. Tolpygo, D. Tolpygo, R.T. Hunt et al., "Wafer bumping process and inter-chip connections for ultra-high data transfer rates in multi-chip modules with superconductor integrated circuits," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 598-602, June 2009.
- [117] S. Narayana, V.K. Semenov, Y.A. Polyakov at al., "Design and testing of high-speed interconnects for superconducting multi-chip modules," *Supercond. Sci. Technol.*, vol. 25, 105012 (10 pp), Aug. 2012.
- [118]O. Mukhanov, "Energy-efficient single flux quantum technology," IEEE Trans. Appl. Supercond., vol. 21, No. 3, pp. 760-769, June 2011.
- [119]D.K. Brock et al., "Retargeting RSFQ cells to a submicron fabrication process," *IEEE Trans. Appl. Supercond.*, vol. 13, No. 2, pp. 369-372, Mar. 2001.
- [120] R.E. Miller, W.H. Mallison, A.W. Kleinsasser, K.A. Delin, and E.M. Macedo, "Niobium trilayer Josephson tunnel junctions with ultra-

high critical current densities," Appl. Phys. Lett., vol. 63, pp. 1423-1425, 1993.

- [121] A.W. Kleinsasser, R.E. Miller, W.H. Mallison, and G.B. Arnold, "Observation of multiple Andreev reflections in superconducting tunnel junctions," *Phys. Rev. Lett.*, vol. 72, pp. 1738-1741, Mar. 1994.
- [122] A.W. Kleinsasser, "High performance Nb Josephson devices for petaflops computing," *IEEE Trans. Appl. Supercond.*, vol. 11, No. 1, pp. 1043-1049, Mar. 2001.
- [123]S.K. Tolpygo, D.J.C. Amparo, R.T. Hunt, J.A. Vivalda, and D.T. Yohannes, "Subgap leakage in Nb/Al-AlOx/Nb Josephson junctions and run-to-run reproducibility: Effects of oxidation chamber and film stress," *IEEE Trans. Appl. Supercond.*, vol. 23, p. 1100305, June 2013.
- [124]S.K. Tolpygo and D. Amparo, "Electric stress effect on Josephson tunneling through ultrathin AlO<sub>x</sub> barrier in Nb/Al/AlO<sub>x</sub>/Nb junctions," J. Appl. Phys., vol. 104, 063904, 2008; doi: 10.1063/1.2977725.
- [125] A.W. Kleinsasser and R.A. Burhman, "High quality submicron tunnel junctions with reactive ion beam oxidation," *Appl. Phys. Lett.*, vol. 37, pp.841-843, Nov. 1980.
- [126] A.W. Kleinsasser, W.H. Mallison, and R.E. Miller, "Nb/AlN/Nb Josephson junctions with high critical current density," *IEEE Trans. Appl. Supercond.*, vol. 5, No. 2, pp. 2318-2321, Mar. 1995.
- [127] G.L. Kerber, A.W. Kleinsasser, and B. Bumble, "Fabrication of submicrometer high current density Nb/Al-AlN<sub>x</sub>/Nb junctions," *IEEE Trans. Appl. Supercond.*, vol. 19, No. 3, pp. 159-166, June 2009.
- [128] A.L. Gudkov, M.Yu. Kupriyanov, and A.N. Samus, "Properties of planar Nb/α-Si/Nb Josephson junctions with various degrees of doping of the α-Si layer," *J. Exp. Theor. Phys.*, vol. 114, No. 5, pp. 818-829, 2012.
- [129] D. Olaya, B. Baek, P. Dresselhaus, and S. Benz, "High-speed Nb/Nb-Si/Nb Josephson junctions for superconductive digital electronics," *IEEE Trans. Appl. Supercond.*, vol. 18, No. 4, pp. 1797-1800, 2008.
- [130] D. Olaya, P. Dresselhaus, S. Benz et al., "Digital circuits using selfshunted Nb/Nb<sub>x</sub>Si<sub>1-x</sub>/Nb Josephson junctions," *Appl. Phys. Lett.*, vol. 96, p. 213510, 2010.
- [131] P. Dresselhaus, M. Elsbury, D. Olaya et al., "10 volt programmable Josephson voltage standard circuits using NbSi-barrier junctions," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 693-696, June 2011.
- [132] H. Kroger, C.N. Potter, D.W. Jillie, "Niobium Josephson junctions with doped amorphous silicon barriers," *IEEE Trans. Mag.*, vol. 15, No. 1, pp. 488-489, Jan. 1979.
- [133] D. Jillie, L.N. Smith, H. Kroger, and L.W. Currier, "All-refractory Josephson logic circuits," *IEEE J. Sol. State Circuits*, vol. 18, No. 2, pp. 173-180, Apr. 1983.
- [134] H. Kroger, M.C.C. Austin, L.M. Smith et al., "Hydrogenated amorphous silicon barrier for niobium-niobium Josephson junctions," *IEEE Trans. Mag.*, vol. 21, No. 2, pp. 870-873, Mar. 1985.
- [135] I.A. Devyatov and M.Yu. Kuprianov, "Resonant tunneling and longrange proximity effect," *JETP Lett.*, vol. 59, No. 3, pp. 200-205, Feb. 1994.
- [136] Y. Naveh, V. Patel, D.V. Averin et al., "Universal distribution of transparencies in highly conductive Nb/AlO<sub>x</sub>/Nb junctions," *Phys. Rev. Lett.*, vol. 85, p.5404, 2000.
- [137] V. Patel "Current transport properties of Nb/AlOx/Nb Josephson junctions with high barrier transparencies," PhD Thesis, State University of New York at Stony Brook, NY, May 2001.
- [138] S.K. Tolpygo, V. Bolkhovsky, T. Weir, L. Johnson, W.D. Oliver, and M.A. Gouker, "Deep sub-micron stud-via technology of superconductor VLSI circuits," *Supercond. Sci. Technol.*, vol. 27, 025016, Jan. 2014. doi:10.1088/0953-2048/27/2/025016
- [139] J.E. Mooij, T.P. Orlando, L. Levitov et al., "Josephson persistentcurrent qubit," *Science*, vol. 285, pp. 1036-1039, Aug. 1999.
- [140] T.P. Orlando, J.E. Mooij, L. Tian et al., "Superconducting persistentcurrent qubit," *Phys. Rev. B*, vol. 60, p. 15398, Dec. 1999.
- [141]M. Manucharyan, J. Koch, L. Glazman, and M. Devoret, "Fluxonium: single Cooper-pair circuit free of charge offsets," *Science*, vol. 326, pp. 113-116, 2009.
- [142] V. Kaplunenko and G. Fisher, "Josephson junction array as a variable inductor in RF circuits and tunable filters," *Supercond. Sci. Technol.*, vol. 17, pp.S145-S149, 2004.
- [143] A. Ustinov and V. Kaplunenko, "Rapid single flux quantum logic using pi-shifters," J. Appl. Phys., vol. 94, No. 8, pp. 5405-5407, 2003.
- [144] A. Feofanov, V. Oboznov, V. Bol'ginov et al., "Implementation of superconductor/ferromagnet/superconductor pi-shifter in

superconducting digital and quantum circuits," *Nature Phys.*, vol. 6, pp. 593-597, 2010.

- [145] M. Khabibov, D. Balashov, F. Maibaum et al., A single-flux-quantum circuits with a ferromagnet-based Josephson pi-junction," *Supercond. Sci. Technol.*, vol. 23, p. 045032, 2010.
- [146] O. Wetzstein, T. Ortlepp, R. Stolz et al., "Comparison of RSFQ logic cells with and without phase shifting elements by means of BER measurements," *IEEE Trans. Appl. Supercond.*, vol. 21, No. 3, pp. 814-817, June 2011.
- [147] N. Takeuchi, Y. Yamanashi, and N. Yoshikawa, "Measurements of 10 zJ energy dissipation of adiabatic quantum-flux-parametron logic using a superconducting resonator," *Appl. Phys. Lett.*, vol. 102, pp. 052602-1 – 052602-3, Feb. 2013.
- [148] K.K. Likharev, "Dynamics of some single flux quantum devices: I. Parametric quantron," *IEEE Trans. Magn.*, vol. 13, No. 1, pp. 242-244, Jan. 1977.
- [149] K.K. Likharev, S.V. Rylov, and V.K. Semenov, "Reversible conveyer computation in array of parametric quantrons," *IEEE Trans. Magn.*, vol. 21, No. 2, pp. 947-950, Mar. 1985.
- [150] K.K. Likharev, "Classical and quantum limitations on energy consumption in computation," *Int. J. Theor. Phys.* vol. 21, pp. 311-326, 1982.
- [151]Q. Xu, Y. Yamanashi, and N. Yoshikawa, "Design of an extremely energy-efficient hardware algorithm using adiabatic superconductor logic," *Extended Abstracts of 15<sup>th</sup> International Superconductive Electronics Conference, ISEC*'2015, DS-P21, Nagoya, Japan, 2015.
- [152] H. Namata, S. Nagasawa, and S. Tahara, "A vortex transitional memory cell for 1-Mbit/cm<sup>2</sup> density Josephson RAMs," *IEEE Trans. Appl. Supercond.*, vol. 7, No. 2, pp. 2282-2287, June 1997.
- [153] A.M. Kadin, C.A. Manchini, M.J. Feldman, and D.K. Brock, "Can RSFQ logic circuits be scaled to deep submicron junctions?" *IEEE Trans. Appl. Supercond.*, vol. 11, No. 1, pp. 1050-1055, Mar. 2001.