# UNCLASSIFIED

# Defense Technical Information Center Compilation Part Notice

# ADP013354

TITLE: Sub 0.1 Micrometer Asymmetric Gamma-Gate PHEMT Process Using Electron Beam Lithography

DISTRIBUTION: Approved for public release, distribution unlimited

This paper is part of the following report:

TITLE: Materials Research Society Symposium Proceedings; Volume 720. Materials Issues for Tunable RF and Microwave Devices III Held in San Francisco, California on April 2-3, 2002

To order the complete compilation report, use: ADA410712

The component part is provided here to allow users access to individually authored sections of proceedings, annals, symposia, etc. However, the component should be considered within the context of the overall compilation report and not as a stand-alone technical report.

The following component part numbers comprise the compilation report: ADP013342 thru ADP013370

# UNCLASSIFIED

#### H3.11

### Sub 0.1 μm Asymmetric Γ-gate PHEMT Process Using Electron Beam Lithography

W. S. Sul, D. H. Shin and J. K. Rhee
Millimeter-wave INnovation Technology Research Center (MINT)
Dongguk University, Seoul, Korea
Tel: +82-2-2260-3335, Fax: +82-2-2277-4796, E-mail: jkrhee@dongguk.edu

### ABSTRACT

In this paper, we have studied on the fabrication of GaAs-based pseudomorphic high electron mobility transistors (PHEMT's) for the purpose of millimeter-wave applications.

To fabricate the high performance GaAs-based PHEMT's, we have developed unit processes, such as 0.1  $\mu$ m  $\Gamma$ -gate lithography, silicon nitride passivation, and air-bridge process to achieve high performance of device characteristics. The DC characteristics of the fabricated PHEMT was measured at a unit gate width of 70  $\mu$ m and 2 gate fingers, and showed a good pinch-off property (V<sub>P</sub> = -1 V) and a drain-source saturation current density (I<sub>dss</sub>) of 373.53 mA/mm. Maximum extrinsic transconductance (g<sub>m</sub>) was 522.4 mS/mm at V<sub>gs</sub> = -0.3 V, V<sub>ds</sub> = 1.5 V, and I<sub>ds</sub> = 0.5 I<sub>dss</sub>.

The RF measurements were performed in the frequency range of  $1.0 \sim 50$  GHz. For this measurement, the drain and gate voltage were 1.5 V and -0.3 V, respectively. At 50 GHz, 9.2 dB of maximum stable gain (MSG) and 4.2 dB of S<sub>21</sub> gain were obtained, respectively. A current gain cut-off frequency ( $f_T$ ) of 113 GHz and a maximum frequency of oscillation ( $f_{max}$ ) of 180 GHz were achieved from the fabricated PHEMT with a 0.1 µm gate length.

#### INTRODUCTION

Millimeter-wave resources, of which frequency is greater than 30 GHz, have been used for the military applications, such as radars, electronic warfares, guided missiles and measurements of the nuclear radioactivity. However, the role of millimeter-wave resource in commercial business is recently emphasized because a great demand emerges in commercial applications in the high-speed broadband wireless communications [1]. The rapid improvement in device performance for millimeter-wave applications can be attributed to progress in both the epitaxy of heterostructures and processing technology. Therefore, much effort is being made aggressively on the technology development for the millimeter-wave modules and systems. Recently, new material-based HEMT's, such as InAlAs/InGaAs/InP HEMT's, show the highest cut-off frequency and the lowest microwave noise of all three terminal semiconductor devices [2-4].

For this reason, it is widely believed that they are one of the promising devices for millimeterwave low-noise applications, and however, are still under research stage because of the high production cost, the technology immaturity and low breakdown voltage. Therefore, conventional GaAs-based PHEMT's are still one of the key active devices for millimeter-wave circuits, and modules [5]. In this paper, we report the DC and RF characteristics of the fabricated PHEMT using the asymmetric  $\Gamma$ -shaped gate structures with a 0.1 µm gate-length.

## FABRICATION TECHNOLOGY

The PHEMT epitaxial structure was grown by molecular beam epitaxy (MBE) on a semiinsulating GaAs substrate and consists of the following layers: a 1  $\mu$ m undoped GaAs buffer, a 120 Å undoped In<sub>0.2</sub>Ga<sub>0.8</sub>As channel, a 40 Å undoped Al<sub>0.25</sub>Ga<sub>0.75</sub>As spacer layer, delta doping plane ( 5 × 10<sup>12</sup> cm<sup>-2</sup>), a 250 Å undoped Al<sub>0.25</sub>Ga<sub>0.75</sub>As Schottky contact layer, a 300 Å n-type doped GaAs cap ( 5 × 10<sup>18</sup> cm<sup>-3</sup>). A schematic cross-section view of the PHEMT's structure is given in Fig. 1.



Fig.1 Schematic cross-sectional view of the PHEMT's.

The epitaxial layers showed a 2 dimensional electron carrier density of  $2.1 \times 10^{12}$  cm<sup>2</sup> and Hall mobility of 6670 cm<sup>2</sup>/V-s at the room temperature. The PHEMT's were designed to have the off-set gate structures, which normally exhibit the high transconductance and the low gate-source resistance. The relation between the intrinsic transconductance(g<sub>m</sub>) and the measurable transconductance(g<sub>m</sub>') of the PHEMT's is given by equation 1. Therefore, it is expected that an enhanced g<sub>m</sub>' can be achieved at a low gate-source resistance of the  $\Gamma$ -shaped gate.

The gate-source resistance can reduce by minimizing the source-gate spacing [6].

$$g_m' = \frac{g_m}{1 + R_{gs} g_m} \tag{1}$$

As shown in Fig. 1, the  $\Gamma$ -shaped gate structures were employed to obtain a sufficient space-margin between the source and the gate-heads. For this purpose, the design parameters of 0.1 µm gate length, 2.0 µm source-drain spacing, 0.7 µm gate-head length, and 0.75 µm sourcegate spacing were adopted, respectively, for the transistor structure. The PHEMT's were fabricated 3500 Å mesa for electric isolation using the etchants of H<sub>2</sub>SO<sub>4</sub>/H<sub>2</sub>O<sub>2</sub>/H<sub>2</sub>O (1 : 8 : 160) and AuGe/Ni/Au (1150/280/1600 Å) ohmic metallization with a specific contact resistance of around  $1 \sim 2 \times 10^{-7} \Omega$  cm. Ohmic alloy was performed by the two-step rapid thermal annealing at 300 and 350 °C for 10 and 20 seconds, respectively. 0.1 μm offset Γ-gate patterning was done by electron beam lithography using a Leica Microsystems Ltd Electron Beam Pattern Generator (EBPG-4HR system) operating at an acceleration voltage of 50kV, a beam size of 50 nm and a beam current of 1 nA. Resist profiles with an overhang structure for metal liftoff and 0.1  $\mu$ m offset  $\Gamma$ -gate with electron beam resists of a tri-layer structure consisting of PMMA 4%+MCB/ P(MMA-MAA) / PMMA 4% (1000/6000/2000 Å). Selective etching is an important step in processing GaAs/AlGaAs structures because the etched depth is limited within a few hundred angstroms and critically affects the threshold voltage of devices. The gate recess profiles were controlled by a two-step wet-etching method using the 50 % citric acid solution  $/H_2O_2/H_2O$ (1:3:1). Fig. 2 shows the surface quality on the etched samples by using an AFM and SEM.

In our AFM results, the surface etched by the selective etchant of 50 % citric acid solution  $/H_2O_2/H_2O$  (1 : 3 : 1) solution is smoother than that by another volume ratio etchants.



Fig. 2 SEM and AFM images taken from the surfaces etched by a solution of 50 % citric acid solution/ $H_2O_2/H_2O$  (1 : 3 : 1).

After Ti/Au (500/4500 Å) gate metallization, the devices were fully passivated by 800 Å  $Si_3N_4$  deposited at the RF plasma enhanced CVD (PECVD) system. A SEM micrograph of 0.1 µm offset  $\Gamma$ -gate after lift-off and passivating with a  $Si_3N_4$  film is shown in Fig. 3.



Fig.3 SEM micrograph showing 0.1  $\mu$ m offset  $\Gamma$ -gate after lift off and passivating with a Si<sub>3</sub>N<sub>4</sub>. film.

As shown in Fig. 4, air-bridge metals of the Ti/Au (200/15000 Å) were then formed after patterning the dielectric and photo-resist to interconnect the isolated electrodes [7]. Fig. 5 shows the micrograph of the fabricated PHEMT's of 70  $\mu$ m unit gate width and 2 fingers.



**Fig.4** SEM micrograph of the air-bridge interconnections.



Fig.5 Plan view SEM micrograph the fabricated 70  $\mu$ m × 2 PHEMT's.

## **RESULTS AND DISCUSSION**

The DC and RF characteristics of the fabricated PHEMT's were measured by a HP 4156A DC parameter analyzer and a HP 8510C network analyzer. The DC characteristics of the offset PHEMT's with  $L_{gd} = 1.15 \mu m$  and  $L_{gs} = 0.75 \mu m$  are shown in Fig. 6, 7. The current-voltage characteristics of the 70  $\mu m$  unit gate width with 2 gate fingers are given in Fig. 6. From this measurement results, we obtained a pinch-off property (V<sub>P</sub> = -1 V) and a drain-source saturation

current ( $I_{dss}$ ) of 52.3 mA. The maximum drain current density that is defined as the saturation current density measured at a gate-to-source voltage ( $V_{gs}$ ) of 0V is 373.53 mA/mm.

The maximum extrinsic transconductance (g m') is 522.4 mS/mm at  $V_{ds} = 1.5$  V and  $V_{gs} = -0.3$ V, as shown in Fig. 7.





Fig. 6  $I_{ds}$  Vs.  $V_{ds}$  characteristics of PHEMT's.

Fig. 7 Transconductance characteristics of PHEMT's.

The RF measurements were performed in a frequency range of  $1.0 \sim 50$  GHz. For this RF measurement, the drain and gate voltages of 1.5 V and -0.3 V were used, respectively.

At 50 GHz, a maximum stable gain (MSG) of 9.2 dB and a  $S_{21}$  gain 4.2 dB were obtained. A current gain cut-off frequency ( $f_T$ ) of 113 GHz and a maximum frequency ( $f_{max}$ ) 180 GHz were achieved from the fabricated PHEMT's of 0.1 µm gate length. Fig. 8 shows a plot of  $S_{21}$  gain, the current gain  $H_{21}$ ,  $G_{ms}$ (maximum stable gain), U(Unilateral power gain) versus the frequency. The  $f_T$  and  $f_{max}$  were calculated using the  $H_{21}$  and the  $G_{ms}$  values at 50 GHz by an extrapolation of -6 dB/octave.



Fig. 8 RF characteristics of the fabricated PHEMT's.

#### CONCLUSIONS

We have fabricated the GaAs-based 0.1  $\mu$ m  $\Gamma$ -gate PHEMT's for millimeter-waves. To fabricate the PHEMT's we carried out development of unit processes such as 0.1  $\mu$ m  $\Gamma$ -gate lithography, gate recess, silicon nitride passivation and air-bridge process.  $f_{max}$  of 180 GHz,  $f_T$  of 113 GHz and good DC characteristics such as the pinch-off property ( $V_p = -1V$ ) were achieved by applying an offset  $\Gamma$ -gate and recess technology using an electron beam lithography and the mixed etchant of 50 % citric acid solution/H<sub>2</sub>O<sub>2</sub>/H<sub>2</sub>O (1 : 3 : 1) for PHEMT's grown by MBE.

#### ACKNOWLEDGEMENT

This work was supported by KOSEF under ERC program through the Millimeter-wave INnovation Technology (MINT) research center at Dongguk University in Seoul, Korea.

#### REFERENCE

- 1. J. Mikkonen, C. Corrado, C. Evci and M. Progler, *IEEE Communication Magazine*, Vol. 36, Issue 2, 112, (1998).
- 2. A. Chin, C. C. Liao and C. Tsai, IEEE Electron Device Letters, Vol. 18, No. 4, 157 (1997).
- 3. Y. C. Chen, R. Lai, E. Lin, H. Wang, T. Block, H. C. Yen, D. Streit, W. Jones, P. H. Liu, R. M. Dia, T. W. Huang, P. P. Huang and Kn. Stamper, *IEEE Microwave and Guided wave Letters*, Vol. 7, No. 5, 133 (1997).
- 4. Y. L. Kok, H. Wang, T.W. Huang, R. Lai, M. Barsky, Y.C Chen, M. Sholley, T. Block, D.C. Streit, B.R. Allen, L. Samoska and T. Gaier, *IEEE Microwave and Guided wave Letters*, Vol. 9, No. 8, 311 (1999).
- 5. T. Hongsmatip, F. Carrez and J. Fenton, 2000 IEEE MTT-S Digest, Vol. 1, 357, (2000).
- 6. J. L. B. Walker, in High-Power GaAs FET Amplifier, (Artech House, 1993).
- 7. I. H. Lee, S. D. Lee and J. K. Rhee, *Journal of the Korean Physical Society*, Vol. 35, No. 12, S1043 (1999).