# UNCLASSIFIED # AD NUMBER ADB043413 LIMITATION CHANGES TO: Approved for public release; distribution is unlimited. FROM: Distribution authorized to U.S. Gov't. agencies only; Test and Evaluation; OCT 1979. Other requests shall be referred to Rome Air Development Center, Attn: RBRP, Griffiss AFB, NY 13441. AUTHORITY RADC ltr, 13 Jun 1984 # AD BO43413 AUTHORITY: A ADO JISAF THIS REPORT HAS BEEN DELIMITED AND CLEARED FOR PUBLIC RELEASE UNDER DOD DIRECTIVE 5200.20 AND NO RESTRICTIONS ARE IMPOSED UPON ITS USE AND DISCLOSURE. DISTRIBUTION STATEMENT A APPROVED FOR PUBLIC RELEASE; DISTRIBUTION UNLIMITED. # MDB043413 RADC-TR-79-167 Final Technical Report October 1979 # CMOS LIFE SUITABILITY EVALUATION PROGRAM McDonnell Douglas Astronautics Company R. C. Maurer DING FILE COPY DISTRIBUTION LIMITED TO U.S. GOVERNMENT AGENCIES ONLY; TEST AND EVALUATION; $0ct\ 1979$ . OTHER REQUESTS FOR THIS DOCUMENT MUST BE REFERRED TO RADC ( RBRP ), GRIFFISS AFB NY 13441. ROME AIR DEVELOPMENT CENTER Air Force Systems Command Griffiss Air Force Base, New York 13441 RADC-TR-79-167 has been reviewed and is approved for publication. APPROVED: I would T. M' Callough DONALD T. McCULLOUGH, CAPT, USAF Project Engineer APPROVED. DAVID C. LIKE IT COL USAE DAVID C. LUKE, LT COL, USAF Chief, Reliability & Compatibility Division FOR THE COMMANDER: John & Huga- JOHN P. HUSS Acting Chief, Plans Office If your address has changed or if you wish to be removed from the RADC mailing list, or if the addressee is no longer employed by your organization, please notify RADC (RBRP), Griffiss AFB NY 13441. This will assist us in maintaining a current mailing list. Do not return this copy. Retain or destroy. | SECURITY CLASSIFICATION OF THIS PAGE (When Date Entered) | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | (19) REPORT DOCUMENTATION PAGE | READ INSTRUCTIONS BEFORE COMPLETING FORM | | RADC TR-79-167 | SION NO. 3. RECIPIENT'S CATALOG NUMBER | | 4. TITLE (and Subtitle) | 5. TYPE OF REPORT & PERIOD COVERED | | CMOS LIFE SUITABILITY EVALUATION PROGRAM | Final Technical Report. | | | Jul 76- Nov 78 | | | 6. PERFORMING ONG. REPORT NOME. N/A | | R. C./Maurer | F30602-76-C-0335 | | ( ) | new | | 9. PERFORMING ORGANIZATION NAME AND ADDRESS | 10. PROGRAM ELEMENT, PROJECT, TASK<br>AREA & WORK UNIT NUMBERS | | McDonnell Douglas Astronautics Company P.O. Box 516 | 62702F | | St Louis MO 63166 | 16 23380107 P1 | | 11. CONTROLLING OFFICE NAME AND ADORESS Rome Air Development Center (RBRP) | Oct 79 | | Griffiss AFB NY 13441 | 13. NUMBER OF PAGES | | 14. MONITORING AGENCY NAME & ADORESS(If different from Controlling | 346 Office) 18. SECURITY CLASS. (of this report) | | Same (2) 2 5 5 | UNCLASSIFIED | | 333 | ISO. DECLASSIFICATION/DOWNGRABING | | | N/A | | 17. DISTRIBUTION STATEMENT (of the abstract entered in Block 20, if diff | lierent from Report) | | 18. SUPPLEMENTARY NOTES | | | RADC Project Engineer: Captain Donald T. McCo | ullough (RBRP) | | 19. KEY WORDS (Continue on reverse side if necessary and identify by bloc. Accelerated Testing | Conferences petul Dede Sones | | CMOS | netal chief | | Integrated Circuits | Tonte and of | | Reliability | <b>-</b> . | | The results of a matrix of high-temperate life tests, and 250 hour 250°C lot acceptance the reliability of a cross-section of the CMOS evaluated included a NOR gate, a flip-flop, a divider. Each device was procured from two dividers. | ure accelerated life tests, 125°C<br>tests were evaluated to determine<br>S)family of devices. The devices | | three different lots of each manufacturer. | ifferent manufacturers, and from | | three different lots of each manufacturer. | | DD 1 JAN 73 1473 UNCLASSIFIED SECURITY CLASS FICATION OF THIS PAGE (When Date Entered) 404 231 Mit #### **PREFACE** The work described in this report was performed by the Parts Evaluation Laboratory section of the McDonnell Douglas Astronautics Company-St. Louis (MDAC-St. Louis) Engineering Reliability Department during the period between June 1976 and November 1978. This work was performed for the USAF Rome Air Development Center under Contract Number F30602-76-C-0335. The work conducted was directed by Captain Donald T. McCullough of RADC. Significant technical contributions were made by Messrs. Gordon Johnson, Gary Keller, Michael Roberts, and Edward Sisul of the MDAC-St. Louis Engineering Reliability Department. # TABLE OF CONTENTS | PARAGRAPH | | PAGE | |-----------|-------------------------------------------|-------------------------------------| | 1.0 | INTRODUCTION | 1 | | 2.0 | PROGRAM DESCRIPTION | 2 | | 3.0 | RESULTS OF PRE-LIFE TESTS AND EVALUATIONS | 7<br>7<br>9<br>13<br>21<br>29<br>32 | | 4.0 | LOT ACCEPTANCE TESTS | 33<br>33<br>33 | | 5.0 | LIFE TESTS | 36<br>36<br>36 | | 6.0 | FAILURE ANALYSIS | 48 | | 7.0 | DATA EVALUATION AND CORRELATIONS | 49<br>49<br>49<br>56<br>71<br>79 | | 8.0 | CONCLUSIONS AND RECOMMENDATIONS | 89 | | 9.0 | REFERENCES | 91<br>A1<br>B1<br>C1 | # LIST OF FIGURES | FIGURE | <u>!</u> | PAGE | |--------|----------------------------------------------------------------------------------|------| | 1 | CMOS SUITABILITY EVALUATION PROGRAM | 3 | | 2 | CERDIP PACKAGES BROKEN IN SHIPPING CONTAINERS | 8 | | 3 | CERDIP PACKAGES CHIPPED IN SHIPPING CONTAINERS | 8 | | 4 | DEVICE INPUT PROTECTION NETWORKS | 18 | | 5 | 4001B CANDIDATE BIAS CIRCUITS | 23 | | 6 | 4013B CANDIDATE BIAS CIRCUITS | 25 | | 7 | MIL-M-38510/05401 (4008) CANDIDATE BIAS CIRCUITS | 26 | | 8 | MIL-M-38510/05401 (4008) PREFERRED CIRCUIT | 27 | | 9 | MIL-M-38510/05601 (4017) CANDIDATE BIAS CIRCUITS | 28 | | 10 | 4001B SUMMARY OF LIFE TEST CONDITIONS | 38 | | 11 | 4013B SUMMARY OF LIFE TEST CONDITIONS | 39 | | 12 | MIL-M-38510/05401 (4008) SUMMARY OF LIFE TEST CONDITIONS | 40 | | 13 | MIL-M-38510/05601 (4017) SUMMARY OF LIFE TEST CONDITIONS | 41 | | 14 | LIFE TESTING SEQUENCE | 42 | | 15 | COMPARISON OF DEVICES FAILED DURING LONG TERM HIGH TEMPERATURE ACCELERATED TESTS | 47 | | 16 | MANUFACTURER A 4001B FAILURE DISTRIBUTION PLOTS - SURFACE RELATED. | 58 | | 17 | MANUFACTURER B 4001B FAILURE DISTRIBUTIONS - SURFACE RELATED | 60 | | 18 | MANUFACTURER B LOT A 4001B 125°C FAILURE DISTRIBUTION - SURFACE RELATED | 61 | | 19 | MANUFACTURER B 4013B FAILURE DISTRIBUTION - SURFACE RELATED | 63 | | 20 | MANUFACTURER C 4013B FAILURE DISTRIBUTIONS - SURFACE RELATED | 64 | | 21 | MANUFACTURER C 4013B 125°C FAILURE DISTRIBUTION - SURFACE RELATED. | 65 | | 22 | MANUFACTURER D 4008 FAILURE DISTRIBUTIONS - SURFACE RELATED | 67 | | 23 | MANUFACTURER C 4008 FAILURE DISTRIBUTIONS - SURFACE RELATED | 68 | # LIST OF FIGURES (continued) | FIGURE | | PAGE | |--------|------------------------------------------------------------------------|------| | 24 | MANUFACTURER C LOT A 4008 125°C FAILURE DISTRIBUTION - SURFACE RELATED | 69 | | 25 | MANUFACTURER D 4017 FAILURE DISTRIBUTIONS - SURFACE RELATED | 70 | | 26 | MANUFACTURER A 4017 FAILURE DISTRIBUTIONS - SURFACE RELATED | 72 | | 27 | 4017 FAILURE DISTRIBUTIONS - DENDRITE GROWTH | 73 | | 28 | 4001B ARRHENIUS PLOTS - SURFACE RELATED | 76 | | 29 | MANUFACTURER C 4013 ARRHENIUS PLOT - SURFACE RELATED | 77 | | 30 | 4008 ARRHENIUS PLOTS - SURFACE RELATED | 78 | | 31 | 4017 ARRHENIUS PLOTS - SURFACE RELATED | 80 | | 32 | MANUFACTURER A 4017 ARRHENIUS PLOT - DENDRITE GROWTH | 81 | # LIST OF PAGES iii through x 1 through 91 Al through A78 Bl through B35 Cl through C26 Dl through D100 # LIST OF TABLES | TABLE | | PAGE | |-------|-----------------------------------------------------------------------------|------| | 1 | CMOS MICROCIRCUIT TYPES | . 4 | | 2 | DEVICE ALLOCATION | . 4 | | 3 | SCHEDULE OF ELECTRICAL MEASUREMENTS | . 6 | | 4 | INITIAL INSPECTION AND HERMETICITY TEST RESULTS | . 10 | | 5 | REVISED MIL-M-38510 PARAMETER LIMITS | . 11 | | 6 | INITIAL ELECTRICAL TEST RESULTS | . 12 | | 7 | 4001B INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | . 14 | | 8 | 4013B INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | . 15 | | 9 | MIL-M-38510/05401 (4008) INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | . 16 | | 10 | MIL-M-38510/05601 (4017) INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | . 17 | | 11 | MICROCIRCUIT CONSTRUCTION CHARACTERISTICS | . 20 | | 12 | WATER VAPOR CONTENT | . 22 | | 13 | STEP STRESS RESULTS | . 30 | | 14 | LOT ACCEPTANCE TEST RESULTS | . 34 | | 15 | LOT ACCEPTANCE COMPARISON | . 35 | | 16 | ALLOCATION OF DEVICES | . 37 | | 17 | ACCELERATED LIFE TEST RESULTS - 4001B | . 43 | | 18 | ACCELERATED LIFE TEST RESULTS - 4013B | . 44 | | 19 | ACCELERATED LIFE TEST RESULTS - M38510/05401 (4008) | . 45 | | 20 | ACCELERATED LIFE TEST RESULTS - M38510/05601 (4017) | . 45 | | 21 | SUMMARY OF THE 4001B 25°C ELECTRICAL FAILURES | . 50 | | 22 | SUMMARY OF THE 4013B 25°C ELECTRICAL FAILURES | . 51 | | 23 | SUMMARY OF THE MIL-M-38510/05401 (4008) 25°C ELECTRICAL FAILURES. | . 52 | # LIST OF TABLES (continued) | TABLE | | PAGE | |-------|--------------------------------------------------------------------|------| | 24 | SUMMARY OF THE MIL-M-38510/05601 (4017) 25°C ELECTRICAL FAILURES . | 53 | | 25 | FAILURE MECHANISMS SUMMARY OF THE 25°C ELECTRICAL FAILURES | 54 | | 26 | SUMMARY OF DEFECTS/CAUSES OF THE 25°C ELECTRICAL FAILURES | 55 | | 27 | SUMMARY OF FAILURE RATE PARAMETERS | 82 | | 28 | FAILURE RATE SUMMARY | 85 | | 29 | LOT ACCEPTANCE TEST COMPARISON | 88 | #### **EVALUATION** This effort was designed to evaluate the reliability of a cross section of the CMOS family of digital integrated circuits as procured to the requirements of MIL-STD-883. The high temperature (250°C) lot acceptance test (Method 5005.3) specified in that standard was also evaluated. During the course of the study, a failure mechanism involving dendritic metal growth along the glass seal of one of the package types was found. The CMOS devices showed considerable lot to lot variation. No way was found by the contractor to predict the poor reliability behavior of some lots prior to the life test. No correlation was found between specific failure modes and the apparent activation energies. Surface mechanisms accounted for 74% of the failures however. RADC is continuing the research on accelerated testing techniques to isolate possible test induced failures and to look for other accelerating factors such as applied voltage. The CMOS devices in this effort were operated at their maximum rated voltages. However, in actual use conditions, they are normally operated well below their maximum voltage ratings. The field failure rate data are much better than the results of this test would lead one to expect. The contractor concluded that the high temperature Lot Acceptance Test specified in MIL-STD-883, Method 5005.3, is approximately 50% effective as a method of screening for device and lot reliability. Since that offers a no better than random chance of selecting a good lot, the contractor states that more information is needed for a lot acceptance test. The principal failure mode was excess drain to source leakage current, $I_{SS}$ . The secondary failure mode concerns the glass seals that many different manufacturers use in their packages. This type package often failed due to hermeticity loss after the temperature cycling associated with life tests. Pin-to-pin shorts occurred due to metal dentritic formations in the glass. The contractor concluded that lead was precipitating out of the glass following reduction of the lead oxide constituent. This contract achieved its goals, but introduced some serious questions about the accelerated test as a predictor of technology reliability. CMOS devices do seem to have a slightly lower reliability than bipolar devices for small scale integrated circuits. There is no solid evidence that this is true for LSI however. Donald T, M'allaugh DONALD T. McCULLOUGH, Capt, USAF Project Engineer #### 1.0 INTRODUCTION The CMOS technology, due to its inherent low power dissipation and high noise immunity, offers many benefits to military electronic systems in terms of reduced size, weight, and power consumption. However, previous life tests of a single CMOS device type conducted at MDAC-St. Louis and funded by RADC and NASA-MSFC have shown the failure rates due to surface effects of the CMOS devices were several orders of magnitude greater than that of bipolar digital devices. These life tests were limited to a single CMOS device. The objective of this program was to evaluate the reliability of a cross-section of the CMOS family of digital microcircuits. Included in the evaluation were: a) device electrical characterizations, b) analyses of device physical characteristics, c) determinations of device thermal characteristics, d) high temperature accelerated test studies of device aging characteristics, e) high temperature (250°C) Lot Acceptance Test Studies, and f) MIL-STD-883, 125°C Life Test. Results of the evaluations provided information related to the following: - a) The acceptability of CMOS devices for MIL-M-38510 Class S applications. - b) Failure mechanisms at elevated temperatures and 125°C use-temperatures. - c) Failure distributions at accelerated test conditions. - d) Arrhenius model parameters and failure rates. This report provides a general description of the overall program and presents the results of tests and evaluations performed throughout the program. Also included in this report are the results of failure analyses and data evaluations performed for the CMOS microcircuits. #### 2.0 PROGRAM DESCRIPTION The overall CMOS Life Suitability Evaluation Program is depicted in Figure 1. A total of 4 device types from two manufacturers each were included in the program. The specific CMOS device types and manufacturer codes are shown in Table 1. A minimum of 330 devices of each manufacturer's microcircuit type were procured in 3 different lots (different wafer runs and different packaging runs), two lots of 130 devices minimum and one lot of 70 devices minimum. The 4001 and 4013 device types were procured to the electrical requirements of the JEDEC Specification for B Series CMOS (JEDEC STD. No. 11). The 4008 and 4017 device types were procured to the MIL-M-38510 electrical requirements. All device types were procured to MIL-STD-883 Class B, or equivalent, processing requirements, with the exception of the burn-in test which was not performed. Upon receipt at MDAC-St. Louis, all devices were subjected to an external visual examination, and electrical tests. The electrical testing consisted of MIL-M-38510 Group A dc tests (or similar tests based on the JEDEC Specifications as applicable) performed at ambients of 25°C, -55°C and 125°C. Dynamic testing per the applicable MIL-M-38510 Specification was also performed on a pass/fail basis for all Lot C devices intended for the 250 hour, 250°C Lot Acceptance Test. However, where a high percentage of devices did not meet the MIL-M-38510 parameter limits, the end-point limits were adjusted, as required, to obtain an adequate number of devices for accelerated life testing. Subsequent to performing the initial examinations and tests, acceptable devices were allocated, by serial number, to test groups. Device allocation for each manufacturer's device type is as shown in Table 2. A total of nine devices of each manufacturer's device types were allocated for construction analysis. These analyses were destructive physical analyses to determine construction methods, manufacturing process techniques and workmanship used in the fabrication of devices. Results were used to predict potential reliability problems, to determine possible accelerated life test limitations due to materials used in device fabrication, and to facilitate subsequent failure analyses. FIGURE 1. CMOS MICROCIRCUIT TEST PROGRAM TABLE 1. CMOS MICROCIRCUIT TYPES | SPECIFICATION<br>REFERENCE* | COMMERCIAL PART NO. & PACKAGE | DEVICE TYPE | MANUFACTURER<br>CODE | |-----------------------------------------------------------|-------------------------------|-------------------------------|----------------------| | JEDEC SPECIFICATION<br>FOR B SERIES CMOS &<br>MIL-STD-883 | 4001 B<br>14 PIN DIP | QUAD 2-INPUT<br>NOR GATE | А<br>В | | JEDEC SPECIFICATION<br>FOR B SERIES CMOS &<br>MIL-STD-883 | 4013 B<br>14 PIN DIP | OUAL D-TYPE<br>FLIP FLOP | 8<br>C | | M38510/05401 BEC | 4008<br>16 PIN DIP | FOUR-BIT FULL<br>ADDER | C<br>D | | M38510/05601 BEC | 4017<br>16 PIN DIP | DECADE<br>COUNTER/<br>DIVIDER | A<br>D | <sup>\*</sup> ALL MICROCIRCUITS SCREENED TO MIL-STD-883, CLASS B MINUS THE BURN-IN. TABLE 2. DEVICE ALLOCATION | | NO | NO. OF DEVICES | | | | | |------------------------------------------------------------------------|---------------|----------------|---------|--|--|--| | | LOT A | LOT B | LOT C | | | | | Construction Analysis Initial Device Studies Circuit Evaluation & | 3 | 3 | 3 | | | | | Thermal Studies Formal Step Stress | 10 | 10 | 2<br>10 | | | | | RADC Evaluations<br>Lot Acceptance Test<br>MIL-STD-883 125°C Life Test | 5 - 20 | 20 | 40<br>0 | | | | | Accelerated Life Test #1 Accelerated Life Test #2 Control Sample | 40<br>40<br>- | 40<br>40<br>- | 5 | | | | The initial device studies, performed with thirty-six devices of each manufacturer's device type, were prerequisites to performing the accelerated life tests. These studies included development of bias circuits for accelerated life tests, step-stress tests and thermal resistance measurements for computing device junction temperatures at anticipated life test temperatures. The high temperature tests performed with 240 devices of each manufacturer's device type consisted of: a 250 hour, 250°C Lot Acceptance Test; a MIL-STD-883, 125°C, 4,000 hour life test, and two 4,000 hour accelerated life tests at ambient temperatures of 250°C and one other temperature above 200°C (as determined from bias circuit evaluations). The data from these tests provided information about device failure mechanisms, failure distributions, and life acceleration factors. The Lot Acceptance Test was conducted for 250 hours. The long term life tests were conducted for 4,000 hours or 65% failure, whichever occured first. Interim electrical tests were performed on life test devices after cool-down to room temperature with bias applied. These measurements consisted of ac electrical tests at 25°C which were performed at the intervals shown in Table 3. Test subgroups are defined in Appendix B. Unless otherwise directed by the Project Engineer, all devices that failed an Interim Test were removed from the life test and subjected to failure analysis. At the conclusion of each life test, surviving devices were subjected to the same set of dc electrical tests performed prior to life testing. A control sample of each manufacturer's device type (five 4001B, five 4013B, four M38510/05401, and four M38510/05601) was subjected to electrical testing each time the test devices were subjected to Interim or Final Electrical Tests. The purpose of the control sample was to provide a check on the long term stability of the automated test equipment. TABLE 13. SCHEDULE OF ELECTRICAL MEASUREMENTS | TEST DURATION<br>HOURS | 250°C, 250 | HRS LOT | ACCEPT | ANCE TEST | ACCELER | ATED LIF | E TESTS | ML- | STD-883 TI | EST | |------------------------|------------|------------------------|--------|-----------------|---------|-----------|---------|---------|------------|------| | | MI | L- <del>M-38</del> 510 | SUBGRO | JP | MIL-M- | 38510 SUB | GROUP | MIL-M-3 | 4510 SUBG | ROUP | | | A1, A7 | A2 | A3 | A4-A5<br>A8-A11 | A1 , A7 | A2 | A3 | A1, A7 | A2 | A3 | | 0 | X | X | X | Х | X | X | X | Х | X | X | | 4 | | | 1 | | X | | | | | | | 8 | | | 1 | | X | | | | | 1 | | 16 | 1 1 | | 1 | | X | | | | | İ | | 32 | | | İ | 1 | X | | | | | 1 | | 64 | | | | | x | | | | | | | 120 | x | X | X | | x | X | X | x | X | X | | 250 | x | X | X | x | X | X | X | X | X | X | | 500 | 1 | | | | x | | | x | | İ | | 1000 | | | ł | | x | | | X | | 1 | | 2000 | | | | | x | | | x | | | | 4000 | | | | | X | X | X | x | X | X | | 6000 🗥 | | | | | x ] | X | x | x | X | x | THE TEST DURATION WAS EXTENDED TO 6,000 HOURS FOR SELECTED 4001 AND 4013 CELLS. #### 3.0 RESULTS OF PRE-LIFE TESTS AND EVALUATIONS ## 3.1 EXTERNAL VISUAL EXAMINATIONS AND HERMETICITY TESTS Upon receipt at MDAC-St. Louis, all devices were examined for conformance to purchase order requirements for device type, package style, lead finish, and marking. Each device was examined at 3X magnification for evidence of gross damage to package, package seals, and leads. These visual examinations revealed varying degrees of shipping damage to the Manufacturer A and Manufacturer C Cerdip packages, misaligned lids on the Manufacturer B packages, and lack of lot identification on 288 Manufacturer A devices, Details of these findings and the actions taken are as follows: - a) Shipping Damage The damaged Cerdip packages were shipped in plastic rail containers. Eleven (three Manufacturer C's 4013B, four Manufacturer C's 4008, and four Manufacturer A's 4017) devices had separated at the glass frit seal as shown in Figure 2, and eleven devices had portions of the ceramic package chipped away. Typical examples of chipped packages are shown in Figure 3. This type of damage was duplicated in the laboratory by dropping full plastic shipping rails on their ends. Since the extent of any minor damage to package seals was unknown, all Manufacturer A's devices were returned for replacement. Replacement Manufacturer C devices were not available, and all devices in each damaged shipment were subjected to hermeticity tests per MIL-STD-883 Method 1014.1, Conditions A1 and C2. All devices passing the hermeticity tests were considered acceptable for life testing. - b) Misaligned Lids The Manufacturer B microcircuits were packaged in a white ceramic dual in-line package. This package has a full metal lid which was not properly aligned in all cases during the final sealing process of the devices. Packages with misaligned lids created a possibility of having nonhermetic devices in life test, therefore, hermeticity tests were performed on the Manufacturer B devices. FIGURE 2. CERDIP PACKAGES BROKEN IN SHIPPING CONTAINERS FIGURE 3. CERDIP PACKAGES CHIPPED IN SHIPPING CONTAINERS c) Lot Identification - Manufacturer A supplied 228 MIL-M-38510/05601 (4017) devices without proper lot identification markings. These were returned to the manufacturer, and replacement devices were obtained. A summary of the visual inspection and hermeticity test results is provided in Table 4. Replacement devices for visual rejects are included in the number of devices available for visual inspection found in Table 4. ## 3.2 BASELINE ELECTRICAL PERFORMANCE TEST All devices surviving the initial visual inspection and hermeticity tests were subjected to electrical performance tests at 25°C, 125°C, and -55°C. The dc electrical tests for the 4001B and the 4013B devices were based on a proposed MIL-M-38510 slash sheet dated September 1976 and the JEDEC Standard Specification for Description of "B" series CMOS devices. The dc electrical tests for the remaining two devices were initially established as those contained in MIL-M-38510/05401 and MIL-M-38510/05601. The Lot C dynamic tests were the applicable MIL-M-38510 Group A test subgroups 4, 8, 9, 10 and 11. Some of the MIL-M-38510 parameter limits were subsequently relaxed to obtain a sufficient number of "good" devices for life testing. A high percentage of the 4008 devices failed to meet the initially established test limits for the $I_{SS},\ I_{IL2},\ t_{PHL},$ and the $t_{PLH}$ parameters, and 4017 devices failed to meet the limits for $I_{IH}$ , $I_{II}$ , and $I_{SS}$ . Therefore, these parameter limits were revised as shown in Table 5. Complete details of the electrical test conditions and limits used for testing each device type are contained in Appendix B. Results of the initial electrical testing using the revised test limits as contained in Appendix B can be found in Table 6. During initial test all the MIL-M-38510/05601 devices failed the set-up time test (T<sub>SHL</sub>) at 125°C. Since these tests were only performed on the Lot C devices, these test failures were ignored and the devices subjected to subsequent tests. Later, in conjunction with RADC, the test fixture was re-examined and found to be defective for this particular test. The Lot C test survivors were then retested and all devices passed. Parametric data taken at 25°C for each manufacturer's device TABLE 4. INITIAL INSPECTION AND HERMETICITY TEST RESULTS | | | VISUAL INSPECTION | | | HERMETIC | | | | | |------------------------|----------|-------------------|---------------|------------------|---------------|------------------|---------------|-------------------|-----------------------| | COMMERCIAL<br>PART NO. | MANU- | NO. | W0 | FINE | LEAK | GROSS LEAK | | TOTAL<br>NO. | TOTAL<br>NO. | | | FACTURER | INTO<br>TEST | NO.<br>FAILED | NO. INTO<br>TEST | NO.<br>FAILED | NO. INTO<br>TEST | NO.<br>FAILED | FAILED<br>DEVICES | ACCEPTABLE<br>DEVICES | | 4001B | A | 360 | 1 | | NOT RE | QUIREO | | 1 | 359 | | 40018 | В | 330 | 3 | 74 | 0 | 74 | 4 | 7 | 323 | | 40138 | В | 330 | 10 | | NOT RE | QUIRED | | 10 | 320 | | 40138 | С | 330 | 8 | 126 | 1 | 125 | 7 | 16 | 314 | | 4008 | С | 330 | 4 | 196 | 1 | 195 | 23 | 28 | 302 | | 4008 | U | 323 | 1 | | NOT RE | QUIRED | | 1 | 322 | | 4017 | A | 720 | 361 | | NOT RE | QUIREO | | 361 | 359 | | 4017 | D | 330 | 2 | | NOT GE | <br>QUIRED | | 2 | 328 | TABLE 5. REVISED MIL-M-38510 PARAMETER LIMITS | MIL-M-38510<br>SLASH SHEET | SYMBOL | TEST<br>NO. | MIL-M-38510<br>LIMIT | | REVISED<br>LIMIT | | SUBGROUP | UNITS | |----------------------------|------------------|-------------|----------------------|------|------------------|-------|----------|-------| | | | | MIN | MAX | MIN | MAX | | | | 05401 | <sup>I</sup> ss | 19-46 | ••• | -0.5 | ••• | -10.0 | 1 | μΑ | | | I <sub>SS</sub> | 19-46 | | -5.0 | | -10.0 | 2 | μА | | | I <sub>IL2</sub> | 116-124 | | -45 | ••• | -150 | 2 | nA | | | t <sub>PHL</sub> | 62-173 | 100 | 2250 | 80 | 2250 | 11 | ns | | | t <sub>PLH</sub> | 78 - 189 | 100 | 2900 | 90 | 2900 | 9 | ns | | | | | 150 | 4350 | 130 | 4350 | 10 | ns | | | | | 100 | 2900 | 80 | 2900 | 11 | ns | | 05601 | IIH | 1-3 | | 1.0 | | 10.0 | 1 | nA | | | IIH | 1-3 | | 10.0 | !<br>! ••• ' | 100 | 2 | nA | | | IIH | 1-3 | | 1.0 | | 10.0 | 3 | nA | | | IIL | 4-6 | | 1.0 | | 10.0 | -1 | nA | | | IIL | 4-6 | | 10.0 | | 100 | 2 | nA | | | IIL | 4-6 | | 1.0 | | 10.0 | 3 | nA | | | Iss | 14-15 | | 500 | | 5000 | · 1 | nA | | | Iss | 14-15 | | 5 | | 100 | 2 | μΑ | | | | | | | | | | | TABLE 6. INITIAL ELECTRICAL TEST\_RESULTS | | | | 25°C | | 125° | C | -55° | TOTAL | | |--------|-----|-----|------------|--------|------------|--------|------------|--------|--------| | DEVICE | MFR | LOT | NO. TESTED | FAILED | NO. TESTED | FAILEO | NO. TESTEO | FAILEO | FAILEO | | 4001 | A | A | 144 | 0 | 144 | 2 | 144 | 1 | 2 | | | | 8 | 143 | 0 | 143 | 3 | 143 | 0 | 3 | | | | С | 72 | 0 | 72 | 0 | 72 | 0 | 0 | | 4001 | В | A | 126 | 0 | 126 | 0 | 126 | 0 | 0 | | | | В | 130 | 1 | 130 | 1 | 130 | 1 | 1 | | | | С | 67 | 0 | 67 | 0 | 67 | 0 | 0 | | 4013 | С | A | 118 | 2 | 118 | 2 | 118 | 1 | 2 | | | | 8 | 128 | 0 | 128 | 0 | 128 | 2 | 2 | | | | С | 68 | 1 | 68 | 1 | 68 | 1 | 1 | | 4013 | В | A | 123 | 2 | 123 | 1 | 123 | 0 | 2 | | | | 8 | 127 | 1 | 127 | 1 | 127 | 1 | 1 | | | | С | 70 | 0 | 70 | 0 | 70 | 0 | 0 | | 4008 | С | A | 129 | 5 | 129 | 6 | 129 | 0 | 8 | | | | 8) | 111 | 2 | 111 | 2 | 111 | 1 | 2 | | | | С | 61 | 1 | 61 | 2 | 61 | 0 | 2 | | 4008 | D | A | 130 | 4 | 130 | 5 | 130 | 5 | 5 | | | | В | 123 | 1 | 123 | 1 | 123 | 0 | 1 | | | | С | 69 | 4 | 69 | 1 | 69 | 0 | 4 | | 4017 | Α | A | 141 | 2 | 141 | 5 | 141 | 10 | 14 | | | | 8 | 140 | 8 | 140 | 2 | 140 | 7 | 9 | | į | | С | 69 | 0 | 69 | οΔ | 69 | 1 | 1 | | 4017 | D | A | 129 | 1 | 129 | 2 | 129 | 2 | 3 | | | | В | 127 | 2 | 127 | 2 | 127 | 3 | 3 | | | | С | 67 | 1 | 67 | 14 | 66 | 1 | 2 | | | | С | 67 | 1 | 67 | 14 | 66 | 1 | | type is shown in Tables 7 through 10. These tables provide parameter limits, a computed mean value of the parameter for all devices meeting the revised specification limits, and a computed standard deviation of the measured parameter values. Examination of the electrical test data revealed only minor deviations in parameter values between different manufacturers except for the dynamic tests and the 4001 and 4013 negative clamp diode ( $V_{TC}$ -) parameters. The difference between manufacturers in the dynamic parameters can be attributed to individual device capacitance and internal lead length. The difference in the negative clamp diode parameters can be attributed to the difference between manufacturers in designing input protection networks. Figure 4 shows the input protection networks for the devices in this program. There were also marked differences between parameter values in different lots of the same manufacturer. The ${ m V}_{0L1}$ parameter of both manufacturer's 4013 devices varied by lot. Lots B and C of Manufacturer B's 4013 devices also exhibited slightly larger $I_{SS}$ currents than Lot A. Likewise, Lot A of Manufacturer C's M38510/ 05401 (4008) devices, Lot C of Manufacturer D's M38510/05401 (4008) devices, and Lot A of Manufacturer A's M38510/05601 (4017) devices exhibited larger ${\rm I}_{\rm CC}$ mean values than the devices in other lots from the same manufacturer. The construction analyses indicated no anomalies between lots that would account for these differences in parameter values. In the subsequent life tests, the 4013 devices did not exhibit $V_{OI,1}$ failures or a major degradation in the $V_{OL1}$ parameter values. The lots of 4008 and 4017 devices which exhibited larger $I_{\varsigma\varsigma}$ values did result in a larger proportion of failures due to this parameter. This would indicate that the difference in number of failures due to this parameter was the probable result of lot to lot variations in the distribution of parameter values rather than a difference in the acceleration factors. ### 3.3 MICROCIRCUIT CONSTRUCTION DETAILS A destructive physical analysis of three devices from each lot of each manufacturer's device type was performed to determine the materials, construction methods, process techniques and quality of workmanship used in device fabrication. With the exception of the Manufacturer A MIL-M-38510/05601 (4017) devices, no construction features, anomalies or construction differences TABLE 7. 4001B INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | | 711 | | > | > | 4 | > | > | > | > | > | > | 4 | 3 | 2 | 2 | £ | 2 | |----------------|--------|-------------|-------|--------------|--------------|-------|-------|-------|-------|-------|--------------|--------------|--------------|--------|-------------------|-------------|-------------| | | ပ | SIGNA | 0.015 | 0.409 | 0.001 | 0.017 | 0.000 | 0.00 | 0.019 | 0.024 | 0.044 | 0.00 | 0.00 | 6.369 | 161.5 | 4.946 | 4.421 | | | 101 C | MEAN | 0.823 | -1.183 | 0.002 | 0.144 | 00.00 | 100.0 | 4.916 | 5.000 | 14.996 | 0.00 | 0.00 | 59.64 | 57.92 | 54.75 | 65.83 | | JRER B | 9 | SIGM | 0.017 | 0.393 | 0.000 | 0.012 | 0.000 | 0.000 | 0.000 | 0.000 | 0.143 | 0.000 | 0.000 | | 2 | | | | MANUFACTURER | T01 | MEAN | 0.825 | -1.169 | -0.002 | 0.165 | 000.0 | 0.001 | 4.919 | 5.000 | 14.995 | 0.000 | 0.000 | | TECT NOT DECUTEED | 7<br>2<br>3 | | | FIAN | ٧ | SIGNA | 710.0 | 0.464 | 100.0 | 0.015 | 0.00 | 0.00 | 0.00 | 0.00 | 0.139 | 0.00 | 0.000 | | TON | 2 | | | | 101 | MEAN | 0.828 | -1.234 0.464 | -0.001 0.001 | 0.154 | 0.00 | 0.001 | 4.927 | 2.000 | 14.994 0.139 | -0.000 0.000 | 0.00 | | 760 | <u></u> | | | | LOT C | SIGNA | 0.008 | 0.081 | 0.001 | 0.020 | 0.00 | 9.00 | 0.010 | 900.0 | 0.103 | 0.005 | 0.005 | 7.055 | 6.360 | 6.190 | 3.337 | | | רס | MEAN | 0.806 | -2.353 | -0.001 | 0.202 | 0.00 | 0.001 | 4.929 | 5.000 | 14.999 | 100.0 | 0.004 -0.001 | 113.06 | 113.94 | 85.25 | 66.55 | | RER A | TOT B | SIGNA | 0.009 | 0.076 | 900.0 | 0.022 | 0.00 | 0.001 | 0.000 | 000.0 | 0.172 | 0.001 | 0.00 | | RFD | | | | MANUFACTURER A | 7 | MEAN | 0.808 | -2.351 | -0.002 | 0.210 | 0.00 | 0.001 | 4.927 | 2.000 | 14.998 | 0.001 | -0.001 | | RFOUR | | | | HAND | V 1 | SIGNA | 0.009 | 0.082 | 0.005 | 0.017 | 0.00 | 0.00 | 0.000 | 0.00 | 9.170 | 0.300 | 0.00 | | TEST NOT REQUIRED | | | | | 101 | MEAN | 0.808 | -2.314 | -0.001 | 0.200 | 0.00 | 0.001 | 4.928 | 2.000 | 14.998 | 0.00 | -0.001 | -,,,,, | Ĭ | | | | | ر ع | ¥ | 1.5 | -6.0 | -1.0 | 4.0 | 8. | 1.5 | : | : | i | i | 1:0 | 210 | 210 | 8 | 410 | | | LIMITS | MIM | : | : | 1 | i | i | : | 4.6 | 4.95 | 13.5 | -6. | i | 8 | R | \$ | 8 | | | | PAGATE I EK | ^lc• | | 155 | ره. | Vale | Y | E S | 7042 | V OH3 | I IMI | 111 | ¥. | £ . | Ě | <b>f.</b> # | TABLE 8. 40138 INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | NEAN SIGNA NEAN SIGNA NEAN 0.809 0.010 0.816 0.009 0.811 -0.987 0.062 -1.006 0.072 -0.995 -0.094 0.011 -0.005 0.011 -0.095 0.217 0.006 0.164 0.006 0.162 0.000 0.000 0.000 0.000 0.000 4.893 0.000 4.873 0.000 4.893 5.000 0.000 4.873 0.000 4.893 5.000 0.000 4.893 0.000 4.893 15.000 0.000 0.000 4.893 5.000 0.000 0.000 4.893 15.000 0.000 0.000 15.000 -0.000 0.000 0.000 149.4 15.000 0.000 0.000 0.000 -0.000 0.000 0.000 0.000 -0.000 0.000 0.000 0.000 -0.000 0.000< | | | M | MANUFACTURER | URER C | | | | MAN | MANUFACTURER | RER B | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|----------|--------------|--------|--------|---------|--------------|--------|-------------------|-------|--------|--------|------------| | NIN TAX NEAN SIGNA NEAN SIGNA NEAN NEAN NEAN NEAN SIGNA NEAN NEAN SIGNA NEAN NEAN SIGNA NEAN | HITS | | | 101 | | 5 | ر د | ר01 | 4 | 101 | T 8 | ר01 | ပ | 100 | | 1.5 0.809 0.010 0.816 0.009 0.8116.0 -0.987 0.062 -1.006 0.072 -0.9951.0 -0.004 0.011 -0.005 0.011 -0.005 0.4 0.217 0.006 0.164 0.006 0.162 0.5 0.000 0.000 0.000 0.000 0.000 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.018 15.000 0.000 4.893 70 500 -0.1 -0.000 0.001 -0.000 0.000 0.001 70 550 TEST NOT REQUIRED 149.4 15 350 150 150 150 150 | :WX | | | MEAN | SIGHA | MEAN | SIGHA | MEAN | SIGHA | MEAN | SIGHA | MEAN | SIGMA | 2110 | | 6.0 -0.987 0.062 -1.006 0.072 -0.9951.0 -0.004 0.011 -0.005 0.011 -0.005 0.4 0.217 0.006 0.164 0.006 0.162 0.5 0.000 0.000 0.000 0.000 0.000 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 -0.1 -0.000 0.001 -0.000 0.001 5.000 -0.1 -0.000 0.001 -0.000 0.000 0.001 70 550 TEST NOT REQUIRED 193.6 193.6 150 193.7 TEST NOT REQUIRED 193.6 193.6 150 | | | | | 0.00 | 0.811 | 0.010 | 0.800 | 600.0 | .803 | 900. | 0.799 | 0.088 | > | | 1.0 -0.004 0.011 -0.005 0.011 -0.005 0.4 0.217 0.006 0.164 0.006 0.162 1.5 0.000 0.000 0.000 0.000 0.000 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.001 15.000 0.040 15.000 -0.1 -0.000 0.001 -0.000 0.001 15.000 -0.1 0.000 0.001 -0.000 0.000 1124.7 70 500 TEST NOT REQUIRED 149.4 15 350 TEST NOT REQUIRED 16.56 150 16.56 150 18.29 | | .0.987 0. | 790 | -1.006 | 0.072 | -0.995 | 990'0 | -1.803 | 0.037 | -1.644 | 0.050 | -1.569 | 0.029 | > | | 0.4 0.217 0.006 0.164 0.006 0.162 0.5 0.000 0.000 0.000 0.000 0.000 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.018 15.000 0.040 15.000 -0.1 -0.000 0.001 -0.000 0.000 15.000 70 500 TEST NOT REQUIRED 149.4 15 300 TEST NOT REQUIRED 193.5 193.03 195.00 TEST NOT REQUIRED 193.5 195.5 | | 0.004 0. | <u>ا</u> | -0.005 | 110.0 | -0.005 | 0.010 | 007 | 110.0 | -0.018 | 0.091 | -0.015 | 0.086 | ¥, | | 0.5 0.000 0.000 0.000 0.000 0.000 0.000 4.693 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.018 15.000 0.012 5.000 -0.000 0.01 13.5 15.000 0.001 -0.000 0.000 15.000 0.001 70 500 TEST NOT REQUIRED 149.4 193.0 155 300 TEST NOT REQUIRED 193.5 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193.0 193 | | | | 0.164 | 900.0 | 0.162 | 0.007 | 0.134 | 0.013 | 0.098 | 900.0 | 0.155 | 0.011 | > | | 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.018 15.000 0.012 5.000 -0.1 -0.000 0.018 15.000 0.040 15.000 -0.1 -0.000 0.001 -0.000 0.001 15.000 70 500 TEST NOT REQUIRED 149.4 15 300 TEST NOT REQUIRED 149.4 15 350 15.000 149.4 15 350 15.000 149.4 15 350 15.000 149.4 15 350 15.000 15.000 150 15.000 16.56 150 16.56 150 16.56 | 0.5 | | | | 0.000 | 0.000 | 0.000 | 0.000 | 0.00 | 0.000 | 0.00 | 000.0 | 0.000 | > | | 4.6 4.893 0.000 4.873 0.000 4.893 4.95 5.000 0.009 5.000 0.012 5.000 13.5 15.000 0.018 15.000 0.040 15.000 -0.1 -0.000 0.001 -0.000 0.000 -0.000 -0.1 -0.000 0.001 -0.000 0.001 70 500 TEST NOT REQUIRED 149.4 15 300 133.03 15 350 16.56 150 16.56 150 16.56 150 18.29 | 1.5 | | | 0.000 | 0.00 | 0.000 | 0.000 | 0.001 | 0.000 | 0.000 | 0.000 | 0.000 | 0.000 | > | | 4.95 5.000 0.009 5.000 0.012 5.000 13.5 0.15.000 0.018 15.000 0.040 15.000 -0.11 -0.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 15.000 0.001 0.001 15.000 0.001 0.001 15.000 0.001 0.001 15.000 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0.001 0 | ! | | | | 0.000 | 4.893 | 0.012 | 4.921 | 0.000 | 4.923 | 0.000 | 4.915 | 0.012 | > | | 13.5 15.000 0.018 15.000 0.040 15.000 15.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.00 | : | | | 2.000 | 0.012 | 5.000 | 0.000 | 5.000 | 0.014 | 5.000 | 0.000 | 2.000 | 0.004 | > | | 0.1 -0.000 0.001 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.000 -0.00 | i | 5.000 0. | | 15.000 | 0.040 | 15.000 | 0.014 | 14.998 | 0.163 | 14.998 | 0.166 | 14.999 | 090.0 | > | | -0.10.000 0.001 -0.000 0.000 124.7 124.7 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125.0 125 | 0.1 | 0.000 | | -0.000 | 000.0 | -0.000 | 0.000 | -0.002 p.008 | | -0.001 | 0.003 | -0.003 | 0.011 | <b>4</b> 3 | | 70 \$60 TEST NOT REQUIRED 124.7 15 300 149.4 83.03 15 350 193.0 193.0 300 79.88 150 16.56 150 18.29 150 -11.10 | i | 0.000 0. | | -0.000 | 000.0 | 0.001 | 0.008 | 0.000 | D.000 | 0.000 | 0.001 | 0.000 | 0.001 | 4,1 | | 70 550 TEST MOT REQUIRED 149.4 15 300 83.03 15 357 193.0 300 79.88 150 16.56 150 18.29 150 11.10 | | | | | | 124.7 | .37.319 | | | | | 114.40 | 24.876 | SE. | | 15 350 83.03<br>15 357 193.0<br>300 79.88<br>150 16.56<br>150 18.29 | | TEST | NOT RE | COUTRED | | 149.4 | 16.387 | Ŧ | ST NOT | TEST NOT REQUIRED | | 120.78 | 15.531 | ā | | 15 357 193.0<br>300 79.88<br>150 16.56<br>150 18.29 | | | | | | 83.03 | 8.491 | | | | | 60.94 | 5.284 | Ş | | 150 | 33 | | | | | 193.0 | 8.673 | | | | · | 16.89 | 3.204 | SE<br>SE | | 150 16.56<br>150 18.29 | 8 | | | | | 79.88 | 4.577 | | | | | 33.20 | 2.670 | Su | | 18.29 | 8 | | | | | 16.56 | 4.480 | | | | | 197.2 | 1.376 | Ş | | 15.0 | 150 | | | | | 18.29 | 3.372 | | | | | 16.05 | 1.261 | SE | | 300 | 150 | | | | | -11.10 | 1.323 | | | | | -22.27 | 1.529 | Su S | | 92/ | 150 | | | | | 4.726 | 1.152 | | | | | -1.962 | 1.224 | S | | | | | | | | | | | | | | | | | MIL-M-38510/05401 (4008) INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION TABLE 9. | | | UNITS | > | > | ٧n | > | > | > | > | > | > | ¥u | Z | * | Ş | ş | SE . | SE. | SU. | ž. | 2 | S | ans. | Sü | • • • | |--------------|-----------|-------|--------------|--------------|--------------|-------------|-------------|--------------|-------------|------------|-------------|--------------|-------------|--------------|-------|--------|-------|-------------------|-------|-------|--------|-------|-------|-------|-------| | | J | SIGMA | 0.00 | 0.00 | 0.034 | 4.948 0.041 | 5.000 0.011 | 12.490 0.119 | 0.026 0.023 | 0.00 0.000 | 0.003 0.001 | 0.240 0.647 | 0.000 0.000 | 0.012 | 59.98 | 8.615 | 4.459 | 60.82 | 7.859 | 3.806 | 4.467 | 2.454 | 285.2 | 4.368 | | | ٥ | 197 | MEAN | 10,755 | -0.732 0.009 | -0.043 0.034 | 4.948 | 5.000 | 12.490 | 0.026 | 0.00 | 0.003 | 0.240 | 0.000 | -0.065 0.012 | 187.7 | 155.6 | 83.54 | 186.9 | 148.4 | 79.92 | 16.81 | 61.51 | 91.63 | 09.69 | | | | 8 | SIGNA | 0.00 | 0.00 | 0.007 | 0.044 | 0.004 | 0.131 | 0.032 | 0.000 | 0.000 | 0.051 | 0.000 | 0.029 | | | | IRED | | | | | | | | | MANUFACTURER | 101 | MEAN | 0.753 | -0.735 | 0.004 | 4.941 | 5.000 | 12.493 | 0.035 | 0.000 | 0.002 | -0.030 | 0.000 | -0.079 | | | | TEST NOT REQUIRED | | | | | | | | | 2 | < | SIGMA | 0.00 | 0.00 | -0.002 0.006 | 0.036 | 0.000 | 711.0 064.21 | 0.024 | 0.000 | 0.001 | 1.154 | 0.000 | -0.040 0.013 | | | | ST NOT | | | | | | | | | | 5 | MEAN | 0.757 | -0.731 | -0.002 | 4.947 | 5.000 | 12.490 | 0.026 | 0.000 | 0.004 | 0.514 | 0.000 | -0.040 | | | | 1 | | | | | | | | | | ပ | SIGMA | 0.012 | 0.000 | 0.018 | 0.054 | 0.014 | 0.155 | 0.013 | 0.000 | 0.00 | 0.164 | 0.00 | 0.207 | 19.27 | 11.23 | 6.949 | 28.77 | 15.55 | 7.646 | 7.333 | 3.549 | 13.80 | 11.10 | | | | L0T C | MEAN | 0.824 | -1.094 | -0.151 | 4.893 | 5.000 | 12.495 | 0.030 | 0.000 | 0.003 | 0.079 | 0.000 | -0.442 | 155.4 | 145.5 | 78.59 | 159.2 | 169.7 | 76.46 | 70.21 | 54.95 | 112.7 | 108.9 | | | URER C | LOT B | SIGMA | 0.00 | -1.074 0.023 | 0.017 | 0.000 | 0.000 | 12.452 0.138 | 0.002 | 0.00 | 0.028 | -0.015 0.147 | 0.000 0.000 | 0.251 | | | | IRED | | | | | | | | | MANUFACTURER | 10 | MEAN | 0.825 | -1.074 | 0.000 | 4.997 | 2.000 | 12.452 | 0.000 | 0.020 | 0.005 | -0.015 | 0.000 | -0.225 0.251 | | | | TEST NOT REQUIRED | | | | | | | | | MA | L0T A | SIGM | 110.0 | 0.024 | 0.048 | 0.087 | 900.0 | 0.068 | 0.027 | 0.00 | 0.00 | 19.0 | 0.00 | 0.465 | | | | ON TS | | | | | | | | | | 9 | MEAN | 0.825 | -1.095 0.024 | -0.012 0.048 | 4.893 0.087 | 5.000 | 12.495 0.068 | 0.030 | 0.000 | 0.003 | 0.082 | 0.00 | -0.363 0.465 | | | | _ | | | | | | | _ | | | 75 | MAX | 7.5 | 9 | -10.0 | ŀ | i | ! | 0.5 | 80. | 1.25 | 9.0 | 0. | -9.0 | 2,250 | 750 | 8 | 2,900 | 750 | 8 | 10,000 | 220 | 00000 | 250 | | | | LIMITS | MIM | 1 | ! | ŀ | 4.5 | 4.95 | 11.25 | 1 | : | : | ; | : | ! | 2 | \$ | 2 | 8 | 2 | ឧ | 120 | 8 | 120 | R | | | | PARAMETER | | <b>,</b> IC+ | ر<br>ان | Iss | ¥ | VOH2 | <b>G</b> #3 | ٦ | VOLZ | 7 | IH | IHZ | II. | ¥ | t<br>F | ¥ | ž | Ę | Ę | £ | Ę | į | £ | | TABLE 10. MIL-M-38510/05601 (4017) INITIAL ELECTRICAL 25°C PARAMETER CHARACTERIZATION | | | s<br>S | | ₹ | MANUFACTURER A | JRER A | | | • | M. | MANUFACT RER | RER D | | | | |-----------------------------------------|--------------|--------|--------|-------------------|----------------|--------|--------|-------|--------|---------|-------------------|-----------|--------|----------|----------| | ARMETER | <del> </del> | | 101 | V | 101 | 8 | L01 | S | LOT / | - | L0T | 8 | LOT | C | UNITS | | | MIM | MAX | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN . | SIGHA | | | 110 | | 10.0 | -1.361 | 1.055 | -0.854 | 1.147 | -0.207 | 1.179 | -1.306 | 0.836 | -0.979 | 0.875 | -0.682 | 0.874 | 2 | | | | -10.0 | -0.849 | 0.522 | -0.251 | 0.349 | 0.161 | 0.242 | -0.460 | 0.241 | -0.181 | 0.423 | 0.072 | 0.415 | ¥ | | <br>: | 4.20 | 5.10 | 4.976 | 0.080 | 4.977 | 0.079 | 4.976 | 0.017 | 4.839 | 0.076 | 4.872 | 0.069 | 4.774 | 0.00 | > | | | | 5.10 | 4.866 | 0.027 | 4.873 | 0.027 | 4.862 | 0.017 | 4.836 | 0.027 | 4.865 | 0.025 | 4.768 | 0.023 | > | | | -0.01 | 0.50 | 0.020 | 0.003 | 0.018 | 0.005 | 0.021 | 0.005 | 0.085 | 0.015 | 0.084 | 0.014 | 0.017 | 910.0 | > | | | | 0.50 | 0.057 | 0.013 | 0.051 | 0.004 | ე.062 | 0.005 | 0.180 | 0.002 | 0.172 | 0.008 | 0.203 | 0.004 | > | | | | 15.10 | 15.000 | 0.065 | 15.000 | 0.050 | 15.000 | 0.046 | 15.000 | 0.072 | 14.999 | 0.112 | 14.999 | 0.123 | > | | | 14.99 1 | 5.10 | 15.001 | 0.000 | 15.001 | 0.021 | 15.001 | 0.00 | 15.001 | 0.013 | 15.000 | 0.037 | 4.999 | 0.050 | > | | | | 0.01 | 0.003 | 0.002 | 0.001 | 0.001 | 0.003 | 0.00 | 0.005 | 0.001 | 0.004 | 0.005 | 0.005 | 0.001 | > | | • | -0.01 | 0.01 | 0.003 | 0. Y02 | 0.001 | 100.0 | 0.003 | 0.00 | 0.001 | 0.001 | 0.003 | 0.001 | 0.005 | 0.001 | > | | SS | <u> </u> | 5.0 | -0.188 | 0.533 | -0.050 | 0.004 | -0.053 | 0.013 | -0.047 | 0.029 | -0.039 | 0.034 | -0.032 | 900.0 | ٧n | | Ē | | | 2.334 | 0.140 | 2.095 | 0.119 | 2.265 | 0.104 | 1.861 | 0.033 | 1.768 | 0.033 | 1.950 | 0.019 | > | | THE . | | | -1.533 | 0.103 | -1.671 | 0.113 | -1.774 | 0.124 | -2.072 | 0.041 | -1.845 | 0.081 | -2.444 | 0.051 | > | | <b>F</b> | <u> </u> | 150 | | | | | 533 | 9 | | | | | 456 | 54 | 2 | | PHL2 | = | 908 | | | | | 631 | 25 | | | | | 535 | 45 | SE | | ======================================= | Ž | 55 | | | | | 439 | 35 | | | | - <b></b> | 418 | 20 | as<br>Su | | PLK2 | <u> </u> | 8 | | | | | 554 | 78 | | | | | 895 | 8/ | as<br>E | | <u> </u> | | 220 | F | TEST NOT REQUIRED | REQUIREO | | 88 | 9 | = | EST NOT | TEST NOT REQUIRED | | 224 | <b>∞</b> | Z. | | THE | ŭ. | 520 | | | | | 147 | 12 | | | | | 325 | <b>∓</b> | SE. | | TEL. | | 220 | | | | | 122 | 8 | | | | | 220 | 3 | 3E | | TUR | 5 | 952 | | | | | 143 | 12 | | | | | 1901 | 7 | SE. | | <b>F</b> 3 | <u>~</u> | 8 | | | | | 756 | 105 | | | | | 536 | \$ | as<br>Se | | 7 | <u> </u> | \$ | | | | | 88 | 25 | | | | | 388 | 21. | SE. | | 74.5 | <u>~</u> | 8 | | | | | 617 | 3 | | | | | 958 | 8 | as<br>a | FIGURE 4. DEVICE INPUT PROTECTION NETWORKS were noted between the three lots of each manufacturer's device type. The chip surface of the Manufacturer A's Lot B and Lot C 4017 devices contained the identification number 5KF-A, while the Lot A devices contained the identification number 15KF. Other than this difference, the metallization and diffusion patterns in all three lots appeared identical. A summary of the major construction features noted in each device type is shown in Table 11. Complete results of these analyses, including schematics and chip topography are contained in Appendix A. Certain construction features that could impact life test results were noted in some of the manufacturer's device types. These included: a) Manufacturer B's package lead seal, b) Manufacturer A's wafer scribe technique, and c) Manufacturer D's die attach technique. The Manufacturer B ceramic/glass package with metal top and bottom is more susceptible to cracked lead seals during temperature cycling than the other packages [1]. Consequently, the inherent temperature cycling due to installing/removing devices for electrical testing during life testing could result in cracked lead seals and loss of hermeticity. This manufacturer had 92 4001 device failures which were leak tested and of the 46 leak test failures 27 or 58% were attributed to cracks in the package. The Manufacturer A die was laser scribed which could result in a build-up of silicon material at the scribe. This build-up of silicon increases the suspectibility of devices to fail due to wire-to-die shorts. Molten silicon could also be splattered on the die surface and be a contributiny factor to device failures. No evidence of laser scribe debris was observed on the surface of the devices examined. However, five of this manufacturer's devices did fail during accelerated life tests due to wire-to-die shorts caused by hillocks from the laser scribing. The Manufacturer D die is attached to the header with epoxy, and long-term exposure to high temperature can degrade the integrity of the die bond. There is also a danger that moisture in the epoxy can be released during high temperature exposure and be a contributing factor to device failures. Some of TABLE 11. MICROCIRCUIT CONSTRUCTION CHARACTERISTICS | | | | | | 9731 | LEAD MATERIALS | | SIB | CHIP CHANACTERISTICS | | WINE BY | | |---------------------------------------|-------------------------------|-------------------------------------------------------|-------------------------------------|------------|-------------------------------|----------------|------------------|-----------------|----------------------|------------|--------------------------|-----------------------| | F F | NAMES AND PARTY OF TAXABLE IN | PACKARE TITLE | PACKARE MATERIAL | TEO SEN | EITEIMAL | INTERNAL | TEAD FRAME | ATTACH | METALLIZATION | SCRIPE | al is | Ĭ | | | < | 14 PIR CERBIP | CERMIC | GLASS FRIT | SA/PB PLATES ALLOT 42 | ¥ | AT CLAD ALLOT 42 | AL/SI EUTECTIC | ¥ | USER | UL THASONIC | M.Thasenic M.Thasenic | | | | THE PIN CENURIC/ CENUMIC/AW PLATED METAL TOP & BOTTON | CERMIC/Au PLATED KOYAL TOP & BOTTON | SOLBER | AN PLATED KOYAR | ₹ | Aw CLAD KOYAR | Aw/S1 EUTECTIC | ē | HECHMICAL | ULTRASBILIC IN TRASBILIC | UL TRASONIC | | * L* | U | 14 PIN CENDIP | CERMANC | GLASS FRIT | AN PLATED ALLOT 42 | Ę | AN CLAD ALLOY 42 | Aw/S1 EUTECTIC | 2 | MECHANICAL | M. VRASQUIC M. TRASQUIC | M. Thásamic | | | • | RETAL TOP & BOTTOM | CERMIC/AN PLATED ROTTON | SOLDER | Aw PLATED KOVAR | ŧ | Au CLAB KOYAR | Aw/Si EUTECTIC | * | MECHANICAL | BLTRASONIC BLTRASONIC | IR TRASONIC | | # ( | U | 16 PIN COMIT | CENTRALC | QLASS FRIT | GLASS FRIT AN PLATED ALLOY 42 | ₹ | A1 CLAD ALLOY 42 | Au/S1 EUTECTIC | æ | MECHANICAL | M.Thasonic M.Thasonic | M. TOASONIC | | | ٥ | 16 PIR BRITION<br>MAZE | CERMIC/N1 PLATED EDWAR LED | SOLDER | NE PLATED KOVAR | ŧ | A1 CLAD KOVAR | Ag FILLES EPOXY | 8 | MECHANICAL | M.Thasonic M.Thasonic | W. Thassenic | | # # # # # # # # # # # # # # # # # # # | < | 41 MIN (114 91 | GENANIC | ALASS FRIT | SA/PB PLATED ALLOT 42 | ę. | A1 CLAD ALLOT 42 | Aw/SI EUTECTIC | ē | E SY | W.THASQUIC W.THASQUIC | M. Thussanic | | | 6 | 16 PIR BOTTER | CEMENTC/NS PLATED STORM LIN | SOLDER | HI PLATED KOYAR | ¥ | A CLAD KOYAR | Ag FILLED EPOST | Ą | RECOMMICAL | M.Thasgric M.Thasgric | M. Thassanic | the failure mechanisms exhibited by this manufacturer's devices could have been accelerated by moisture released from the epoxy. Seventy-three devices were subjected to Gas Mass Spectrometer Analysis. This analysis was performed by RADC and the percentage of water vapor content found within the devices is shown in Table 12. A water vapor content average of 3.0% was noted within the Manufacturer B 4013B devices while the Manufacturer C 4013B devices exhibited no traces of water. The life test results were inconclusive in determining the relationship between surface related mechanisms and water vapor content. #### 3.4 BIAS CIRCUIT EVALUATION Short term high temperature tests of two devices per lot of each manufacturers' device type were conducted to evaluate candidate bias circuits. The circuit evaluations were performed to verify that the following conditions existed: - a) That maximum rated voltage could be maintained across the device with minimal current at the accelerated test temperature. - b) That no abrupt change in output voltage state occurred over the anticipated range of life test temperatures, and - c) That thermal runaway did not occur at the maximum life test temperature. Results of the bias circuit evaluations were as follows: 3.4.1 <u>4001B Circuit Evaluation</u> - The results of evaluating three 4001B candidate bias circuits (A, B, and C) over the temperature range of 125°C through 275°C are shown in Figure 5. Each of the candidate bias circuits evaluated for the quadruple two-input NOR gate met the conditions stated above. Candidate Circuit A connected all inputs to $V_{DD}$ , Circuit C connected all inputs to $V_{SS}$ , and Circuit B connected one input of each NOR gate to $V_{DD}$ and the other to $V_{SS}$ . An equal number of positive and negative voltage gate oxide stresses was desirable in the CMOS devices, therefore, candidate Circuit B was selected for life test. The outputs of all NOR gates are low in this selection. TABLE 12. WATER VAPOR CONTENT - % | MANUFACTURER | DEVICE<br>TYPE | LOT | NO.<br>TESTED | %<br>Average | %<br>RANGE | |--------------|----------------|-----|---------------|--------------|------------| | A | 4001B | A | 1 | 1.3 | 1.3 | | 1 | | В | 3 | 1.9 | 1.0 - 3.0 | | | | С | 3 | 2.7 | 1.8 - 3.6 | | В | 4001B | A | 5 | 2.0 | 0.5 - 3.6 | | ļ | | В | 5 | 0 | 0 | | | | С | 3 | 0 | 0 | | | 4013B | A | 2 | 3.0 | 2.3 - 3.7 | | | | В | 5 | 0 | 0 | | | | С | 3 | 0.1 | 0 - 0.2 | | С | 4013B | A | 5 | 0 | 0 | | | | В | 4 | 0 | 0 | | | | С | 5 | 0 | 0 | | | MIL-M-38510/ | A | 5 | 0.2 | 0 - 0.8 | | | 05401 | В | 5 | 0.2 | 0 - 1.0 | | | (4008) | С | 5 | | 0 | | 0 | MIL-M-38510/ | A | 4 | 0.3 | 0.2 - 0.4 | | | 05401 | В | 5 | 0.2 | 0.1 - 0.3 | | | (4008) | С | 5 | 0.2 | 0.1 - 0.3 | NOTE: MIL-M-38510/05601 (4017) DEVICES WERE NOT INCLUDED IN THE ANALYSIS Average $\mathbf{I}_{\text{SS}}$ values of six devices - two devices from each of three lots. FIGURE 5. 4001B CANDIDATE BIAS CIRCUITS - 3.4.2 4013B Circuit Evaluation The results of evaluating three 4013B candidate bias circuits (A, B, and C) over the temperature range of 125°C through 275°C are as shown in Figure 6. No appreciable difference between the candidate bias circuits was observed. The selected bias circuit, Candidate B, provided a high voltage level at the Q outputs. For this output condition the reset input was connected to VDD and all other inputs are connected to ground. In each of the candidate bias configurations one-half of the device transistors were biased on, and none of the circuits has an advantage over the other, therefore, Circuit B was selected. Although the Manufacturer C devices drew excessive current in each of the candidate circuits at the maximum temperature of 275°C, a 250°C life test temperature was considered safe. The onset of the excessive current condition was not observed until 265°C. - 3.4.3 <u>MIL-M-38510/05401 (4008) Circuit Evaluation</u> The results of the 4008 circuit evaluation tests are shown in Figure 7. These results indicated no significant difference in each of the three candidate bias circuits (A, B, and C). In each circuit the output voltages remained stable while the input currents were approximately equal. Circuit C with one modification was selected as the bias circuit for step-stress and life testing, since the modified Circuit C (Figure 8) provides all possible voltage stress combinations on the input stages of the adders. Since both manufacturer's devices exhibited excessive current at 275°C, the maximum life test temperature was limited to 250°C. At 200°C, one Manufacturer D Lot A device did draw approximately three times the current of the other five devices on test and exhibited failed $I_{SS}$ and $V_{OH}$ parameters after cool-down to room temperature. However, analysis of this device indicated that the failed parameter values were not the result of excessive stresses induced by the bias circuit. 3.4.4 <u>MIL-M-38510/05601 (4017) Circuit Evaluation</u> - The results of the 4017 candidate bias circuit evaluation test are shown in Figure 9. Three candidate circuits (A, B, and C) were evaluated and the output voltage levels remained stable over the temperature range of 25°C to 260°C in each of the three circuits. However, Circuit A is the only circuit that provides control over <sup>\*</sup>THERMAL RUNAWAY Average $I_{\mbox{\footnotesize{SS}}}$ values of six devices – two devices from each of three lots. FIGURE 6. 4013B CANDIDATE BIAS CIRCUITS # \*THERMAL RUNAWAY Average $I_{\mbox{\footnotesize{SS}}}$ values of six devices - two devices from each of three lots FIGURE 7. MIL-M-38510/05401 (4008) CANDIDATE BIAS CIRCUITS 1. THE ABOVE CIRCUIT DIFFERS FROM CIRCUIT C SHOWN IN FIGURE 7 BY THE CONNECTION AT THE A1 (PIN 7) INPUT. IN CIRCUIT C, A1 IS CONNECTED TO $v_{CC}$ AND ALL OTHER INPUTS ARE THE SAME. FIGURE 8. MIL-M-38510/05401 (4008) PREFERRED CIRCUIT <sup>\*</sup> THERMAL RUNAWAY. AVERAGE $\mathbf{I}_{\text{SS}}$ values of SIX devices - Two devices from each of three Lots. FIGURE 9. MIL-M-38510/05601 (4017) CANDIDATE BIAS CIRCUITS the output logic levels. Output control is established in Circuit A by placing the reset input at +15 VDC (Logic 1). In circuits B and C, the reset input is grounded (Logic 0), and the logic levels of the outputs are not controlled. Thus the output logic levels appear in a random fashion upon application of device voltages. Since it is desirable to have voltage stress conditions on all devices that are repeatable after each set of electrical measurements, Circuit A is the only acceptable circuit. The maximum temperature at which devices could be safely operated in Circuit A was determined from the device current ( $I_{SS}$ ) – temperature characteristics. At ambient temperatures of 250°C and below, device current averages were below 4 nA. These current levels were considered acceptable. However, above 270°C the Manufacturer A devices experienced thermal runaway. Thus, the maximum life test temperature was limited to 250°C. #### 3.5 STEP STRESS TESTS After the selection of a bias configuration, 30 devices (ten per lot) of each manufacturer's device type were subjected to step stress testing. These tests were performed to further evaluate the bias configurations and to obtain additional data on device failures for the final determination of accelerated life test conditions. Each manufacturer's devices were operated in the selected bias configuration for 16 hours in a test oven at 175°C. After 16 hours of operation at 175°C, devices were allowed to cool-down under bias, and electrical testing was performed at 25°C. Surviving devices were returned to test at an ambient temperature of 200°C for an additional 16 hours of operation. This sequence was repeated in 25°C increments until a temperature of 275°C was reached, or until all surviving devices experienced thermal runaway. A summary of the step stress test results for all device types is shown in Table 13. Brief discussions of the test results for each device type are provided in the following paragraphs. 3.5.1 <u>4001B Step Stress Results</u> - A total of ten (four Lot A, six Lot B, and zero Lot C) Manufacturer A 4001Bs failed during the step stress test. Nine of the failed devices exhibited excessive $I_{SS}$ due to a bake recoverable surface instability mechanism. One device failed $I_{SS}$ , $V_{OL}$ , and $V_{OH}$ and the TABLE 13. STEP STRESS RESULTS | | | | | CUMULATI | YE NO. OF | FAILURES | | |-----------|-------------------|-------------|-----------------|-----------------|-----------------|-----------------|-----------------| | PART TYPE | MANUFACT-<br>URER | LOT | 175°C/<br>16 HR | 200°C/<br>32 HR | 225°C/<br>48 HR | 250°C/<br>64 HR | 275°C/<br>80 HR | | 40018 | A | A | ١ | 1 | 1 | 1 | 4 | | | | 8 | 0 | 0 | 0 | 3 | 6 | | | | С | 0 | 0 | 0 | 0 | 0 | | | 8 | A | 0 | 0 | 0 | 1 device 🐴 | 6 | | | | В | 0 | 0 | 0 | 0 | 0 | | | - | С | 0 | 0 | 0 | 0 | 2 🛕 | | 4013B | С | A | 1 | 1 | 1 | 2 | 2 | | | | 8 | 0 | 0 | 0 | 0 | 2 | | | | ε | 2 | 2 | 2 | 2 | 2 | | | 8 | A | 0 | 0 | 0 | 0 | 0 | | | | В | 1 | 1 | 1 | 2 | 2 | | | | С | 0 | 0 | 0 | 0 | 1 | | 4008 | С | A | 0 | ; <u>A</u> | 1 | 2 🖄 | $\triangle$ | | | | B <u>∕3</u> | 0 | 0 | 0 | 0 | | | | | С | 0 | 0 | 0 | 0 | | | | D | A | 0 | 0 | 0 | 0 | | | | | В | 0 | 1 | 1 | 1 | | | | | С | 0 | 0 | 12 | 1 | | | 4017 | A | A | 0 | 0 | 0 | 0 | 1 4 | | | | В | 0 | 0 | 0 | 0 | 0 | | | | С | 0 | 0 | 0 | 0 | 0 | | | (197) | A | 0 | 0 | 0 | 2 🛕 | <b>A</b> 4 | | | | В | 0 | 0 | 0 | 0. | ٥ | | | | С | 1 | 2 | 9 | 10 | 10 🗿 | TEN DEVICES PER LOT INTO TEST. ⚠ DEVICES DREW EXCESSIVE CURRENT, TEST TERMINATED. A DEVICES INADVERTENTLY REMOVED FROM TEST. ⚠ EIGHT DEVICES INTO TEST. A FAILED DUE TO TEST ANOMALIES. DEVICES DREW EXCESSIVE CHRRENT/ TEST PERFORMED AT 260°C. cause of failure was not determined. A total of eight (six Lot A, zero Lot B, and two Lot C) Manufacturer B 4001Bs failed during the test. The two Lot C failures and one of the Lot A failures were due to melted or migrated open metallization caused by test anomalies. The remaining five Lot A failures exhibited excessive $I_{SS}$ due to a bake recoverable surface instability mechanism. All of the lots were considered to be a typical production lot, however, based on failure rates shown in Table 13, the Manufacturer A Lot C and the Manufacturer B Lots B and C were expected to, and did exhibit better aging characteristics than the other lots during life testing. In addition, none of the lots exhibited a high percentage of failures at the 250°C step. Therefore, life testing at 250°C with an initial measurement point at four hours was considered reasonable. 3.5.2 <u>4013B Step Stress Results</u> - A total of six (two Lot A, two Lot B, and two Lot C) Manufacturer C devices failed during step stress test. All failed devices exhibited excessive $I_{SS}$ of which four (two Lot A and two Lot B) failures were attributed to bake recoverable surface mechanisms. The two Lot C device failures were due to a degraded drain junction in a n-channel transistor caused by a mask misalignment. A total of three (zero Lot A, two Lot B, and one Lot C) Manufacturer B devices failed during step stress. All three devices exhibited excessive $I_{SS}$ which was attributed to a bake recoverable surface related mechanism. None of the lots exhibited abnormal failure distributions, and 250°C was considered a reasonable maximum life test temperature. 3.5.3 <u>MIL-M-38510/05401 (4008) Step Stress Results</u> - One Manufacturer D (Lot B) device failure was noted during step stress evaluation, and the single failure was due to excessive $I_{IH1}$ . The failed $I_{IH1}$ parameter was attributed to bulk degradation of an input protection diode due to electrical overstress caused by a defective test fixture. No failures occurred in the remaining Manufacturer D (Lot A and Lot C) and Manufacturer C (Lot A, Lot B, and Lot C) devices during step stress evaluations. However, the devices did draw excessive current at 275°C, and the maximum life test temperature was limited to 250°C. 3.5.4 <u>MIL-M-38510/05601 (4017) Step Stress Results</u> - One Manufacturer A (Lot A) device failure was noted during step stress evaluation. This device failed an $I_{SS}$ parameter which was found to be due to a bake-recoverable surface instability mechanism. Fourteen Manufacturer D (four Lot A, zero Lot B, and ten Lot C) devices failed during step stress evaluation. Nine of the Lot C devices failed an $I_{SS}$ parameter and like the Manufacturer A device, these failures were due to a bake recoverable surface instability mechanism. One Lot C device which failed $V_{OH}$ and $V_{OL}$ parameters was not bake recoverable. The remaining four Lot A device failures were due to excessive $I_{IH}$ which was attributed to degradation of an input protection diode. This degradation was found to be due to electrical overstress caused by a defective test fixture. # 3.6 JUNCTION TEMPERATURE DETERMINATIONS Upon completion of the bias circuit evaluation and step stress tests, the maximum junction temperatures that would be experienced during life testing were determined for each manufacturer's device type. The forward voltage of a substrate diode, which is a function of temperature, was used to determine device junction temperatures. Ambient temperatures and circuit configurations during the time junction temperature measurements were being performed were consistent with expected accelerated life test conditions. A MDAC-St. Louis thermal resistance tester was used to make the substrate diode forward voltage measurements. This tester permits the life test bias conditions to be established on the device under test for 99.9% of the time and only briefly (1 millisecond) forward biases the substrate diode. The largest $\Delta T_{ij}$ calculated for all of the device types was only 3.6°C. The calculated junction temperature for each device type at each life test temperature is included in the summary of life test conditions contained in Section 5.0. # 4.0 LOT ACCEPTANCE TESTS #### 4.1 TEST DESCRIPTION The Lot Acceptance Tests were performed to verify the acceptability of MIL-STD-883, Method 5005.5, as an effective method for the screening of CMOS devices for Class S applications. The specified MIL-STD-883 test requires MIL-M-38510 subgroups A1, A2, and A3 electrical tests at the 120 hour point and full subgroup A electrical tests at the 250 hour point. This test is a dual gate test of 40 devices with the following accept reject criteria: at gate 1, the 120 hour point, failures are limited to 20 percent or fewer of the test sample, at gate 2 the 250 hour point, the failures are limited to 40 percent of the test sample. A particular lot must pass both gates to the above criteria in order to be accepted. #### 4.2 TEST RESULTS Forty devices of one lot (labeled Lot C) from each manufacturer's device type were subjected to the full lot acceptance test. The devices were operated in the previously selected accelerated life test circuit at 250°C and were electrically tested per the specification at the 120 and 250 hour points. The results of these tests are shown in Table 14. Also, in order to correlate the life test data and the Lot Acceptance data, group Al, A2, and A3 electrical tests were performed on the 250°C Lot A and B life tests devices at the 120 and 250 hour points. Since all but one of the Lot C acceptance test failures were detected in the group Al, A2 and A3 electrical test, it is valid to compare the 250°C life test data with the Lot C acceptance test data. A table comparing the results of these tests with respect to the MIL-STD-883, Method 5005.5 criteria, is shown in Table 15. Examination of the table shows that 37.5 percent of the lots would fail the lot acceptance criteria. With the exception of the M38510/05401 (4008) devices, there appears to be a large difference between different lots of the same manufacturer. The largest number of failures occurred in Manufacturer D's M38510/05601 (4017) test samples. Over two-thirds of these devices failed the lot acceptance criteria. The correlation of this data and the accelerated life test results is contained in detail in Section 7.0. TABLE 14. LOT ACCEPTANCE TEST RESULTS | | | | | | | | NU.'S | ER 0 | T. | 1LUR | ES AT ME | NUI'YER OF FAILURES AT MEASUREMENT TIME | NT TIME | | | | | | |----------------------------|------------|----------|-----|------|-----|------------------|---------|------|------|------------------|----------|-----------------------------------------|-----------|-----|-----|----------------------|----------|-------------| | | | | | | 120 | 120 HOURS | \$ | | | | | 250 | 250 HOURS | | | | | TOTAL MO. | | DEVICE | r<br>T | <u> </u> | QTY | | PAR | DC<br>PARAMETRIC | AIC SIX | | PARA | DC<br>PARAMETRIC | 2 | Q. | TRUTH | | PAR | TIHING<br>PARAMETERS | G<br>ERS | OF FAILURES | | | | | | V | Ξ | ၁ | TOTAL | < | Ξ | U | TOTAL | | TABLE | A | н | ပ | TOTAL | | | 1005 | < | ပ | 40 | | 4 | 0 | 5 | 0 | 0 | 0 | 0 | 0 | N/A | 0 | • | 0 | 0 | ĸ | | | æ | ပ | 40 | 4 | 0 | 0 | 4 | ю | 2 | 2 | m | 0 | N/A | 0 | 0 | 0 | 0 | 2 | | 40:3 | ပ | ပ | 70 | 9 | 0 | 0 | 9 | (2 | 0 | 0 | 3 | 0 | 0 | 0 | ٥ | 0 | ٥ | 6 | | | æ | ပ | 0, | က | 2 | 0 | νo | 6 | _ | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 15 | | MS3500<br>/05401<br>(4008) | ၁ | ပပ | 40 | 0 4 | 0 | 0 0 | 0 7 | 1 | 1 | 1 0 | - 8 | 0 0 | 0 | - c | - 0 | - 0 | - 0 | 1, .<br>15 | | H30510<br>/05601<br>(4017) | <b>A</b> G | ບບ | 40 | 2 39 | 0 0 | 00 | 2 39 | ∘ 🤞 | 0 - | 0 1 | 0 1 | 0 0 | 0 0 | - 0 | 00 | 0 0 | ° o | 39 | TEST PERFORMED AT 120 HOURS. TEST TERMINATED AT 120 HOURS. DYNAMIC TESTS PERFORMED ON THE ONE REMAINING GOOD DEVICE. A = AMBIENT (25°C) H = HOT (125°C) C = COLD (-55°C) TABLE 15. LOT ACCEPTANCE COMPARISON | OEVICE | MANUFACTURER | LOT | QUANTITY<br>ON | CUMULATIVE | FAILURES | MIL-STD<br>METHOO | | |------------------|--------------|----------|----------------|------------|----------|-------------------|---------| | | | | TEST | 120 HR | 250 HR | GATE 1 | GATE 27 | | 4001 | A | A | 40 | 24 | 26 | FAIL | FAIL | | | | В | 40 | 27 | 31 | FAIL | FAIL | | | | С | 40 | 5 | 5 | PASS | PASS | | | В | A | 40 | 25 | 35 | FAIL | FAIL | | | | В | 40 | 0 | 3 | PASS | PASS | | | | C | 40 | 4 - | 7 | PASS | PASS | | 4013 | С | A | 39 | 8 | 9 | FAIL | PASS | | | | В | 40 | 10 | 13 | FAIL | PASS | | | | C | 40 | 6 | 9 | PASS | PASS | | | В | A | 40 | 0 | 1 | PASS | PASS | | | | В | 40 | 3 | 3 | PASS | PASS | | | | C | 40 | 5 | 15 | PASS | PASS | | M38510 | С | A | 40 | 3 | 3 | PASS | PASS | | /05401<br>(4008) | | В | 38 | . 1 | 1 | PASS | PASS | | (4000) | ] | C | 40 | 0 | 1 | PASS | PASS | | | ם | A | 40 | 3 | 10 | PASS | PASS | | | | В | 40 | 8 | 11 | PASS | PASS | | | | <u> </u> | 40 | 7 | 15 | PASS | PASS | | M38510 | A | A | 40 | 10 | l 11 | FAIL | PASS | | /05601<br>(4017) | | В | 40 | 4 | 4 | PASS | PASS | | (40) | | С | 40 | 2 | 3 | PASS | PASS | | | ۵ | A | 40 | 7 | 25 | PASS | FAIL | | | | В | 40 . | 10 | 18 | FAIL | FAIL | | | | C | 40 | 39 | 39 👿 | FAIL | FAIL | | | | | | | | | | | | L | | L | | <u> </u> | 1 | | f V FAILURES LIMITEO TO 20% OF TEST SAMPLE. FAILURES LIMITED TO 40% OF TEST SAMPLE. TEST TERMINATED AT 120 HOURS. ## 5.0 LIFE TESTS #### 5.1 LIFE TEST CONDITIONS The life tests conducted consisted of: a) a MIL-STD-883, 125°C, 4,000 hour life test, b) a 250°C, 4,000 hour Accelerated Life Test, and c) a 225°C, 4,000 hour Accelerated Life Test. In addition, selected 4001 and 4013 125°C and accelerated life tests were extended to 6,000 hours. The allocation of devices for each test is shown in Table 16. A summary of the life test conditions is shown in Figures 10 through 13 for each device type. The bias conditions were the same for all lots of each device type, and with the exception on the Manufacturer A 4017 devices, the resultant power dissipated in the devices was similar. The Manufacturer A Lot A 4017 devices had a different identification number on the chip surface, as was noted in Section 3.3, than the other two lots from the same Manufacturer. The Lot A device had a 7609 date code, the Lot B device had a 7628 date code, and the Lot C device a 7643 date code. The power dissipated in the Lot A devices was an order of magnitude greater than the other two lots. The construction analysis revealed no difference in layout or processing that would account for the anomoly. The sequence for performing life tests is shown in Figure 14. The schedule for electrical parameter measurement is shown in Table 3. #### 5.2 LIFE TEST RESULTS All long term life tests, with the exception of one test cell, were continued to at least the 4,000 hour point or to the 65% failure level. Several of the 4001 and 4013 life tests which experienced low failure rates were extended to 6,000 hours. One test cell, the Manufacturer A 4017, Lot B, 250°C cell, was terminated early at the 3,000 hour point with only 18% failures to permit timely program completion. The results of the life tests are summarized in Tables 1? through 20. These tables show the cumulative number of devices failing the interim and final electrical tests. Examination of these tables shows that the 125°C life test resulted in only a total of 6% failures, with the worst case test cell exhibiting less than 18% failures. The long term high temperature accelerated life tests resulted in 63% of the total devices failing. Figure 15 shows the percentage of devices failed by part type, manufacturer, and lot. TABLE 16. ALLOCATION OF DEVICES | | | | | | EST | | |--------|-----|-------------|-----------------------------------|---------------------------|---------------------------|---------------------------| | 0EVICE | MFR | LOT | 250°C, 250 HOUR<br>LOT ACCEPTANCE | MIL-STO-883<br>125°C LIFE | 225°C ACCELERATEO<br>LIFE | 250°C ACCELERATEO<br>LIFE | | 4001 | A | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40 | | | В | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40<br>- | | 4013 | С | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 38<br>40<br>- | 39<br>40<br>- | | | В | A<br>B<br>C | -<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40<br>- | | 4008 | c | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 40<br>38 | 40<br>38 | | | 0 | A<br>B<br>C | -<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40<br>- | | 4017 | A | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40 | | | 0 | A<br>B<br>C | -<br>-<br>40 | 20<br>20<br>- | 40<br>40<br>- | 40<br>40 | | MANUFACTURER | TA<br>AMBIENT<br>TEMPERATURE<br>(°C) | LOT | V <sub>DD</sub><br>DEVICE<br>VOLTAGE<br>(VOLTS) | ISS<br>DEVICE<br>CURRENT<br>(MICRO AMPS) | P <sub>d</sub><br>POMER<br>DISSIPATION<br>(MILLI WATTS) | JUNCTION TEMPERATURE (°C) | |--------------|--------------------------------------|--------|-------------------------------------------------|------------------------------------------|---------------------------------------------------------|---------------------------| | Ą | 125 | A<br>8 | 18<br>18 | .6<br>.6 | .011<br>.011 | 127.2<br>126.7 | | | 225 | A<br>8 | 18 | 180<br>215 | 3.2<br>3.9 | 226.7<br>226.6 | | | 250 | A<br>8 | 18 | 636<br>753 | 11.4<br>13.5 | 252.4<br>252.4 | | 8 | 125 | C | 18<br>18<br>18<br>18 | 523<br>.4 | 9.4 | 252.0<br>127.4 | | | 225 | B<br>A | 18 | .4<br>.2<br>85<br>77 | .004<br>1.54 | 127.7<br>226.5 | | | 250 | 8<br>A | 18<br>18<br>18 | 322<br>283 | 1.39<br>5.8<br>5.1 | 226.3<br>251.8<br>251.6 | | + | | Č | 18 | 205 | 3.7 | 251.4 | DEVICE CONDITIONS ARE APPROXIMATE AVERAGE VALUES FIGURE 10. 4001B SUMMARY OF LIFE TEST CONDITIONS | MANUFACTURER | TA<br>AMBIENT<br>TEMPERATURE<br>(°C) | LOT | VDO<br>DEVICE<br>VOLTAGE<br>(VOLTS) | ISS<br>DEVICE<br>CURRENT<br>(MICRO AMPS) | P <sub>d</sub><br>POWER<br>OISSIPATION<br>(MILLI WATTS) | T <sub>J</sub><br>JUNCTION<br>TEMPERATURE<br>(°C) | |--------------|--------------------------------------|-----------------------|-------------------------------------|------------------------------------------|---------------------------------------------------------|---------------------------------------------------| | c | 125<br>225<br>250 | A<br>8<br>A<br>8 | 18<br>18<br>18<br>18<br>18 | .64<br>.25<br>270<br>216<br>1081 | .011<br>.005<br>4.8<br>3.9 | 125.0<br>125.0<br>225.2<br>225.2 | | B | 125 | B<br>C<br>A<br>8 | 18<br>18<br>18<br>18<br>18 | 962<br>927<br>.16<br>.25 | 19.0<br>15.2<br>16.3<br>.003<br>.005 | 250.5<br>250.6<br>250.5<br>125.1<br>125.1 | | | 250 | A<br>B<br>A<br>8<br>C | 18<br>18<br>18<br>18 | 153<br>544<br>608<br>526 | 2.8<br>9.7<br>10.8<br>9.4 | 225.2<br>225.2<br>250.5<br>250.6<br>250.6 | DEVICE CONDITIONS ARE APPROXIMATE AVERAGE VALUES FIGURE 11. 4013B SUMMARY OF LIFE TEST CONDITIONS | MANUFACTURER | TA<br>AMBIENT<br>TEMPERATURE<br>(°C) | LOT | VDD<br>DEVICE<br>VOLTAGE<br>(VOLTS) | TSS<br>DEVICE<br>CURRENT<br>(MICRO AMPS) | P <sub>d</sub><br>POMER<br>OISSIPATION<br>(MILLI MATTS) | T <sub>J</sub><br>JUNCTION<br>TEMPERATURE<br>(°C) | |--------------|--------------------------------------|-------------|-------------------------------------|------------------------------------------|---------------------------------------------------------|---------------------------------------------------| | Ç | 125 | A | 15 | .875 | .013 | 125.1 | | 1 | | 8 | 15 | 1.32 | .020 | 125.3 | | | 225 | A | 15 | 330 | 4.94 | 225.4 | | 1 | | 8 | 15 | 250 | 3.75 | 225.3 | | | 250 | A | 15 | 1181 | 17.5 | 250.6 | | | 1 | A<br>B<br>C | 15 | 954 | 14.3 | 250.6 | | <b>*</b> | | C | 15 | 1681 | 24.9 | 251.9 | | 0 | 125 | A | 15 | .32 | .005 | 126.1 | | ì | | A<br>B | 15 | .36 | .005 | 126.8 | | | 225 | A | 15 | 354 | 5.29 | 225.7 | | | | 8 | 15 | 390 | 5.84 | 225.6 | | | 250 | A | 15 | 1482 | 21.8 | 252.0 | | | | 8 | 15 | 1709 | 25.1 | 251.7 | | * | | C | 15 | 1838 | 27 | 251.7 | DEVICE CONDITIONS ARE APPROXIMATE AVERAGE VALUES FIGURE 12. MIL-M-38510/05401 (4008) SUMMARY OF LIFE TEST CONDITIONS | MANUFAC-<br>TURER | TA<br>AMBIENT<br>TEMPERATURE<br>(°C) | LOT | V <sub>DD</sub><br>DEVICE<br>VOLTAGE<br>(VOLTS) | 1<br>DEVICE<br>CURRENT<br>(µA) | Pd<br>POWER<br>DISSPIATION<br>(mW) | T <sub>J</sub> JUNCTION TEMPERATURE (°C) | |-------------------|--------------------------------------|--------|-------------------------------------------------|--------------------------------|------------------------------------|------------------------------------------| | î | 125 | A<br>B | 15 | 16.1 | 0.24 | 125.1<br>125.0 | | | 225 | A | | 2320 | 34.B | 226.2 | | | 250 | B<br>A | | 535<br>7845 | 8.03<br>118 | 225.5<br>253.6 | | | | B<br>C | | 1990<br>1910 | 29.9<br>28.7 | 251.3<br>251.6 | | U | 125 | A<br>B | | 0.1<br>0.2 | 0.00<br>0.00 | 125.0<br>125.0 | | | 225 | A<br>B | | 124<br>169 | 1.86<br>2.54 | 275.6<br>275.8 | | | 250 | A<br>B | | 525<br>63B | 7.88<br>10.3 | 251.0<br>251.1 | | | | С | 15 | 528 | 7.92 | 251.5 | IN VICE CONDITIONS ARE APPROXIMATE BY RAGE VALUES. TIGURE 13. MIL M - 30510/00601 (4017) SUMMARY OF THE HIST CONDITIONS FIGURE 14. - LIFE TESTING SEQUENCE TABLE 17. ACCELERATED LIFE TEST RESULTS - 4001 | • | 100 | 16. | HFR. | À | 9 | | | | 8 | MULAT | CUMULATIVE NO. OF FAILURES | OF FA | TLURE | 4.0 | | | | | |----------|------|-----|--------------|----|-----|---|---|----|----------|-------|----------------------------|----------|-------|---------|--------------------|------------|--------|----------| | | | | 3000<br>C00E | ; | | • | | 92 | 22 | 3 | W052 W021 | ₩2 | 200 | 1000 | 2000 | 4000 | V-WI3 | Vices | | <b>8</b> | LITY | < | < - | \$ | 250 | ~ | 9 | 13 | • | 22 | 72 | 22 | 92 | 56 | 82 | 53 | ప | | | | A112 | < | | 9 | 522 | _ | _ | _ | <b>C</b> | 9 | 21 | 15 | 17 | 19 | 20 | 23 | 23 | • | | | 0110 | < | | 8 | 125 | : | 1 | ; | ; | ; | • | 0 | 0 | 0 | 0 | 0 | ن<br>س | 0 | | | === | • | | \$ | 250 | | • | = | 2 | 72 | 12 | <u>.</u> | 25 | TESTING | IG TERM | TERM NATED | 1 | 1 | | | 2112 | • | | \$ | 225 | • | • | 6 | 9 | • | 12 | 8 | 22 | 52 | 33 | 37 | 37 | | | | 9110 | • | <b>→</b> | 2 | 125 | : | : | ; | ; | ; | _ | - | _ | _ | _ | - | _ | ~ | | | £ | < | 63 | Ç | 520 | | = | 13 | 12 | 22 | 52 | 35 | TES | 1MG TE | TESTING TERMINATED | - | • | • | | | M12 | < | | 2 | 225 | _ | ~ | 2 | 2 | 15 | 8 | 8 | 33 | TESTIS | TESTING TERM WATED | WATED | • | • | | | 200 | < | | ន | 2 | : | ; | -; | ; | : | 0 | • | _ | _ | 2 | 8 | ~ | <b>E</b> | | | = | • | | \$ | 250 | 0 | 0 | • | 0 | 0 | 0 | е | 2 | = | 11 | 52 | 52 | | | | 2114 | • | | \$ | 522 | 0 | 0 | 0 | _ | _ | _ | _ | - | е | Ю | 9 | • | 16 | | <b>→</b> | 5 | • | -> | 8 | 22 | i | 1 | ; | i | ; | 0 | 0 | 0 | 0 | - | <b>p</b> - | | | | | | | | | | - | | - | | | | | | | | | - | | A PARMETRIC TESTING PERFORMED AT 25°C, -55°C and 125°C AT THE 120, 250 AND FINAL HOUR POINTS. PARMETRIC TESTING PERFORMED AT 25°C ONLY AT ALL OTHER POINTS. TABLE 18. ACCELERATED LIFE TEST RESULTS - 4013 | Г | | <del></del> | | | | <del>, 7 11</del> . | | | | | | | | |----------------------------|--------------|-------------|--------|------|----------|---------------------|----------|--------------|----------|------|-------------|---------|------| | | 0009 | 8 | • | - | • | | • | _ | n | 0 | ೩ | · en | 0 | | | FINAL | 5 | 19 | _ | 37 | 22 | 6 | - | - | • | 5 | m | | | | 000 | 13 | 12 | _ | 36 | 23 | vo | _ | - | • | 7 | _ | 0 | | | 2000 | 15 | 6 | _ | . 35 | 19 | 9 | _ | _ | 0 | 9 | _ | 0 | | S | 1000 | 6 | | _ | 24 | 2 | 9 | - | 0 | 0 | 4 | _ | 0 | | CUMULATIVE NO. OF FAILURES | 200 | 6 | _ | - | 2 | = | un. | _ | 0 | 0 | n | _ | 0 | | 0. OF | 250 | 60 | _ | _ | 13 | 2 | N. | _ | 0 | 0 | m | _ | 0 | | IVE H | 120 2 | 80 | _ | _ | 2 | 46 | - | 0 | 0 | .0 | ·60 | | 0 | | MULA | হ | 7 | • | 1 | • | S | 1 | 0 | • | | <b>m</b> | _ | 1 | | 8 | 32 | 'n | 0 | | 60 | 4 | ŀ | 0 | 0 | ! | m | 0 | 1 | | | 16 | S | 0 | 1 | ~ | * | ! | 0 | 0 | 1 | <b>m</b> | 0 | 1 | | | 8 | * | 0 | | _ | * | ! | 0 | 0 | 1 | m | 0 | 1 | | | * | 4 | 0 | 1 | 60 | • | : | 0 | 0 | ! | m | 0 | 1 | | TEMP | | 250 | 225 | 125 | 250 | 225 | 125 | 250 | 522 | 125 | 520 | 522 | 125 | | Ž | , | 33 | 8 | 20 | <b>Q</b> | \$ | 8 | \$ | <b>Q</b> | 2 | \$ | 2 | 50 | | MFR. | <b>1</b> 000 | ۷- | ,<br>— | | | | ~> | <b>6</b> 0 - | | | | A 194 . | -> | | 101 | | < | < | < | • | • | <b>6</b> | < | < | < | • | 6 | 6 | | CELL | | A221 | A222 | 0220 | 8221 | B222 | 0220 | A421 | A422 | 0420 | <b>M</b> 21 | BM22 | D420 | | PART | | 4013 | | | | | | | - | | | | ·-> | A PARAMETRIC TESTING PERFORMED AT 25°C, -55°C AND 125°C AT THE 120, 250 AND FINAL HOUR POINTS. PARAMETRIC TESTING PERFORMED AT 25°C, ONLY AT ALL OTHER POINTS. TABLE 19. ACCELERATED LIFE TEST RESULTS - M38510/05401 (4008) | | ŀ | | 63,1 | | | | | | | ₩<br>CO<br>W | LATIVE | CUMULATIVE NO. OF FAILURES | FAIL | URES | • | | | |--------------|------|-----|------------|----------|----------|---|---|----|----------|--------------|--------------|----------------------------|----------|------|----------|------|-------| | PART | CELL | [0] | CODE | Y | TEN<br>P | 4 | 8 | 19 | 32 | 54 | <b>√</b> 821 | 250 | 200 | 900 | 2000 | 4000 | FINAL | | 4008 | A231 | ⋖ | υ <b>-</b> | 40 | 250 | 0 | 0 | 0 | 0 | 0 | 3 | 6 | 4 | _ | 14 | 23 | 25 | | | A232 | « | | 40 | 225 | 0 | 0 | _ | က | 4 | 9 | 9 | 9 | 9 | F | 15 | 8 | | | 0530 | 4 | | 20 | 125 | : | 1 | : | 1 | ; | 0 | • | ,_ | | - | 2 | 8 | | | 8231 | œ | | 38 | 250 | 0 | 0 | 0 | 0 | 0 | <u></u> | _ | ~ | 8 | 6 | 13 | 4 | | | 8232 | 80 | | 38 | 225 | 0 | 0 | 0 | 0 | 0 | <i></i> | ю | m | 4 | <b>.</b> | 9 | = | | | 0530 | 80 | -> | 20 | 125 | ŀ | : | i | ; | ; | 0 | - | <b>,</b> | _ | _ | _ | - | | | A331 | < | <u>م</u> - | <b>Q</b> | 250 | 0 | • | 0 | 0 | 0 | <b>м</b> | 2 | 18 | 39 | ; | ا۔ | 40 | | | A332 | ~ | | 40 | 225 | • | • | 0 | <b>,</b> | ~ | 'n | 80 | 0 | 17 | 30 | \$ | ; | | | 0330 | ¥ | | 20 | 125 | ; | ŀ | : | : | : | • | 0 | • | • | 0 | _ | ~ | | | B331 | 80 | | <b>Q</b> | 250 | _ | _ | 2 | 2 | 4 | <b>®</b> | | 37 | ; | 1 | : | 37 | | | 8332 | æ | | 9 | 522 | _ | _ | 2 | 2 | 2 | 2 | ∞ | 12 | 12 | 36 | ! | 0 | | <b>-&gt;</b> | 0330 | 8 | <b>→</b> | 20 | 125 | 1 | ; | : | : | ŀ | 0 | 0 | 0 | 0 | 0 | 0 | 'n | A Parametric testing performed at 25°C, -55°C and 125°C at the 120, 250 and final hour points. Parametric testing performed at 25°C only at all other points. TABLE 20. ACCELERATED LIFE TEST RESULTS - M38510/05601 (4017) | PART CELL | 1.01 | MFR. | AT. | TEMP | | | | ರ | UMULA | CUMULATIVE NO. OF FAILURES | . OF F | ATLUR | ES . | | | | |-----------|------|------|----------|------|---|---|----|----|-------|----------------------------|---------------|---------|------|----------|--------------|----------| | | | 3 | | | • | € | 16 | 32 | 64 | Vozi | 005 V052 V0Z1 | 200 | 1000 | 2000 | 4000 | FINALA | | 141 | < | < | \$ | 250 | ~ | ~ | ~ | ~ | ~ | ۶ | | | ň | 16 | <b>∞</b> | • | | 1142 | < | | \$ | 225 | | ~ | 8 | ~ | m | . " | . ~ | 9 | 2 = | <u> </u> | 92 | 9 2 | | 140 | < | | 20 | 125 | | | , | , | • | | ~ | 2 | . ~ | | 2 | . ~ | | 141 | 60 | | <b>Q</b> | 250 | 0 | 0 | 0 | 0 | _ | 4 | • | * | * | , 🕶 | ৰ্ | <b>.</b> | | 3142 | • | | \$ | 222 | _ | _ | _ | _ | | _ | _ | _ | 8 | 10 | <b>&amp;</b> | €0 | | 0140 | • | | 2 | 125 | • | , | 1 | 1 | • | 0 | 0 | 0 | • | | • | 0 | | A341 | < | >= | ę | 250 | - | 8 | m | | * | ^ | 22 | 5 | • | , | , | | | 1342 | < | | 9 | 522 | 0 | 0 | 0 | 0 | _ | m | 6 | <u></u> | 22 | <b>Q</b> | • | • | | 0340 | < | | 20 | 125 | | | • | , | , | _ | ~ | ~ | 8 | S | 9 | 9 | | 3 | • | | \$ | 520 | _ | ~ | ~ | ~ | 4 | 10 | 8 | 8 | , | , | • | 88 | | 1342 | 60 | | <b>2</b> | 225 | _ | _ | _ | _ | ~ | • | 0 | 12 | = | 37 | , | \$ | | 340 | 60 | | 20 | 125 | | 1 | • | , | • | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | > | | | | | | | | | | | | | | | PARAMETRIC TESTING PERFORMED AT 25°C, -55°C AND 125°C AT THE 120, 250 AND FINAL HOUR POINTS. PARAMETRIC TESTING PERFORMED AT 25°C ONLY AT ALL OTHER POINTS. 2 TERMINATED AT 3,000 HOUR POINT. <sup>\*</sup>TOTALS MADE AT TOTAL TIME FOR EACH PART TYPE. FIGURE 15. COMPARISON OF DEVICES FAILED DURING LONG TERM HIGH TEMPERATURE ACCELERATED TESTS ### 6.0 FAILURE ANALYSIS A total of sixty-eight (68) devices failed initial electrical tests. Because initial electrical failures are generally caused by subtle processing variations rather than any degradation mechanism, no formal analysis was performed on these devices. However, 62 of the failed devices were baked for 16 hours at 250°C and retested. Fifteen devices recovered, indicating that their failure was the result of a surface instability mechanism induced during processing or screening. The 47 devices that did not recover after the bake were delidded and examined optically. No device contained any obvious anomaly which could account for the failure. This indicated that these failures were probably caused by processing variations or by subtle defects. All step stress, lot acceptance, and life test failures were analyzed in detail and summaries of the failure analysis findings by device type and manufacturer are shown in Appendix D. The goal of the failure analysis was to determine the specific element or junction responsible for the failure symptoms and then establish the specific failure mode, mechanism, and the probable cause of failure. However, this goal was not always completely achieved in the case of surface related (recoverable) failures because of the nature of the failures and the complexity of the device types. For reasons detailed in Appendix D, the specific leaky transistor or junction could not always be pin-pointed, within the scope of this program, and therefore the specific failure mechanism, such as cation drift, charge separation, etc., could not be determined. Consequently, these failures are categorized in the general classification of surface instability. ### 7.0 DATA EVALUATION AND CORRELATIONS Evaluations and correlation of the data generated during the program were performed to determine microcircuit aging characteristics. This was accomplished through comparison of the failure modes observed in each test, plots of failure distributions, Arrhenius model evaluations, and calculations of use-temperature failure rates. The determination of failure distributions, Arrhenius model parameters and use-temperature failure rates generally followed published techniques [2], [3] and [4]. #### 7.1 FAILURE MECHANISM INDENTIFICATION The types of failure mechanisms which resulted in electrical parameter failures at 25°C during step stress, lot acceptance and life testing are shown by device lots in Tables 21 thru 24, and are summarized in Table 25. Seventy-eight failures were caused by test related problems (electrical overstress, open chassis solder joints, etc.). Of the remaining failures, 81% were due to surface related mechanisms. All of these failures most probably were caused by ionic contamination in or on the passivation layers. Sixteen percent (16%) of the failures were the result of package related mechanisms, lead (Pb) reduction and nickel migration. Two percent (2%) of the failures were undefined and 1% were due to miscellaneous mechanisms. A summary of the types of defects which initiated the mechanisms and the suspected causes of the defects is shown in Table 26. The absolute cause of failure in many instances could not be determined. Consequently many of the failures identified as process-related may ultimately or indirectly involve the design or materials of the part. Nevertheless, the failures attributed to process related problems probably can be reduced by a tightening of process controls. # 7.2 FAILURE TIME CALCULATION The failed devices exhibited out of tolerance parameter values or, in a few cases, catastrophic failures. At each measurement time, the values of the test parameters were recorded. After a device had failed, the failed parameter value and the previous nonfailed values of that parameter, with TABLE 21. SUMMARY OF THE 4001B 25°C ELECTRICAL FAILURES | FAILURE MECHANISMS | | MANUFAC | TURER A | MANUFACTURER B | | | | | | |-----------------------|-------|---------|---------|----------------|-------|-------|-------|-------|--| | | LOT A | LOT B | LOT C | TOTAL | LOT A | LOT B | LOT C | TOTAL | | | CATION DRIFT | 44 | 61 | 1 | 106 | 58 | 7 | - | 65 | | | CHARGE SEPARATION | • | 6 | - | 6 | - | • | - | | | | DENDRITE GROWTH | 6 | 5 | • | 11 | - | | • | | | | LOSS OF HERMETICITY | • | | - | - | 17 | 25 | 2 | 44 | | | AT WIRE SAG | 2 | 3 | - | 5 | • | • | • | • | | | ELECTRICAL OVERSTRESS | 1 | - | • | 1 | 1 | 8 | 7 | 16 | | | NONE (TEST ERROR) | 2 | 2 | • | 4 | 1 | • | - | 1 | | | UNDEFINED | 1 | • | - | 1 | • | - | | • | | | TOTAL | 56 | 77 | 1 | 134 | 77 | 40 | 9 | 126 | | TABLE 22. SUMMARY OF THE 4013B 25°C ELECTRICAL FAILURES | FAILURE MECHANISMS | | <b>MA</b> NUF AC | TURER B | | MANUFACTURER C | | | | | |-----------------------|-------|------------------|---------|--------|----------------|-------|-------|-------|--| | TATEORE BILCHARTSHO | LOT A | LOT B | LOT C | TOTAL. | LOT A | LOT B | LOT C | TOTAL | | | SURFACE INSTABILITY | 1 | 14 | 4 | 19 | 5 | 3 | - | 8 | | | CATION DRIFT | - | - | - | - | 6 | 59 | 8 | 73 | | | CHARGE SEPARATION | 1 | - | - | 1 | 7 | 5 | - | 12 | | | CHARGE ACCUMULATION | - | 4 | 8 | 12 | - | - | - | - | | | DENDRITE GROWTH | - | - | - | - | 12 | 2 | - | 14 | | | Al-Si ALLOYING | - | - | - | - | - | - | 2 | 2 | | | ELECTRICAL OVERSTRESS | - | - | - | · - | 2 | - | 1 | 3 | | | UNCEFINED | 2 | 4 | 1 | 7 | 1 | - | - | 1 | | | TOTAL | 4 | 22 | 13 | 39 | 33 | 69 | 11 | 113 | | TABLE 23. SUMMARY OF THE MIL-M-38510/05401 (4008) 25°C ELECTRICAL FAILURES | gar ja kulon ka anggang garang si si sa ang si kacamang menganan sa sa yangan si sa sa | | MANUFAC | TURER D | | MANUFACTURER C | | | | | | |----------------------------------------------------------------------------------------|-------|---------|---------|-------|----------------|-------|-------|-------|--|--| | FAILURE MECHANISMS | LOT A | LOT B | LOT C | TOTAL | LOT A | LOT B | LOT C | TOTAL | | | | SURFACE INSTABILITY | 58 | 54 | 2 | 114 | 26 | 8 | 1 | 35 | | | | CHARGE SEPARATION | 4 | 5 | 4 | 13 | 1 | 1 | _ | 2 | | | | DENDRITE GROWTH | - | - | - | - | 8 | 7 | - | 15 | | | | ELECTRICAL OVERSTRESS | 7 | 9 | 1 | 17 | - | | | - | | | | NONE (TEST ERROR) | 1 | - | 1 | 2 | 4 | 3 | - | 7 | | | | UNDEFINED | - | - | - | - | - | 1 | | 1 | | | | TOTAL | 70 | 68 | 8 | 146 | 39 | 20 | 1 | 60 | | | TABLE 24. SUMMARY OF THE MIL-M-38510/05601 (4017) 25°C ELECTRICAL FAILURES | FAILURE MECHANISMS | | MANUFAC | TURER A | | MANUFACTURER D | | | | | |-----------------------|-------|---------|---------|-------|----------------|-------|-------|-------|--| | PAILORE MEGMANISMS | LOT A | LOT B | LOT C | TOTAL | LOT A | LOT B | L01 C | TOTAL | | | SURFACE INSTABILITY | 12 | ᅬ | 1 | 14 | 23 | 30 | - | 53 | | | CATION DRIFT | 7 | 1 | - | 8 | - | 5 | 48 | 53 | | | CHARGE SEPARATION | - | - | - | - | 38 | 14 | - | 52 | | | DENDRITE GROWTH | 13 | 10 | - | 23 | - | - | - | - | | | NICKEL MIGRATION | . | - | - | - | 12 | 11 | - | 23 | | | ELECTRICAL OVERSTRESS | - | - | - | - | 8 | 14 | - | 22 | | | NONE (TEST ERROR) | 1 | - | - | 1 | 4 | - | - | 4 | | | UNDEFINED | 1 | | 2 | 3 | 3 | | 1 | 4 | | | TOTAL | 34 | 12 | 3 | 49 | 88 | 74 | 49 | 211 | | TABLE 25. FAILURE MECHANISMS SUMMARY OF THE 25°C ELECTRICAL FAILURES | | DEVICE TYPE | | | | | | | | | | | |-----------------------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | FAILURE MECHAMISMS | 40 | 4001 | | | 4008 | | 4017 | | TOTAL | | | | | MFR A | · R B | MFR B | MFR C | MFR D | MFR C | MFR A | MFR D | | | | | SURFACE INSTABILITY | - | - | 19 | 8 | 114 | 35 | 14 | 53 | 243 | | | | CATION DRIFT | 106 | 65 | - | 73 | - | - | 8 | 53 | 305 | | | | CHARGE SEPARATION | 6 | - | 1 | 12 | 13 | 2 | • | 52 | 86 | | | | CHARGE ACCUMULATION | - | - | 12 | - | - | - | - | - | 12 | | | | DENDRITE GROWTH | 11 | - | - | 14 | - | 15 | 23 | - | 63 | | | | NICKEL MIGRATION | - | - | - | • | • | - | - | 23 | 23 | | | | LOSS OF HERMETICITY | - | 44 | - | - | _ | - | - | - | 44 | | | | AT WIRE SAG | 5 | - | - | - | - | • | - | - | 5 | | | | A1-S1 ALLOYING | - | _ | • | 2 | • | | • | - | 2 | | | | ELECTRICAL OVERSTRESS | 1 | 16 | - | 3 | 17 | • | - | 22 | 59 | | | | NONE (TEST ERROR) | 4 | 1 | - | - | 2 | 7 | 1 | 4 | 19 | | | | UNDEFINED | 1 | - | 7 | 1 | - | 1 | 3 | 4 | 17 | | | | TOTAL | 134 | 126 | 39 | 113 | 146 | 60 | 49 | 211 | 678 | | | TABLE 26. SUMMARY OF DEFECTS/CAUSES OF THE 25°C ELECTRICAL FAILURES | DEFECT - | 40 | 001 | 40 | 13 | 40 | 17 | 40 | 08 | TOTALS | |--------------------------------------------------------------------------------------|------------------------------------|--------------------------|-----------------------------|------------------------------|------------------------------|--------------------------------|--------------------------|------------------------------|----------------------------------------| | | MFR A | MFR B | MFR B | MFR_C | MFR A | MFR D | MFR D | MFR C | TOTALS | | SURFACE PACKAGE DIE (SCRIBE) OXIDE (MASK) ELEUTRICAL OVERSTRESS TEST ERROR UNDEFINED | 112<br>11<br>5<br>-<br>1<br>4<br>1 | 65<br>44<br>-<br>16<br>1 | 32<br>-<br>-<br>-<br>-<br>7 | 93<br>14<br>-<br>2<br>3<br>- | 22<br>23<br>-<br>-<br>1<br>3 | 158<br>23<br>-<br>22<br>4<br>4 | 127<br>-<br>-<br>17<br>2 | 37<br>15<br>-<br>-<br>7<br>1 | 646<br>130<br>5<br>2<br>59<br>19<br>17 | | TOTAL | 134 | 126 | 39 | 113 | 49 | 211 | 146 | 60 | 878 | | CAUSE CATEGORY PROCESS | 112 | 65 | 32 | 93 | 22 | 158 | 127 | 37 | 646 | | MATERIALS<br>WORKMANSHIP<br>DESIGN<br>TEST<br>UNDEFINED | 11<br>5<br>-<br>5<br>1 | 18<br>26<br>17 | 7 | 14<br>2<br>-<br>3<br>1 | 23 | 23<br>26<br>4 | 19 | 15<br>-<br>7<br>1 | 63<br>48<br>26<br>78<br>17 | the corresponding measurement times were used to generate an empirical equation that related time to the parameter value. Solving the empirical equation, using the failed parameter limit provided an interpolated estimate of the actual failure time. When a device exhibited more than one failed parameter, the parameter which was related to the primary failure mechanism was used. Various equations were evaluated in an attempt to provide a good fit to the data points. Interpolation of the estimated failure time was made on all devices using a linear equation with the parameter value versus test measurement times, and versus the natural logarithm of the test measurement times. Also, interpolations were made using a quadratic equation with the parameter value versus the actual, and versus the natural logarithm of the test measurement times [5]. For the out-of-tolerance failures, the three point logarithmic quadratic equation method seemed to provide the best For those failures where there was a sudden shift in the data, such as for a catastrophic failure, the above methods did not provide a good fit to the data, and the midpoint between the two electrical measurement times was used. # 7.3 FAILURE DISTRIBUTIONS Distributions of the times to failure were determined for each lot of each manufacturer's device type whenever sufficient data was available. Those failures due to test related problems, and due to life test fixture related problems were not included in the distributions. Also not included in the distributions were the 125°C and -55°C failures that did not subsequently fail at 25°C. They were not included in these particular distributions because measurements were not made at -55°C and 125°C at every measurement. Only a few of the devices exhibited sufficient failures during the 4000 hour MIL-STD-883 125°C life test to determine a failure distribution. The failure time distributions were originally assumed to be bimodal distributions that could be represented by two single lognormal distributions [6]: an early distribution of failures (Freak), and a later distribution of failures (Main). This bimodal distribution is: $$Cdf \{life\}_{TOTAL} = \left\{ \frac{1}{\sigma_F \sqrt{2\pi}} \int_0^t \frac{1}{t}, \exp \left\{ -\frac{(\ln t' - \mu_F)^2}{2\sigma_F^2} \right\} dt' \right\}$$ $$+ \left\{ \frac{1}{\sigma_M \sqrt{2\pi}} \int_0^t \frac{1}{t}, \exp \left\{ -\frac{(\ln t' - \mu_M)^2}{2\sigma_M^2} \right\} dt' \right\}$$ $$(x_F)$$ $$(1)$$ where: $\mu_E = \ln$ (median life of the Freak Distribution) $\sigma_c$ = standard deviation of the Freak Distribution $\mu_{M}$ = ln (median life of the Main Distribution) $\sigma_{\rm M}$ = standard deviation of the Main Distribution %F = the percentage of the total population that is described by the Freak Distribution $%_{M}$ = the percentage of the total population that is described by the Main Distribution t = use time The bimodal distribution was initially fitted using a graphical method [3], [4]. Then the graphic result was used with equation (1) and the calculated probability was compared to the test probability at each failure time. From this starting point, the values of the unknowns in equation (1) were iterated and the probabilities compared until plots of the resulting equation appeared to provide good representations of the observed data. 7.3.1 <u>4001B Failure Distributions</u> - The predominant failure mechanism for the Manufacturer A 4001 devices was excessive $I_{DSS}$ current, probably caused by cation contamination. This mechanism predominated in both lots. The Lot B devices also exhibited a few failures due to a degraded input-to- $V_{SS}$ protection diode, probably caused by mobile ions in or on a passivation layer. These two mechanisms are both surface related and the combined failure distributions for these mechanisms are shown in Figure 16. The failures due MANUFACTURER A 40018 FAILURE DISTRIBUTION PLOTS - SURFACE RELATED FIGURE 16. to dendrite growth, a package related mechanism, were not included in the failure distributions and did not exhibit sufficient failures to plot separately. Also not included were the failures due to wire-to-die shorts caused by hillocks from the laser scribing. This mechanism is primarily a temperature cycling mechanism and not a time-temperature related mechanism. The curves of Manufacturer A's Lot A 4001B device seem to indicate the possibility of a bimodal distribution, but there is insufficient data to make a determination of the Main median life. The early or Freak population represents an average of 61% of the Lot A devices. The Lot B devices exhibited a single lognormal distribution. Thirty-five percent of Manufacturer B's 4001B failures were due to loss of hermeticity, and since this is a temperature cycling mechanism, the devices were not included in the failure distribution plots. Fifteen of the remaining sixty-four failures were delidded without being leak tested to avoid affecting their leakage currents. These devices exhibited the same failure symptoms as the hermetic devices, and were included in the failure distributions. The primary failure mechanism for the hermetic devices was determined to be cation drift or charge separation caused by contamination in the passivation layer. The failure distributions for this mechanism are shown in Figure 17. Both lots of devices tended to exhibit a bimodal failure distribution, but the Lot B devices had only a few hermetic devices remaining, and the failure distributions are best estimates of the actual distributions. There were also three lot A failures in the MIL-STD-883 life test which were due to the same mechanism, and this distribution is shown in Figure 18. 7.3.2 $\underline{4013B\ Failure\ Distributions}$ - The predominant failure symptom of the Manufacturer B's 4013B devices was excessive device current ( $I_{SS}$ ). This failure symptom was exhibited by 84% of Manufacture B's failed devices . Eighty-one percent of the $I_{SS}$ failures were reversible, indicative of surface related mechanisms. However, the devices failed various combinations of the three $I_{SS}$ tests, and this indicated several failure modes. Seven ćIJ FIGURE 17. MANUFACTURER B 4001B FAILURE DISTRIBUTIONS - SURFACE RELATED FIGURE 18. MANUFACTURER B LOT A 4001B 125°C FAILURE DISTRIBUTION - SURFACE RELATED devices failing $I_{SS}$ were not bake recoverable, but failure analyses did not determine the exact failure mechanism. One device also failed $I_{IL1}$ due to charge separation, also a surface related mechanism. Only one Manufacturer B life test cell (250°C - Lot B) exhibited sufficient failures to generate a failure distribution plot, and this plot is shown in Figure 19. The only failures excluded from this distribution were the 125°C only failures. The distribution plot suggests a bimodal distribution with 92% of devices in the Main population. However, there was insufficient Freak population failure time resolution to determine the median life or the standard deviation of the Freak population. The Manufacturer C 4013 devices exhibited several surface related mechanisms. The devices also exhibited a few failures due to a package related mechanism, the shorting of a pin to the header caused by dendrite growth. There were insufficient dendrite growth failures to plot a failure distribution. All surface related mechanisms were combined to plot the failure distributions shown in Figure 20. The Lot A devices exhibited a bimodal failure distribution with 12% to 25% of the devices in the Freak population. The Main population had a median life of approximately 10,000 hours at 250°C, but the Main failure distribution could not be determined for the 225°C devices. The Lot B devices also exhibited a bimodal distribution and in this case the Freak population median life accounted for an average of 18% of the population, and the Freak median life was 2.0 hours at 250°C and 2.5 hours at 225°C. The MIL-STD-883 125°C life test of Manufacturer C's 4013 devices also generated sufficient failures to determine a failure distribution for the Freak population. This distribution is shown in Figure 21. 7.3.3 MIL-M-38510/05401 (4008) Failure Distribution - The Manufacturer D MIL-M-38510/05401 (4008) devices exhibited two surface related mechanisms. The largest group of failures was attributed to surface instability caused by ionic contamination. The other valid test failures were attributed to charge separation in an input protection diode, also caused by ionic contamination. The failure distributions for the surface related mechanisms, shown FIGURE 19. MANUFACTURER B 4013B FAILURE DISTRIBUTION - SURFACE RELATED FIGURE 20. MANUFACTURER C 4013B FAILURE DISTRIBUTIONS - SURFACE RELATED FIGURE 21. MANUFACTURER C 4013B 125°C FAILURE DISTRIBUTION - SURFACE RELATED in Figure 22, indicate a bimodal distribution for the Lot B devices and the 225°C Lot A test group. The Lot A Freak population was 7% and the average Freak population for the Lot B devices was 14%. The Manufacturer C MIL-M-38510/05401 (4008) devices exhibited surface related failure mechanisms similar to the Manufacturer D 4008 devices. However, the Manufacturer C devices also exhibited 15 failures (pin-to-header shorts) which were attributed to dendrite growth. There were insufficient failures at each test temperature to determine a plot for the dendrite growth mechanism. The Lot A surface related failures were characterized by a bimodal distribution in the 225°C test group and a single lognormal distribution for the 250°C test group, as shown in Figure 23. The 125°C Lot A life test resulted in two surface related failures. The plot of these failures (Figure 24) using the same sigma as the 225°C failures suggests a bimodal distribution with approximately 8% of the devices in the Freak population. Although the 250°C test group resulted in a single lognormal distribution, failure analysis revealed no difference in the failure mechanism. The Manufacturer C Lot B devices exhibited only a few failures, and some were attributed to dendrite growth. The surface related failures were plotted, and are shown in the previous Figure 23. The plots suggest a single lognormal distribution. 7.3.4 <u>MIL-M-38510/05601 (4017) Failure Distributions</u> - The Manufacturer D MIL-M-38510/05601 (4017) devices exhibited several surface related mechanisms which were caused by ionic contamination. The surface related failures exhibited a bimodal distribution for the Lot A devices and a single lognormal distribution for the Lot B devices as shown in Figure 25. There was nothing noted in the failure analysis that would account for this difference. The Manufacturer A MIL-M-38510/05601 (4017) devices exhibited two surface related mechanisms, a channeled output transistor caused by cation drift in the gate oxide, and an undefined surface instability mechanism THE RESERVE THE PROPERTY OF THE PARTY FIGURE 22. MANUFACTURER D 4008 FAILURE DISTRIBUTIONS - SURFACE RELATED FIGURE 23. MANUFACTURER C 4008 FAILURE DISTRIBUTIONS - SURFACE RELATED FIGURE 24. MANUFACTURER C LOT A 4008 125°C FAILURE DISTRIBUTION - SURFACE RELATED FIGURE 25. MANUFACTURER D 4017 FAILURE DISTRIBUTIONS - SURFACE RELATED probably caused by ionic contamination. These two surface related mechanisms generated the bimodal distributions shown in Figure 26 for the Lot A devices. There was insufficient data to plot distributions for the Lot B devices. A total of 8% of Manufacturer A's Lot A and Lot B 4017 devices failed due to dendrite growth between adjacent pins caused by the reduction and precipitation of lead (Pb) contained in the glass frit. Failure distributions for this mechanism are shown in Figure 27. The Manufacturer D 4017s exhibited a failure mechanism similar to the Manufacturer A 4017s. The failure mechanism of the Manufacture D devices was a dendrite growth caused by the migration of nickel across the surface of the ceramic and was observed in 29% of the Lot A and Lot B 250°C life test devices. There were no similar failures in the 225°C and 125°C cells of this device. This suggests this mechanism is not a problem at temperatures less than 250°C. The Lot A nickel migration failures were all observed at the 500 hour test time, and the failure distribution could not be determined. However, the distribution for the Lot B devices was determined, and is shown in the previously mentioned Figure 27. ### 7.4 AGING CHARACTERISTICS Sufficient multiple temperature data was generated during the accelerated life tests to evaluate aging characteristics for most lots of each device type. The Arrhenius reaction rate model [4] was found to provide a good representation of the aging characteristics for both the Freak and Main device distributions, and the single lognormal distributions, and was used to relate median lifetime and junction temperatures as follows: $$t_{50x} = A \exp\left[\frac{E_A}{k T}\right]$$ (2) FIGURE 26. MANUFACTURER A 4017 FAILURE DISTRIBUTIONS - SURFACE RELATED FIGURE 27. 4017 FAILURE DISTRIBUTIONS - DENDRITE GROWTH where t<sub>50%</sub> = Freak or Main population median lifetime at a junction temperature. A = A constant. E<sub>A</sub> = Experimental activation energy - eV. k = Boltzman's constant - 8.617 x $10^{-5}$ eV/Kelvin. T = Absolute junction temperature K - Kelvin. The linear transform of this equation is: $$\ln t_{50\%} = \ln A + \frac{E_A}{k} \left[ \frac{1}{T} \right]$$ (3) The transformed Arrhenius equation was evaluated using a linear regression analysis that assumes the junction temperature is a known value and natural log of the median life [ln $(t_{50\%})$ ] is the only variable [7], [8]. ### 7.4.1 4001 Arrhenius Plots Arrhenius plots were generated for both manufacturers' 4001 devices. The Arrhenius plots for Manufacturer A's Lot A devices exhibited a bimodal distribution but there was only sufficient data to fully characterize the Freak population. The activation energy for the Lot A Freak population was 1.94 eV. The Lot B devices exhibited a single lognormal distribution with an activation energy of 1.42 eV. The similarity in activation energies between lots suggest similiar failure mechanisms for both lots as was indicated by the failure analysis. Manufacturer B's Lot A devices exhibited a bimodal failure distribution. However, there was insufficient data to determine an Arrhenius plct for the main population of the Lot B devices. The Freak activation energy for Lot A was 0.94 eV, and the Main activation energy was 0.77 eV. The Lot B Freak activation energy was 0.43 eV. This would seem to indicate different failure mechanisms but this was not confirmed by the failure analysis findings. The Arrhenuis plot for the Lot B devices is based on only a few failures at each test temperature, and the actual activation energy might possibly be higher. The Arrhenius plots for both manufacturers are shown in Figure 28. - 7.4.2 4013B Arrhenius Plots The Manufacturer B 4013 devices did not exhibit sufficient failures to generate Arrhenius plots. The Manufacturer C devices exhibited bimodal distributions for both lots, and the Arrhenius plots for these lots are shown in Figure 29. However, there were insufficient failures in the Lot A 225°C test cell to determine the Main median life, thus the Lot A Arrhenius plot only contains a plot for the Freak population. The Lot A Freak activation energy is 2.82 eV. This is considered to be high, but since the distribution is based only on a small number of failures at each test temperature, the actual activation energy may be smaller. The activation energy for the Lot B devices is 0.46 eV for the Freak population and 1.24 eV for the Main population. The failure analysis discovered several surface related mechanisms, but they could not be correlated to the difference in activation energies. - 7.4.3 4008 Arrhenius Plots Arrhenius plots for both manufacturers 4008s are shown in Figure 30. Although the failures in both lots of Manufacturer C's Lot B 4008 devices were attributed to the same failure mechanism, the Lot A devices exhibited a bimodal distribution with an activation energy of 0.46 eV for the Freak population and 1.01 eV for the Main population. The Lot B devices exhibited a single lognormal distribution with an activation energy of 0.86 eV. Only a small percentage of failures were experienced in the life tests. Thus, the variation in activation energies is probably due to experimental errors. The Manufacturer D Lot A devices exhibited a single lognormal distribution with an activation energy of 1.22 eV. The Lot B devices exhibited a bimodal distribution with similar activation energies of 0.99 eV for the Freak population and 0.89 eV for the Main population. FIGURE 28. 4001B ARRHENIUS PLOTS - SURFACE RELATED HEDITALLIFE (HRS) NED ITH LIFE (HRS) FIGURE 29. MANUFACTURER C 4013B ARRHENIUS PLOT - SURFACE RELATED FIGURE 30, 4008 ARRHENIUS PLOTS - SURFACE RELATED Control of the second s 7.4.4 4017 Arrhenius Plots - The Arrhenius plots for both manufacturers 4017s are shown in Figure 31. The Manufacturer A 4017 devices exhibited a bimodal distribution for the Lot A devices, but there was insufficient data to generate plots for the Lot B devices. The Freak and Main Lot A populations exhibited similar activation energies, 0.99 eV and 1.03 eV, respectively, indicating similar failure mechanisms for both populations. The Manufacturer D devices exhibited a bimodal distribution for Lot A and a single lognormal distribution for Lot B. The 0.90 eV activation energy for the Lot A Main population is similar to the 1.02 eV activation energy for the Lot B single distribution. However, the Lot A Freak population had an activation energy of 2.43 eV. This is dissimilar to the Main activation energy, but the failure analysis did not indicate any difference in failure mechanisms. The Manufacturer A Lot A 4017 devices also exhibited sufficient failures due to a dendrite growth mechanism to generate the Arrhenius plot shown in Figure 32. ### 7.5 FAILURE RATES Calculation of use-temperature failure rates was made using the values shown in Table 27 for Arrhenius model parameters (constant "A" and activation energy " $E_A$ "), average value of lognormal distribution standard deviation, and percent Freak and Main population. The failure rate for a single distribution is defined as [9]: $$\lambda(t) = \frac{f(t)}{R(t)} \tag{4}$$ FIGURE 31. 4017 ARRHENIUS PLOTS - SURFACE RELATED FIGURE 32. MANUFACTURER A 40' ALPHENIUS PLOT - DENDRITE GROWTH TABLE 27. SUMMARY OF FAILURE RATE PARAMETERS | | | | | | | FREAK | | | MAIN | | | |----------------|-----|--------|------------------------|----------------|-----------|------------------------|-----------------------------------------------------|--------------|---------------------|----------------------------------------------------|-----------| | OEVICE<br>TYPE | MFR | LOT | FAILURE<br>MECHANISM | AVG %<br>Freak | AVG % | E <sub>A</sub><br>(eV) | A | σ<br>AVG | E <sub>A</sub> (eV) | ٨ | σ<br>AVG | | 4001B | A | A<br>B | CATION ORIFT | 61<br>0 | 39<br>100 | 1.94 | 2.86 X 10 <sup>-18</sup> | 1.39 | 1.42 | 7.54 X 10 <sup>-13</sup> | -<br>2.26 | | | В | A<br>B | | 35<br>10 | 65<br>90 | 0.94 | | 0.82<br>2.06 | 0.77 | 4.71 X 10 <sup>-6</sup> | 0.94 | | 4013B | С | A<br>B | CATION DRIFT | 19<br>23 | 81<br>77 | 2.82<br>0.46 | 8.94 X 10 <sup>-27</sup><br>6.12 X 10 <sup>-5</sup> | 0.98<br>0.95 | 1.23 | 9.65 X 10 <sup>-10</sup> | -<br>1.02 | | 4008 | С | A<br>B | SURFACE<br>INSTABILITY | 7 | 93<br>100 | 0.46 | 5.58 X 10 <sup>-4</sup> | 0.59 | 1 | 4.32 X 10 <sup>-7</sup><br>8.27 X 10 <sup>-5</sup> | 0.49 | | | 0 | A<br>B | | 4 14 | 96<br>86 | <u>1</u> | -<br>3.11 X 10 <sup>-8</sup> | -<br>0.51 | 1.22 | 8.78 X 10 <sup>-10</sup> | 0.66 | | 4017 | A | A | SURFACE<br>INSTABILITY | 12 | 88 | 0.99 | 6.22 X 10 <sup>-10</sup> | 1.03 | 1.03 | 1.94 X 10 <sup>-7</sup> | 0.98 | | | 0 | A | CHARGE<br>SEPARATION | 13 | B7 | 2.43 | 2.94 x 10 <sup>-23</sup> | 0.97 | 0.90 | 5.27 X 10 <sup>-7</sup> | 0.46 | | | | В | SURFACE<br>INSTABILITY | 0 | 100 | • | <u>-</u> | - | 1.01 | 3.75 X 10 <sup>-8</sup> | 0.70 | 1 INSUFFICIENT DATA TO CALCULATE ACTIVATION ENERGY where: $\lambda(t)$ = the instantaneous failure rate at time t. f(t) = the failure density at time t. R(t) = the reliability at time t. Also, a lognormal failure rate for a single distribution is defined as [10]: $$\lambda(t) = \frac{\frac{1}{t \sigma \sqrt{2\pi}} \exp \left\{-\frac{(\ln t - \mu)^2}{2\sigma^2}\right\}}{\frac{1}{\sigma \sqrt{2\pi}} \int_{t}^{\infty} \frac{1}{t} \exp \left\{-\frac{(\ln t - \mu)^2}{2\sigma^2}\right\} dt'}$$ (5) where: $\mu$ = In (median life) $\sigma$ = the standard deviation Assuming that an Arrhenius equation defines the median life at a junction temperature provides the following temperature dependent, lognormal failure rate: $$\lambda(t) = \frac{\frac{1}{t \sigma \sqrt{2\pi}} \exp \left\{ -\frac{\left[\ln t - \left(\ln A + E_A/k T\right)\right]^2}{2\sigma^2} \right\}}{\frac{1}{\sigma \sqrt{2\pi}} \int_{t}^{\infty} \frac{1}{t!} \exp \left\{ -\frac{\left[\ln t' - \left(\ln A + E_A/k T\right)\right]^2}{2\sigma^2} \right\} dt'}$$ (6) For a bimodal distribution consisting of two lognormal failure rates, the total failure rate is defined as: $$\lambda(t)_{\text{Total}} = \{\lambda(t)_{\text{Freak}}\}$$ (% Freak) + $\{\lambda(t)_{\text{Main}}\}$ (% Main) (7) These techniques were used to calculate the maximum instantaneous failure rates shown in Table 28. The maximum instantaneous failure rate over the first 10<sup>5</sup> hours of 125°C use-time varied from 4.16 X 10<sup>-3</sup> failures per hour to 1.15 $\times$ 10<sup>-32</sup> failures per hour. However, three lots (Manufacturer B Lot B 4001, Manufacturer C Lot A 4013, and Manufacturer C Lot B 4008) exhibited less than 10% failures in at least one of the high temperature (200°C or 250°C) life tests. Thus, the calculated failure rates for these lots are only best estimates and may vary from the actual failure rates. Also two of these lots, the Manufacturer C Lot A 4013 and Lot B 4008, and one additional lot, the Manufacturer A Lot A 4001, exhibited single failures in the 125°C life test which were unexpected based on the calculated failure rates. These were isolated random failures due to the same, or similar, mechanisms as the failures observed in the high temperature life tests. The random failures are due to either higher actual failure rates or to smaller distributions of Freak failures which were masked by larger distributions of similar mechanisms at the higher temperatures. Using the calculated failure rates as a basis, the following recommendations on burn-in are made for each individual lct. Where there is a single lognormal distribution, as for the Manufacturer A Lot B 4001 devices, the Manufacturer C Lot B 4008 devices, and Manufacturer D Lot B 4017 devices, an improvement in failure rate cannot be achieved without sacrificing a high percentage of the total population. The failure rate for the Manufacturer A 4001 Lot A Main distribution could not be determined but the Freak population, which accounts for 61% of the total population, has an acceptable failure rate, and thus a burn-in for 1445 hours at 275°C is not recommended. The Manufacturer D 4008 Lot A devices exhibited an acceptable failure rate, with less than 4% of the devices in the Freak population. The failure rate however, does not include the effect of the Freak population since the data was insufficient to determine a failure rate for the Freak population. TABLE 28. FAILURE RATE SUMMARY | DEVICE | <u> </u> | | MAXIMUM INSTANTANEOUS FAILURE RATE IN 10 <sup>5</sup> HOURS OF USE TIME (FAILURE/HOUR) | | | | | IN<br>10NS | BURN-1N<br>RECOMMENDED | |--------|----------|------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------|-----------------------|---------------------------|------------------------| | TYPE | MFR | LOT | | Γ BURN-IN | W1TH | | | | | | | | | 125°C | 50°C | 125°C | 50°C | TIME<br>(HKS) | Tj<br>(°C) | | | 4001B | A | A<br>B | 6.16 X 10 <sup>-9</sup><br>3.12 X 10 <sup>-5</sup> | 4.09 x 10 <sup>-42</sup><br>3.30 x 10 <sup>-12</sup> | <u>^</u> | - | 1445 | 275<br>- | NO<br>NO | | | В | A<br>B | 2.33 X 10 <sup>-4</sup><br>5.67 X 10 <sup>-5</sup> | 4.32 X 10 <sup>-8</sup><br>3.08 X 10 <sup>-6</sup> | 3.25 x 10 <sup>-5</sup> | 1.26 X 10 <sup>-9</sup> | 90<br><u>3</u> | 250<br>- | YES<br>NO | | 4013B | С | A<br>B | 1.15 X 10 <sup>-32</sup><br>4.16 X 10 <sup>-3</sup> | 0<br>1.82 X 10 <sup>-4</sup> | 5.05 x 10 <sup>-9</sup> | 1.47 X 10 <sup>-35</sup> | 442<br>55 | 275<br>250 | NO<br>YES | | 4008 | C<br>D | A<br>B<br>A<br>B | 2.23 x 10 <sup>-4</sup> 1.20 x 10 <sup>-7</sup> 4.57 x 10 <sup>-11</sup> 4.69 x 10 <sup>-6</sup> | 1.01 x 10 <sup>-5</sup> 1.09 x 10 <sup>-13</sup> 2.30 x 10 <sup>-71</sup> 1.67 x 10 <sup>-43</sup> | 1.85 x 10 <sup>-14</sup> 2.77 x 10 <sup>-6</sup> | 5.93 X 10 <sup>-92</sup><br>-<br>3.24 X 10 <sup>-63</sup> | 165<br>-<br>-<br>1774 | 250<br>-<br>-<br>-<br>250 | YES<br>NO<br>NO<br>NO | | 4017 | A | A | 4.81 X 10 <sup>-5</sup> | 1.39 X 10 <sup>-8</sup> | 3.76 x 10 <sup>-8</sup> | 1.60 X 10 <sup>-28</sup> | 178 | 250 | YES | | | D | A<br>B | 7.59 X 10 <sup>-6</sup><br>2.42 X 10 <sup>-6</sup> | 2.30 X 10 <sup>-48</sup> 4.25 X 10 <sup>-33</sup> | 8.72 X 10 <sup>-6</sup> | 2.64 X 10 <sup>-48</sup> | 3094 | 250<br>- | NO<br>NO | INSUFFICIENT OATA TO OETERMINE FAILURE RATE. SINGLE LOGNORMAL DISTRIBUTION, BURN-IN NOT RECOMMENDED. BURN-IN IN EXCESS OF 1.29 X 10 5 HOURS REQUIRED. Burn-in is also not recommended for Manufacturer D's 4008 Lot B and 4017 Lot A devices. Burn-in at 250°C for 1774 hours for the Manufacturer D 4008 Lot B devices would only slightly improve the failure rate and would result in 80% of the Main population being removed. The failure rate for the Manufacturer D 4017 Lot A devices would actually increase slightly due to the fact that the median lifetime of the Main population is less than that of the Freak population at temperatures less than 200°C. Burn-in for the Manufacturer B 4001 Lot B devices, which exhibited only a few failures, would require in excess of 100,000 hours at 250°C which is impractical. The Manufacturer C Lot A 4013 devices also exhibited only a few failures, but if the actual failure rate even approximates the calculated 1 X 10<sup>-32</sup> failures per hour, burn-in would not be needed. Burn-in is recommended for the Manufacturer C Lot A 4008 devices, the Manufacturer C Lot B 4013 devices and the Manufacturer A Lot A 4017 devices, since burn-in would result in a large improvement in failure rate with virtually none of the Main population being removed. The Manufacturer B Lot A 4001 device would result in an improvement in the failure rate of one order of magnitude. However the Main population would be reduced by 11% and since the Freak population accounts for 35% of the total population this would result in the total population being reduced by 42%. The effectiveness of a burn-in appears to vary from lot to lot and device type to device type. However, the use of a 100% burn-in would have little effect on the acceptable lots, and would eliminate the high failure rate devices, thus improving the overall reliability. Comparison of the 125°C and 50°C failure rates illustrate the value of junction temperature derating to achieve improved failure rates for the predominant failure mechanisms. Additional factors for secondary failure modes must be included in the total device failure rates prior to using the failure rates for reliability estimates. ### 7.6 LOT ACCEPTANCE TEST CORRELATION The results of the 250°C life tests at the 120 and 250 hour points were evaluated to the MIL-STD-883, Method 5005.5 Lot Acceptance test criteria, and compared to the calculated failure rates to determine the effectiveness of the Lot Acceptance test. A particular lot fails the Lot Acceptance test criteria if 20 percent of the devices fail at the 120 hour electrical test point, or 40 percent of the devices fail at the 250 hour electrical test point. A maximum instantaneous failure rate of less than 1 X $10^{-5}$ failures per hour during $10^{5}$ hours of 125°C use-time was assumed to constitute an acceptable lot, and test effectiveness (TE) was defined as: $$TE = 100 (N_{G/A} + N_{B/R})/N_{T}$$ (8) where: $N_{G/A}$ = number of "good" lots accepted $N_{B/R}$ = number of "bad" lots rejected $N_{T}$ = total number of lots tested Thus, a test that is 100% effective will accept only "good" lots and reject all "bad" lots. Based on the thirteen lots of devices where sufficient data was collected to calculate 125°C failure rates (Table 29), the Lot Acceptance test accepted only three of seven "good" lots and rejected only four of six "bad" lots. Thus a correct decision was only made for seven of the thirteen lots, or the test was 54% effective. The failure rates for two of the lots are based on less than ten percent total failures, and may be inaccurate. However, excluding these two lots from the test effectiveness calculation only increases the test effectiveness to sixty percent. TABLE 29. LOT ACCEPTANCE TEST COMPARISON | DEVICE | MFR | LOT | LOT ACCEPTANCE<br>TEST RESULTS | 125°C FAILURE RATE<br>(FAILURES/HOUR) | |--------|-----|-----|--------------------------------|---------------------------------------| | 4001 | A | A | FAIL. | 6.16 X 10 <sup>-9</sup> | | | | В | FAIL | 3.12 x 10 <sup>-5</sup> | | | В | A | FAIL | 2.33 X 10 <sup>-4</sup> | | | | В | PASS | 5.67 x 10 <sup>-5</sup> /2 | | 4013 | С | A | FAIL | 1.15 x 10 <sup>-32</sup> /2 | | | | В | FAIL | 4.16 x 10 <sup>-3</sup> | | | В | A | PASS | y | | | | В | PASS | 1 | | 4008 | : | A | PASS | 2.23 x 10 <sup>-4</sup> | | | | В | PASS | 1.20 x 10 <sup>-7</sup> 🖄 | | | D | A | PASS | 4.57 x 10 <sup>-11</sup> | | | | В | PASS | 4.69 X 10 <sup>-6</sup> | | 4017 | A | A | FAIL | 4.81 × 10 <sup>-5</sup> | | | | В | PASS | <u>î</u> | | | D | A | FAIL | 7.59 X 10 <sup>-6</sup> | | | | В | FAIL | 2.42 X 10 <sup>-6</sup> | $<sup>\</sup>hat{\Lambda}$ INSUFFICIENT DATA TO DETERMINE FAILURE RATE <sup>&#</sup>x27;2 FAILURE RATES BASED ON LESS THAN 10% OF THE TEST GROUP FAILING. ### 8.0 CONCLUSIONS AND RECOMMENDATIONS The results of this program indicate that high reliability CMOS devices that would be acceptable for MIL-M-38510 Class S applications can be manufactured, but there is a lack of consistency in lot to lot processing. The principal failure mechanisms were surface related and were responsible for 74% of the failed devices in this study. These mechanisms were responsible for several different failure modes and in some cases several different categories of failures in a single device. The matrix of high temperature accelerated life tests showed a wide variance in aging characteristics between microcircuit types and even between different lots of the same manufacturer. The failure distributions were either single lognormal or bimodal distributions. The failure rates were generally less than 5 X 10<sup>-4</sup> failures per hour at a use-temperature of 125°C over the first ten years. Burn-in requirements vary and, in some cases, would not be effective in improving the failure rates without sacrificing a high percentage of the total population. The MIL-STD-883 125°C life tests exhibited the same failure mechanisms but did not, in most cases, generate sufficient failures to determine a failure distribution. The Class S Lot Acceptance test as specified in MIL-STD-883, Method 5005.5 is approximately 50% effective as a method of screening for device and lot reliability. To minimize the possibility of rejecting "good" lots or accepting "tad" lots, a two temperature Lot Acceptance test is recommended. A two temperature Lot Acceptance test at temperatures above 200°C would permit control of the lot activation energy as well as the pre-exponential factor in the Arrhenius equation. A 100% burn-in is also recommended. Although burn-in would not improve all lots, it would improve the reliability of those lots which have a Freak population with a high failure rate. The burn-in conditions should be determined from the results of life characterization studies to maximize the effectiveness of the burn-in. The elimination or reduction of surface related failure mechanisms in CMOS devices would also greatly improve the reliability of the devices. Improved manufacturing process controls are necessary to reduce the contamination responsible for the observed surface related mechanisms. The elimination, or reduction, of surface related mechanisms, combined with a two temperature Lot Acceptance test and 100% burn-in will assure that the failure rates of CMOS device will be maintained at a level that will make the devices acceptable for Class S applications. ### 9.0 REFERENCES - [1] G. M. Johnson, "Voltage Stress Effects on Microcircuit Accelerated Life Test Failure Rates", Final Technical Report, NASA Contract NAS8-31177, page 6, August 1976. - [2] D. S. Peck & C. H. Zierdt, Jr., "The Reliability of Semiconductor Devices in the Bell System", Proceedings of the IEEE, Vol. 62, pp. 185-211, February 1974. - [3] D. S. Peck, "The Analysis of Data from Accelerated Stress Tests", Proceedings 9th Annual Reliability Physics Symp., pp. 68-83, 1971. - [4] F. H. Reynolds, "Thermally Accelerated Aging of Semiconductor Components", Proceedings of IEEE, Vol. 62, pp. 212-222, February 1974. - [5] P. J. Davis, "Interpolation and Approximation", Dover Publications Inc., N.Y., 1975. - [6] J. Aitchison and H. A. C. Brown, "The Lognormal Distribution", Cambridge University Press, N.Y., 1969. - [7] M. G. Natrella, "Experimental Statistics", National Bureau of Standards Handbook 91, 1963. - [8] F. S. Acton, "Analysis of Straight Line Data", Dover Publications, Inc., N.Y., 1966. - [9] I. Bazovsky, "Reliability Theory and Practice", Prentice-Hall, Inc., Englewood Cliffs, New Jersey, 1961. - [10] L. R. Goldthwaite, "Failure Rate Study for the Log Normal Lifetime Model", IRE (NSRQCE) Conference, pp. 208-213, 1961. # APPENDIX A ## MICROCIRCUIT CONSTRUCTION ANALYSIS # TABLE OF CONTENTS | SECTION | | PAGE | |------------|-----------------------------------------------------------------------------|------| | A1 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. 4001B) MANUFACTURER A | A2 | | <b>A</b> 2 | MICROCIRCUIT CONSTRUCTION ANALYSIS<br>(PART NO. 4001B) MANUFACTURER B | A9 | | A3 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. 4013B) MANUFACTURER C | A16 | | <b>A4</b> | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. 4013B) MANUFACTURER B | A24 | | A5 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. M38510/05401BE) MANUFACTURER C | A32 | | A6 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. M38510/05401BE) MANUFACTURER D | A44 | | A7 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. M38510/05601BE) MANUFACTURER A | A56 | | A8 | MICROCIRCUIT CONSTRUCTION ANALYSIS (PART NO. M38510/05601BE) MANUFACTURER D | A68 | ### APPENDIX A1 CONSTRUCTION ANALYSIS 4001B MANUFACTURER A QUAD 2-INPUT NOR GATE DATE CODE 7634 # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/NC-125 | DATE CODE 770 | 5 DATE: 5/2/77 | | | | | | | |-----------------------------------------------------|---------------|----------------------------|--|--|--|--|--|--| | PART NAME: QUAD 2-INPUT NOR GATE | | | | | | | | | | MANUFACTURER'S PART NO: CCL 4001/BD MANUFACTURER: A | | | | | | | | | | GENERIC PART NO: 4001B PACKAGE TYPE: 14 PIN DIP | | | | | | | | | | MILITARY SPECIFICATION TYPE: M38510/05202BCC | | | | | | | | | | DESCRIPTION | | DETAIL | | | | | | | | DIE | | | | | | | | | | Passivation Type | | Silicon Dioxide | | | | | | | | Glassivation Type | | Vapox | | | | | | | | Basic Die Construction | j | Planar | | | | | | | | Die Dimensions | | 0.0426 x 0.0497 | | | | | | | | Metallization Type | ļ | Aluminum | | | | | | | | Metallization Thickness | | | | | | | | | | Number of Metallization Layers | | One | | | | | | | | Metallization Interlayer Insulati | on Type | None | | | | | | | | Bonding Pad Şize | | 0.0054 x 0.0054 | | | | | | | | Die Photograph | | (See Figure A7) | | | | | | | | Scribe Method | | Laser | | | | | | | | INTERCONNECT IONS | | | | | | | | | | Die Mounting Material | | Gold-Silicon Eutectic | | | | | | | | Wire Material | | Aluminum | | | | | | | | Wire Diameter | | 0.001 | | | | | | | | Longest Lead Length | | 0.075 | | | | | | | | Wire Bond Type(s) Post | | Ultrasonic (See Figure A4) | | | | | | | | Die | | Ultrasonic (See Figure A3) | | | | | | | | Interconnection Photograph | | (See Figure A2) | | | | | | | | DESCRIPTION | DETAIL | |------------------------------------|-------------------------------------------| | PACKAGE | | | Lead/Lead Frame Material | Alloy 42 | | Lead/Lead Frame Finish - Internal | A1 umi num | | Lead/Lead Frame Finish - External | Tin Lead Plate | | Lead/Lead Frame Finish - Feed Thru | None | | Header/Case Material | Ceramic (Al <sub>2</sub> O <sub>3</sub> ) | | Cap/Lid Material | Ceramic (Al <sub>2</sub> O <sub>3</sub> ) | | Case Seal Material/Method | Glass Frit | | Lead Seal Material/Method | Glass Frit | | Cavity Size | 0.165 X C.261 | | Package Photograph | (See Figure A1) | #### Notes: - 1. Additional markings (bottom) MALAYSIA BFBX. - 2. All dimensions are in inches. S/N A11 FIGURE A1 - PACKAGE PHOTO 10X S/N A11 FIGHPE AZ - INTERCONNECTION PHOTOGRAPH S/N A11 FIGURE A3 - WIRE BOND AT DIE 350X (SEM-1.2KV) FIGURE A4 - WIRE BOND AT LEAD FRAME FIGURE A5 - SCHEMATIC DIAGRAM OF ONE NOR GATE FIGURE A6 LOGIC DIAGRAM 145X S/N C142 FIGURE A7 - DIE PHOTOGRAPHY ## APPENDIX A2 CONSTRUCTION ANALYSIS 4001B MANUFACTURER B QUAD 2-INPUT NOR GATE DATE CODE 7705 # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/NC125 DAT | TE CODE 7 | 705 | DATE: | 5/2/77 | |---------------------------------------|-----------|------------------|----------|--------| | PART NAME: QUAD 2-INPUT NOR GATE | | | | | | MANUFACTURER'S PART NO: CCL4001/BD | MANUFACTU | IRER: | 8 | | | GENERIC PART NO: 4001B | PACKAGE T | YPE : | 14 PIN [ | DIP | | MILITARY SPECIFICATION TYPE: M38510/C | 05202BCC | | | | | DESCRIPTION | | | TAIL | | | DIE | | | | | | Passivation Type | | Silicon Dioxide | • | | | Glassivation Type | | Phosphorus Glas | ss | | | Basic Die Construction | | Planar | | | | Die Dimensions | | 0.049 X 0.035 | | | | Metallization Type | | Aluminum | | | | Metallization Thickness | | | | | | Number of Metallization Layers | | One | | | | Metallization Interlayer Insulation 1 | уре | None | | | | Bonding Pad Size | | 0.0038 X 0.0038 | 3 | | | Die Photograph | | (See Figure A14) | | | | Scribe Method | | Mechanica 1 | | | | INTERCONNECTIONS | | | | | | Die Mounting Material | | Gold Silicon Eu | tectic | | | Wire Material | | Aluminum | | | | Wire Diameter | | 0.001 | | | | Longest Lead Length | | 0.106 | | | | Wire Bond Type(s) Post | | Ultrasonic (See | Figure A | 11) | | Die | | Ultrasonic (See | Figure 4 | A10) | | Interconnection Photograph | | (See Figure A9) | ) | | | DESCRIPTION | DETAIL | |------------------------------------|-----------------------| | PACKAGE | | | Lead/Lead Frame Material | . Kovar | | Lead/Lead Frame Finish - Internal | Gold Plate | | Lead/Lead Frame Finish - External | Gold Plate | | Lead/Lead Frame Finish - Feed Thru | Mol ybdenum-Manganese | | Header/Case Material | Ceramic | | Cap/Lid Material | Gold Plated Kovar | | Case Seal Material/Method | Solder | | Lead Seal Material/Method | Ceramic | | Cavity Size | 0.161 X 0.384 | | Package Photograph | (See Figure A8) | ### Note: 1. All dimensions are in inches. S/N C125 FIGURE A8 - PACKAGE PHOTOGRAPH S/N C125 10X 3X FIGURE A9 - INTERCONNECTION PHOTOGRAPH S/N C125 FIGURE A10 - WIRE BOND AT DIE 430X (SEM-1.2KV) S/N C125 FIGURE A11 - WIRE BOND AT LEAD FRAME FIGURE A12 - SCHEMATIC DIAGRAM OF ONE NOR GATE FIGURE A13 - LOGIC DIAGRAM FIGURE A11 - DIE PHOTOGRAPH ## APPENDIX A3 ## CONSTRUCTION ANALYSIS 4013B MANUFACTURER C DUAL D EDGE TRIGGERED FLIP FLOP DATE CODE 7652C # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N C141 | DATE CODE | 7652 | DATE: 5/2/77 | |------------------------------------|----------------|--------------|----------------------| | PART NAME: DUAL D EDGE TRIGGERED | FLIP FLOP WITH | CLEAR AND PR | ESET | | MANUFACTURER'S PART NO: CD4013BJ/R | C3383 MANU | FACTURER: | <u> </u> | | GENERIC PART NO: 4013B | PACK | AGE TYPE: | 14 PIN DIP | | MILITARY SPECIFICATION TYPE: M3851 | 0/05101BDC | | | | DESCRIPTION | | | DETAIL | | DIE | | | | | Passivation Type | | Silicon | Dioxide | | Glassivation Type | | Vapox | | | Basic Die Construction | İ | Planar | | | Die Dimensions | | 0.054 X | 0.063 | | Metallization Type | | Aluminu | n | | Metallization Thickness | | <del></del> | - | | Number of Metallization Layers | | One | | | Metallization Interlayer Insulati | on Type | None | | | Bonding Pad Size | | 0.005 X | 0.005 | | Die Photograph | | (See F1 | gure A21) | | Scribe Method | | Mechani | cal | | INTERCONNECTIONS | | | | | Die Mounting Material | | Gold Si | licon Eutectic | | Wire Material | | Aluminu | | | Wire Diameter | | 0.001 | | | Longest Lead Length | | 0.078 | | | Wire Bond Type(s) Post | ļ | Ultraso | nic (See Figure 418) | | Die | | Ultraso | nic (See Figure Al7) | | Interconnection Photograph | | (See Fi | gure AlE) | | DESCRIPTION | DETAIL | |------------------------------------|------------------| | PACKAGE | | | Lead/Lead Frame Material | A11oy 42 | | Lead/Lead Frame Finish - Internal | Gold Plate | | Lead/Lead Frame Finish - External | Gold Plate | | Lead/Lead Frame Finish - Feed Thru | None | | Header/Case Material | Ceramic | | Cap/Lid Material | Ceramic | | Case Seal Material/Method | Glass Frit | | Lead Scal Material/Method | Glass Frit | | Cavity Size | 0.159 X 0.263 | | Package Photograph | (See Figure Al5) | ### Note: 1. All dimensions are in inches. S/N C143 FIGURE A15 - PACKAGE PHOTOGRAPH **4** X 15X S/N C143 FIGURE - INTERCONNECTION PHOTOGRAPH S/N C141 S/N C141 FICTRE ATT - WIRE BOND AT DIE 430X (SE~-1.2KV) FIGURE A18 - WIRE BOND AT LEAD FRAME FIGURE A19 - SCHEMATIC DIAGRAM OF ONE FLIP/FLOP FIGURE A20 - LOGIC DIAGRAM 142x IGURE AZI - PIE PROIDGRAM 5/4/0141 ## APPENDIX A4 CONSTRUCTION ANALYSIS 4013B MANUFACTURER B DUAL D EDGE TRIGGERED FLIP FLOP DATE CODE 7643 # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N A23 DATE CODE | 7643 DATE: 5/2/77 | | | |----------------------------------------------|-----------------------------|--|--| | PART NAME: DUAL D EDGE TRIGGERED FLIP FLOP | | | | | MANUFACTURER'S PART NO: CCL4013A/BD MAN | UFACTURER: B | | | | GENERIC PART NO: 40138 PAG | KAGE TYPE: 14 PIN DIP | | | | MILITARY SPECIFICATION TYPE: M38510/05101BDC | | | | | DESCRIPTION | DETAIL | | | | DIE | | | | | Passivation Type | Silicon Dioxide | | | | Glassivation Type | Phosphorus Glass | | | | Basic Die Construction | Planar | | | | Die Dimensions | 0.047 X 0.057 | | | | Metallization Type | Aluminum | | | | Metallization Thickness | | | | | Number of Metallization Layers | One | | | | Metallization Interlayer Insulation Type | None | | | | Bonding Pad Size | 0.0037 X 0.0037 | | | | Die Photograph | (See Figure A28) | | | | Scribe Method | Mechanical | | | | INTERCONNECTIONS | | | | | Die Mounting Material | Gold Silicon Eutectic | | | | Wire Material | Aluminum | | | | Wire Diameter | 0.001 | | | | Longest Lead Length | 0.106 | | | | Wire Bond Type(s) Post | Ultrasonic (See Figure A25) | | | | Die | Ultrasonic (See Figure A24) | | | | Interconnection Photograph | (See Figure A23) | | | | DESCRIPTION | DETAIL | |------------------------------------|----------------------| | PACKAGE | | | Lead/Lead Frame Material | Kovar | | Lead/Lead Frame Finish - Internal | Gold Plate | | Lead/Lead Frame Finish - External | Gold Plate | | Lead/Lead Frame Finish - Fced Thru | Molybdenum-Manganese | | Header/Case Material | Ceramic | | Cap/Lid Material | Gold Plated Kovar | | Case Seal Material/Method | Solder | | Lead Seal Material/Method | Ceramic | | Cavity Size | 0.161 X 0.383 | | Package Photograph | (See Figure A22) | ## Note: 1. All dimensions are in inches. 21X S/N A23 FIGURE A22 - PACKAGE PHOTOGRAPH 10X S/N A23 FIGURE A23 - INTERCONNECTION PHOTOGRAPH S/N A23 FIGURE A24 - WIRE BOND AT DIE 930X (SEM-1.2KV) FIGURE A25 - WIRE BOND AT LEAD FRAME FIGURE A26 - SCHEMATIC DIAGRAM OF ONE FLIP/FLOP FIGURE A27 FUNCTIONAL BLOCK DIAGRAM 124X FIGURE A28 - DIE PHOTOGRAPH ## APPENDIX A5 CONSTRUCTION ANALYSIS M38519/05401BDC MANUFACTURER C FOUR BIT FULL ADDER DATE CODE 7652A # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N A22 | DATE CODE | 7652A | DATE: <u>\$/2/77</u> | |--------------------------------|----------------|--------------------|----------------------| | PART NAME: FOUR BIT FULL ADDER | | | | | MANUFACTURER'S PART NO: MM4608 | BJ/RC33384 MAN | UFACTURER: | <u> </u> | | GENERIC PART NO: 4008 | PAC | KAGE TYPE: | 16 PIN DIP | | MILITARY SPECIFICATION TYPE: M | 38510/05401BDC | | | | DESCRIPTION | | | DETAIL | | DIE | | | | | Passivation Type | | Silicon | Dioxide | | Glassivation Type | | Vapox | | | Basic Die Construction | | Planer | | | Die Dimensions | | 0.071 X | 0.080 | | Metallization Type | | Aluminum | | | Metallization Thickness | | | | | Number of Metallization Layers | i | One | | | Metallization Interlayer Insul | ation Type | None | | | Bonding Pad Size | | 0.0044 X | 0.0044 | | Die Photograph | | (See Fig | ire A36) | | Scribe Method | | Mechanica | al | | INTERCONNECTIONS | | | | | Die Mounting Material | | <b>6</b> 01d-\$111 | con Eutectic | | Wire Material | | Aluminum | | | Wire Diameter | | 0.001 | | | Longest Lead Length | | 0.115 | | | Wire Bond Type(s) Post | | Ultrasoni | c (See Figure A32) | | Die | | Ultrasoni | c (See Figure A31) | | Interconnection Photograph | | (See Figu | re A30) | | | <del></del> | <del></del> | <del></del> | | DESCRIPTION | DETAIL | |------------------------------------|------------------| | PACKAGE | | | Lead/Lead Frame Material | Alloy 42 | | Lead/Lead Frame Finish - Internal | Aluminum Plate | | Lead/Lead Frame Finish - External | Gold Plate | | Lead/Lead Frame Finish - Feed Thru | None | | Header/Case Material | Ceramic | | Cap/Lid Material | Ceramic | | Case Seal Material/Method | Glass Frit | | Lead Seal Material/Method | Glass Frit | | Cavity Size | 0.161 x 0.270 | | Package Photograph | (See Figure A29) | #### Note: 1. All dimensions are in inches. S/N A22 FIGURE A29 - PACKAGE PHOTOGRAPH 4 X 13X FIGURE A30 - INTERCONNECTION PHOTOGRAPH S/N A23 FIGURE A31 - WIRE BOND AT DIE 530X (SEM-1.2KV) FIGURE A32 - WIRE BOND AT LEAD FRAME FIGURE A33. SCHEMATIC DIAGRAM FIGURE A34 . LOGIC DIAGRAM - 1 PARALLEL CARRY CIRCUIT FIGURE A37 AND FIGURE A38 - 2 ADDER CIRCUIT FIGURE A39 AND FIGURE A40 FIGURE A35 - FUNCTIONAL BLOCK DIAGRAM FIGURE A 37 - PARALLEL CARRY CIRCUIT FIGURE A 38 - SCHEMATIC DIAGRAM OF PARALLEL CARRY CIRCUIT FIGURE A 39 - ADDER 1 CIRCUIT A43 ### APPENDIX A6 CONSTRUCTION ANALYSIS M38510/05401BEC MANUFACTURER D FOUR BIT FULL ADDER DATE CODE 7703 # MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N C154 DATE CODE_ | 7703 DATE: 5/2/77 | | |-----------------------------------------------|-----------------------------|--| | PART NAME: FOUR BIT FULL ADDER | | | | MANUFACTURER'S PART NO: 85744 MANUFACTURER: D | | | | GENERIC PART NO: 4008R PAC | KAGE TYPE: 16 PIN DIP | | | MILITARY SPECIFICATION TYPE: M38510/05401BEC | | | | DESCRIPTION | DETAIL | | | DIE | | | | Passivation Type | Silicon Dioxide | | | Glassivation Type | Silicon Dioxide | | | Basic Die Construction | Planar | | | Die Dimensions | 0.081 X 0.085 | | | Metallization Type | Aluminum | | | Metallization Thickness | | | | Number of Metallization Layers | One | | | Metallization Interlayer Insulation Type | None | | | Bonding Pad Size | 0.004 X 0.004 | | | Die Photograph | (See Figure A48) | | | Scribe Kethod | Mechanical | | | INTERCONNECTIONS | | | | Die Mounting Material | Silver Filled Epoxy | | | Wire Material | Aluminum | | | Wire Diameter | 0.0014 | | | Longest Lead Length | 0.043 | | | Wire Bond Type(s) Post | Ultrasonic (See Figure A44) | | | Die | Ultrasonic (See Figure A43) | | | Interconnection Photograph | (See Figure A42) | | | DESCRIPTION | DETAIL | |------------------------------------|---------------------| | PACKAGE | · | | Lead/Lead Frame Material | Kovar | | Lead/Lead Frame Finish - Internal | Aluminum | | Lead/Lead Frame Finish - External | Nickel Plate | | Lead/Lead Frame Finish - Feed Thru | Tungsten | | Header/Case Material | Ceramic | | Cap/Lid Material | Nickel Plated Kovar | | Case Seal Material/Method | Solder | | Lead Seal Material/Method | Ceramic | | Cavity Size | 0.163 Dia. | | Package Photograph | (See Figure A41) | #### Note: 1. All dimensions are in inches. S/N C154 S/N C154 FIGURE A41 - PACKAGE PHOTOGRAPH 10X FIGURE A4. - INTERCONNECTION PHOTOGRAPH E25X (SEM-1.2KV) S/N C154 FIGURE A43 - WIRE BOND AT DIE 250X (SEM-1.2KV) S/N C154 FIGURE ATT - WIRE BOND AT LEAD FRAME FIGURE A45. SCHEMATIC DIAGRAM FIGURE A46. LOGIC DIAGRAM PARALLEL CARRY CIRCUIT - FIGURE A49 AND FIGURE A50 CARRY INPUT CIRCUIT - FIGURE A51 AND FIGURE A52 OUTPUT CIRCUIT - FIGURE A53 AND FIGURE A54 ADDER 3 CIRCUIT - FIGURE A55 AND FIGURE A56 FIGURE A47 - FUNCTIONAL BLOCK DIAGRAM 74X S/N C154 FIGURE A48 - DIE PHOTOGRAPH FIGURE A51- CARRY INPUT CIRCUIT FIGURE A52- SCHEMATIC DIAGRAM OF CARRY INPUT CIRCUIT FIGURE A53- TYPICAL OUTPUT CIRCUIT FIGURE A54- SCHEMATIC DIAGRAM OF OUTPUT CIRCUIT FIGURE A56 - ADDER THREE CIRCUIT A55 APPENDIX A7 CONSTRUCTION ANALYSIS M38510/05601BEB MANUFACTURER A DECADE COUNTER/DIVIDER DATE CODE 7628 ## MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N B53 DATE CODE_ | 7628 DATE: 2/8/77 | | |----------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------| | PART NAME: DECADE COUNTER/DIVIDER | | | | MANUFACTURER'S PART NO: MC14017BAL MANUFACTURER: A GENERIC PART NO: 4017 PACKAGE TYPE: 16 PIN DIP | | | | | | MILITARY SPECIFICATION TYPE: M38510-05601BEB | | MILITARY SPECIFICATION TIPE: MS6510-05801BEB | | | | DESCRIPTION | DETAIL | | | DIE | | | | Passivation Type | Silicon Dioxide | | | Glassivation Type | Vapor | | | Basic Die Construction | Planar | | | Die Dimensions | 0.080 x 0.080 | | | Metallization Type | Aluminum | | | Metallization Thickness | | | | Number of Metallization Layers | One | | | Metallization Interlayer Insulation Type | None | | | Bonding Pad-Size | 0.0048 x 0.0048 | | | Die Photograph | (See Figure A63) | | | Scribe Method | Laser | | | INTERCONNECTIONS | | | | Die Mounting Material | Gold Silicone Eutectic | | | Wire Material | Aluminum | | | Wire Diameter | 0.001 | | | Longest Lead Length | 0.071 | | | Wire Bond Type(s) Post | Ultrasonic (See Figure A60) | | | Die | Ultrasonic (See Figure A59) | | | Interconnection Photograph | (See Figure A58) | | | DESCRIPTION | DETAIL | |------------------------------------|-------------------------------------------| | PACKAGE | | | Lead/Lead Frame Material | Alloy 42 | | Lead/Lead Frame Finish - Internal | Aluminum | | Lead/Lead Frame Finish - External | Tin Lead Plate | | Lead/Lead Frame Finish - Feed Thru | None | | Header/Case Material | Ceramic (Al <sub>2</sub> O <sub>3</sub> ) | | Cap/Lid Material | Ceramic (Al <sub>2</sub> O <sub>3</sub> ) | | Case Seal Material/Method | Glass Frit | | Lead Seal Material/Method | Glass Frit | | Cavity Size | 0.25 x 0.162 | | Package Photograph | (See Figure A57) | #### Note: 1. All dimensions are in inches. S/N B53 FIGURE A57 - PACKAGE PHOTOGRAPH 10X 3 X S/N B51 FIGURE ASS - INTERCONNECTION PHOTOGRAPH S/N B53 620X (SEM-1.2KV) FIGURE A59 - WIRE BOND AT DIE S/N B51 440X (SEM-1.2KV) FIGURE 360 - WIRE BOND AT LEAD FRAME FIGURE A61. SCHEMATIC DIAGRAM - 1 INPUT CIRCUIT AND A TYPICAL OUTPUT CIRCUIT FIGURE A64 AND FIGURE A65 - 2 A TYPICAL FLIP/FLOP CIRCUIT FIGURE A66 AND FIGURE A67 - 3 F/F-2 INPUT GATING CIRCUIT FIGURE A68 AND FIGURE A69 ### FIGURE A62. FUNCTIONAL BLOCK DIAGRAM 83X S/N B53 FIGURE A63 - DIE PHOTOGRAPH FIGURE A64. INPUT CIRCUIT AND A TYPICAL OUTPUT CIRCUIT FIGURE A65- SCHEMATIC DIAGRAM OF DEVICE INPUT CIRCUIT AND A TYPICAL OUTPUT CIRCUIT FIGURE A66 - A TYPICAL FLIP/FLOP FIGURE A67 - SCHEMATIC DIAGRAM OF A TYPICAL FLIP/FLOP CIRCUIT FIGURE A68 - F/F2 INPUT GATING CIRCUIT FIGURE A69 - SCHEMATIC DIAGRAM OF F/F2 INPUT GATING CIRCUIT ### APPENDIX A8 CONSTRUCTION ANALYSIS M38510/05601BEB MANUFACTURER D DECADE COUNTER/DIVIDER DATE CODE 7703 ## MICROCIRCUIT CONSTRUCTION INFORMATION BASELINE ANALYSIS | S/N A341 DATE CODE · | 7703 DATE: 7/20/77 | | |-----------------------------------------------|-----------------------------|--| | PART NAME: DECADE COUNTER/DIVIDER | | | | MANUFACTURER'S PART NO: 85746 MANUFACTURER: D | | | | | | | | EMERIC PART NO: 4017 PACKAGE TYPE: 16 PIN DIP | | | | MILITARY SPECIFICATION TYPE: M38510/05601BEB | | | | DESCRIPTION | DETAIL | | | DIE | | | | Passivation Type | Silicon Dioxide | | | Glassivation Type | Silicon Dioxide | | | Basic Die Construction | Planar | | | Die Dimensions | 0.075 x 0.078 | | | Metallization Type | Aluminum | | | Metallization Thickness | | | | Number of Metallization Layers | 0ne | | | Metallization Interlayer Insulation Type | None | | | Bonding Pad Size | 0.0038 x 0.0038 | | | Die Photograph | (See Figure A76) | | | Scribe Method | Mechanica) | | | INTERCONNECTIONS | | | | Die Mounting Material | Silver Filled Epoxy | | | Wire Material | Aluminum | | | Wire Diameter | 0.0013 | | | Longest Lead Length | 0.074 | | | Wire Bond Type(s) Post | Ultrasonic (See Figure A73) | | | Die | Ultrasonic (See Figure A72) | | | Interconnection Photograph | (See Figure A71) | | | DESCRIPTION | DETAIL | |------------------------------------|---------------------| | PACKAGE | | | Lead/Lead Frame Material | Kovar | | Lead/Lead Frame Finish - Internal | Aluminum | | Lead/Lead Frame Finish - External | Nickel Plate | | Lead/Lead Frame Finish - Feed Thru | Tungsten | | Header/Case Material | Ceramic | | Cap/Lid Material | Nickel Plated Kovar | | Case Seal Material/Method | Solder | | Lead Seal Material/Method | Ceramic | | Cavity Size | 0.228 x 0.178 | | Package Photograph | (See Figure A70) | #### Note: 1. All dimensions are in inches. S/N A341 FIGURE A70 - PACKAGE PHOTOGRAPH S/N A341 18X 3X FIGURE A71 - INTERCONNECTION PHOTOGRAPH 430X (SEM-1.2KV) S/N A341 S/N A341 FIGURE A72 - WIRE BOND AT DIE 250X (SEM-1.2KV) FIGURE A73 - WIRE BOND AT LEAD FRAME FIGURE A74. SCHEMATIC DIAGRAM ⚠ INPUT CIRCUIT - FIGURE A77 AND FIGURE A78 ⚠ FLIC/FLOP CIRCUIT - FIGURE A79 AND FIGURE A80 F/F2 INPUT GATING CIRCUIT AND OUTPUT CIRCUITS - FIGURE A81 AND FIGURE A82 FIGURE A75 - FUNCTIONAL BLOCK DIAGRAM S/IL A341 FIGURE A76 - DIE PHOTOGRAPH 85X FIGURE AZZ. INPUT CIRCUIT FIGURE A79. TYP1CAL FLIP/FLOP CIRCUIT FIGURE A80. SCHEMATIC DIAGRAM OF FLIP/FLOP CIRCUIT FIGURE AS1. F/F2 INPUT GATING CIRCUIT AND TWO TYPICAL OUTPUT CIRCUITS FIGURE A82. SCHEMATIC DIAGRAM OF F/E2 IMPUT GATING CIRCUIT AND OF TWO TYPICAL OUTPUT CIRCUITS ### APPENDIX B ## ELECTRICAL TEST CONDITIONS ## TABLE OF CONTENTS | | | PAGE | |-------------------------------------------------------|---|------| | INITIAL/FINAL AND INTERIM TESTS FOR 4001B | • | B2 | | DYNAMIC TESTS FOR 40016 | | В3 | | 4001B SPECIFIED TESTS/LIMITS | • | B4 | | 4001B CIRCUIT DIAGRAMS | • | В7 | | INITIAL/FINAL AND INTERIM TESTS FOR TESTS FOR 4013B | | B8 | | DYNAMIC TESTS FOR 4013B | | В9 | | 4013B SPECIFIED TESTS/LIMITS | | B10 | | 4013B CIRCUIT DIAGRAMS | | B15 | | INITIAL/FINAL AND INTERIM TESTS FOR MIL-M-38510/05401 | | B19 | | DYNAMIC TESTS FOR MIL-M-38510/05401 | | B20 | | MIL-M-38510/05401 SPECIFIED TESTS/LIMITS | | B21 | | MIL-M-38510/05401 CIRCUIT DIAGRAMS | | B27 | | INITIAL/FINAL AND INTERIM TESTS FOR MIL-M-38510/05601 | | B28 | | DYNAMIC TESTS FOR MIL-M-38510/05601 | | B29 | | MIL-M-38510/05601 SPECIFIED TESTS/LIMITS | | 330 | | MIL-M-38510/05601 CIRCUIT DIAGRAMS | | B31 | TABLE B1. D.C. TEST LIST FOR 4001B | | INITIAL/FINAL<br>TEST #'S | | | INTERIM TEST #'S | |-----------|-----------------------------|---------------------------------|-----------------------------|------------------------------| | PARAMETER | 25°C | +125°C | -55°C | | | VIC (POS) | 1,2,3,4,5,6,7,8 | | | 1,2,3,4,5,6,7,8 | | VIC (NEG) | 9,10,11,12,13,14,-<br>15,16 | | | 9,10,11,12,13,14,<br>15,16 | | ISS | 17,18,19 | 17,18,19 | | 17,18,19 | | VOL 1 | 20,21,22,23,24,<br>25,26,27 | 20,21,22,<br>23,24,25,<br>26,27 | 20,21,22,23,<br>24,25,26,27 | 20,21,22,23,24,<br>25.26.27 | | VOL 2 | 28,29,30,21,32,<br>33,34,35 | 28,29,30,<br>31,32,33,<br>34,35 | 28,29,30,31,<br>32,33,34,35 | 28,29,30,31,32,33,<br>34,35 | | VOL 3 | 36,37,38,39,40,<br>41,42,43 | 36,37,38,<br>39,40,41,<br>42,43 | 36,37,38,39,<br>40,41,42,43 | 36,37,38,39,40, 41,<br>42,43 | | VOH 1 | 44,45,46,47 | 44,45,46,47 | 44,45,46,47 | 44,45,46,47 | | VOH 2 | 48,49,50,51 | 48,49,50,51 | 48,49,50,51 | 48,49,50,51 | | VOH 3 | 52,53,54,55 | 52,53,54,54 | 52,53,54,55 | 52,53,54,55 | | IIL 1 | 56 | | | 56 | | IIL 2 | | 57,58,59,60,<br>61,62,63,64 | | | | IIH 1 | 65 | | | 65 | | IIH 2 | | 66,67,68,69,<br>70,71,72,73 | | | TABLE B2. A.C. TEST LIST FOR 4001B | PARAMETER | DYNAMIC TEST | |----------------|--------------| | c <sub>I</sub> | 74-81 | | t PHL | 82-89 | | t PLH | 90-97 | | t THL | 98-105 | | t TLH | 105-113 | | | | ## TABLE B3. TEST SPECIFICATIONS FOR 4001B | | 3 | 7, | | | | | He. I | COST | 1111/20 | 1513 | | 12110 | AT D A | 0.004 | 1 | | | $\Box$ | | - | | ঘ | UNI | $\sum_{i}$ | J | _ | |----------|------------|----------------------|------------------|---------------|--------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------|-----------------|-----------------|---------------|--------------|---------------|-------------|--------------|----------|--------|----------------------------|--------------------|----------|-------------|----------|----------------|-----|------| | Sms | 2.5 | ALL. | - | 2 | 3 | 4 | 5 | 6 | , | | 2 | 10 | 11 | 12 | 13 | 14 | 19 | 16 | TEAS. | 1 <sup>4</sup> = 5 | 5 6 | 508<br>[, 1 | 25 | 500 G<br>7,4-5 | ٠. | _ | | 5 | DEC-015-15 | \$Y.4 | | _ | <u> </u> | | | - | - | | | H | | | | <b></b> | | + | TER STARED | דדו | | | | T | - 1 | - | | = | -8 | RAY.<br>TEST | 1A | 13 | 1 | 27 | _2A | 28 | VSS | 34 | 30 | _3 <u>Y</u> _ | -47 | - <u>(A</u> - | 48_ | YCD | = | | | 413 | <u> </u> | -17 | **A.X. | M:N 14 | 씍 | UNI. | | | | ю. | | | L | | | L | L | ļ | <u> </u> | | | | | <u> </u> | <u> </u> | - | | $\sqcup$ | | _ | L | _ | _ | | | (C | | 2 | 1 ma | 1ma | | | | | | | | | | | | GHO | | | 1A<br>18 | | 1.9 | . | | - 1 | - | Yác | | | | 3 | | | | | 1ma | 1ma | l | | | | | | | | | | 2A<br>28 | | Н | | | | - [ | | | H | | 5 | | | | | | | | 1== | 1=4 | | | | | H | 1 | | 2A<br>28<br>3A<br>36<br>6A | | Ш | | | | 1 | i | | Į. | | 7 | | ļ, | | | l | ĺ., | i | | | | | 1ma | lma | | 1 | | 4A<br>48 | | | | | , | ı | ŧ | | IC | | 9 | -1ma | | - | | <del> </del> | <del> </del> | 67:3 | | - | | | - | | <u> </u> | | 1 | 18 | | -6.0 | | - | -+ | ┪ | Yde | | (£G) | | 10<br>11 | | 1ma | | | -lea | | | | ļ | | | | | l | 1 | l i | 18<br>2Å | | | ' | 1 | | ١ | 1 | | П | | 12 | | | | | | -ìma | 1 | -1ca | j | | | | | | İ | | 28<br>3A | | | | 1 | i | - 1 | 1 | | П | | 14 | | | | | | | | | -1 ma | | | -1=4 | | ĺ | l | | 2A<br>28<br>3A<br>36<br>4A | | | | 1 | | - 1 | ٤ | | * | | 16 | | | <u> </u> | | | | Ľ. | | | | L | | -100 | <u> </u> | L | _ | 48 | Н | 1 | | | | _ | Y | | \$5 | 3005 | 17 | 15.07<br>GD | (44)<br>13.07 | | 1 | 15,97 | 15.04 | CNO | 19.0Y | 5820<br>19. CV | | 1 | 6H0<br>15.07 | 15.04 | 19,07 | 1 | | ¥55 | | -1.0 | | 30.0 | | - 1 | W | | ł | 1 | 19 | C/40 | C:40 | L., | | CNO | GIO | 1 | CHO | CNO | L. | | GHO | 6:10 | <u>'</u> | | | | _ | | _ | _'_ | | | 1. | | OL 1 | 30.06 | 20<br>?1 | ्र<br>सम | GND<br>1H1 | 10L1<br>10L1 | | GND | GND | G/10 | GND | GNO | | 1 | CND | CNO | 5.34 | 1 | | 17 | | 0.4 | | 0.4 | | 0.4 | ٧dd | | | | 22<br>23 | G10 | C:40 | | 10L1<br>10L1 | 41H1 | YIHI | l : | 11 | | | | | ! | | | | 2Y | | | | | | - 1 | 1 | | | | 24 | | | | 1.00 | l ii | GVD<br>GVD | Ш | C::0 | ¥1H1 | 10L1<br>10L1 | | | | 1 | ļ | | 3Y<br>3Y | | 1 | | 1 | | ¥ | П | | IJ | | 10 27 | 6.10<br>6.13 | CHO | | | C10 | G::0 | GNO<br>GNO | G:0 | GNO<br>GNO | 100 | 10L1<br>10L1 | V1H1<br>G-10 | CHO<br>VINI | 5.0V<br>5.0V | i | 1 | 47 | | | | 0.4 | | 0.4 | ÷ | | u.z | 300ń | | VIHI | G210 | ; | - | G:10 | CHO | G#) | GNO | CHD | $\vdash$ | 1001 | CHO | GNO | 3.0V | | + | 17 | - | .05 | | .05 | <del> </del> | .05 | - | | î l | 1 | 29 | GN0 | VISI | | | CSID | Ï | 1 | 1 | 1 | l | | | l ii | 2.00 | | | 17 | | , ,, | | 1 | | 03 | ١,٠ | | | | 30 | 1 | 6.10 | | | 41:11<br>GND | viin | | | | ĺ | | ! | П | | | | 2Y<br>2Y | | | | | | | | | П | | 32 | | | | | Ш | GID | | G:40 | Athi | ł | 1 | | | ļi | 1 | | 34 | | li | 1 | | il | | 1 | | <u> </u> | · | 34<br> 35 | L # | 1 | | | l T | 1 | 1 | | 3.10 | | Ì | V1H1<br>GNO | изна | * | | | 47 | | 7 | | 1 | 1 | Y | ۲ | | 01.3 | 3006 | 36 | VIHZ | G/10 | - | | 6.0 | CND | GNO | Giio | GND | | | GNO | CNO | 15.04 | | | iv | | 1.5 | 1 | 1.5 | | 1.3 | Ya | | | | 37<br>38 | CHO | V1H2<br>GNO | | | VIHZ | VINE | 11 | | 11 | 1 | | $\mathbf{l}$ | H | ' | | 1 | 27 | 1 | 1 | | 1 | | ! | Ŀ | | П | | 37<br>40 | | !! | | Ì | 3.0 | CAO<br>A I HE | Ы | 11112 | + | | | | Ш | | | 1 | 27<br>37 | | | | 11 | | ij | П | | 1 ! | | 41 | | | | | 11 | | | 6:50 | ALHS | l | | V102 | 1 | 1 | Ì | | 3Y<br>4Y | | | | 1 | i ! | | ١, | | | - | 1 43 | <del> '</del> - | <u> </u> | ļ | - | <del> </del> | | <u> '</u> | <del></del> - | 1 * | _ | | G!3D | 7182 | 1 | - | | 47 | - | <b>├</b> | ╀ | <u> </u> | - | L | 1 | | ) the | 3007 | 14<br>45 | VILT<br>5.0V | VIL1<br>5.3V | 1041 | 1041 | 5.0V<br>V1L1 | 5.0V<br>VILI<br>5.0V | G:10 | 5.04 | 1 4 . | 1 | 1 | S.OV | 5.31 | 5.0V | 1 | | 2 <b>Y</b> | 4.0 | | 1 | G | 4.6 | | ۲۰ | | 1 | 1 | 46<br>1 47 | + | + | | | 5,04 | 5.0V | 1 | : 111<br>: 5.0V | V1() | 1081 | | | viil | 7 | i | | 37 | 1 | l | 1 | 1 | | | 1 | | OH 3 | 1037 | 19 | VILT<br>VU.2 | 5.0V | | | 5.0V | 5.07<br>V1L1 | 0.0 | 5.0V | 1 4 | | Ī | 5.39 | 5.3 | 2,08 | j | Г | 24 | 1.6 | 1 | 1.5 | 75 | 1,95 | | 76 | | 11 | | 50 | 1 | 1 | 1 | | 5.17V | 5.00 | H | VILI | 11L: | | l | VILI | VICT | 5.04 | l | | 37 | | | 1 | | ٧ | | 1 | | 7.43 | 3901 | 1,: | V11.2 | V1L2 | <u></u> | <del> </del> | 19.3 | | 5.10 | <del></del> | 15.01 | | | + | 15. 1 | + | | † | 17 | 13 5 | 1 | 13 | 3 | 13 5 | | v d | | | 1 | 54 | 19.34 | 19.34 | | | 15 OV | 11.2 | 1 | vit- | AILS | | l | 1 | 1 | | 1 | 1 | 27 | 1 | 1 | 11 | | 11 | 1 | 1. | | _ | 1 | 55 | * | ١, | 1 | | +_ | | <b>!</b> '- | 15 0 | | | ! | AIFS | ALFS | | 1 | ļ., . | AY | 1. | 1 | Ι' | | 1 | ļ | 1 | | ilf | 1009 | 56 | CMD | GNO | | | GND | 6.10 | C'.) | 6.00 | פוים ו | | 1 | 640 | 640 | 15 74 | 1 | | 41.<br>100 Tel | -0 | 1 | 1 | | 1 | ١ | ١ | | Irs. | 3009 | 7.7 | WN0 | GNU | | Ī | G:10 | G!D | GNO | GNO | , cho | | 1 | 6,00 | ाठ | 75 OV | | 1 | ION THE | 1- | - | Ť. | .0 | 1 - | | † " | | | | `58<br>59 | 1 | | | | 1 | | | 1 | | | i | | | 1 | | 1 | 18<br>2A | | 1 | | | | | | | | | 60 | | | | | | | | | | | | | | | 1 | | 58 | 1 | | | | İ | | | | | | 152 | | | ŀ | | | | H | | | 1 | | 11 | П | 11 | | | 18 | | | | | | | 1. | | 1 | • | 63 | 1 | | | L | | 1 | L | | 1 | L | L | L | Ľ | 1 | | L | 4A<br>18 | | | $\perp$ | | | | Ľ | | 181 | 3010 | 05 | 19.07 | 15.09 | | | 15 OY | 15.00 | GNO | 15. C | 15.0 | 1 | | 15.0 | 15.0 | 15 00 | | | ALL | | •0. | 1 | T | | Γ | Ţ. | | 182 | 3010 | 100 | 15.34 | CAD | | - | .120 | G:E | GNO | GND | (110 | - | | Gho | 007 | 70 11 | | + | 100ETra | - | + | + | | | ł | +, | | 1 | Ĩ | , 67<br>1 5H | UNU | 15.04 | ĺ | | 740<br>140<br>15 Y | | 1 | 1 | 1 | | | | 1 | | | | 18 | | | | 1 | 1 | | ľ | | | | 69 | | · · · | | | 15 "4 | 15.0V | | 1 | | | 1 | | | | | | 28<br>3A | | 1 | | | | | | | | | /0<br>/1<br>/2<br>/3 | | | | | | 1 | | 15 (1 | (15 .)<br>( 1.0 | | | | | | | 1 | 16 | | | | | | | П | | | 1 1 | 13 | 11 | 1 1 | | 1 | | l i | 11 | 11 | 10 | 1 | 1 | 15 % | 15 0 | .1 1 | Ī | 1 | 48 | 1 | 1 | | 14 | | 1 | П | TABLE B3. TEST SPECIFICATIONS FOR 4001B (CONTIENTINAL CONDITIONS (PINS NOT DESIGNATED ARE OPEN | | | ž | | * | _ | | 5 | | £ | <b> </b> | | | |------------|-----|--------|-----|-----------------|----------|-------------|---------------------------|----------|--------------------------|-----------------|------------------------|----------------------------| | П | Γ | | _ | 177 | 7 | | 12.0 | ž | - | 2 | ž | ÷ | | | | | | 111 | 7. | | 3.55° a VI<br>11 den dens | | 2 | 2 | 2 | 9 | | | | | | 444 | 4 | 118 | 3.521 - VA | Pea | â | â | 2 | 8 | | lest Herts | | | | 7117 | 7 | lest iinita | 125 | - | | ļ | | | | Ę | L | | | 777.7 | 77 | ě | 3,4 | r is | | \$ | 3 | 5 | | | * | ų<br>K | ä | <u> </u> | - | | Substrays 8 | ă | <u> </u> | | § | - | | | Ì | . < | Mth | | | | 3.4 | E C | 2 | 2 | \$ <b>-</b> | 9 | | | | 1 | | | | | į | <u> </u> | 55000550 | ******* | ****** | | | | | 1 | | ERRAR. | 125 | | į | 1 | 4822 | | | | | | 2 | A N | | 8 | -• | | 2 | ,<br>00 | 0.5 | · | <u></u> | <u>,</u> | | | 2 | <br>\$ | | | <u> </u> | | ı. | : | 3 | { <b>&gt;</b> □ | } | § <b>→</b> • | | | 18 | = | | | ۷ | | 21 | 44 | 35 | \$ | § | 3\$ | | | Ξ | \$ | | | | | | 44 | υU | υu | υυ | ن ن | | | 10 | ħ | | | | ۸/ | 2 | 37 | 99 | vu | <b>υ</b> υ | υU | | | • | E. | | • | t | SHUTTIONS, | · | ĸ | <b>3</b> - ••35 | } ◆•88 | § · <b>→</b> -\$§ | 333 | | | • | Ħ | | < | | Terrina con | • | * | <b>8</b> - <b>-4</b> 555 | <b>ૄ</b> \$}} | dg ◆•∂g ► | ĝ- <b>⊳e</b> ĝ-•• | | | , | Vss | | 3 | | 11 | ^ | \$3 | ĝ <b>.</b> | § · · - • | g | 3 ··- | | | • | 42 | ! | 4 | | | • | 92 | g +02 + | 3 <b>-</b> •3 • | i ••i • | દું ••§ • | | | s | R | | 4 | | | ٩ | ¥2 | 33 <b>-</b> 3 - | ]}}=§- • | គឺដូ•ដូ <b>→</b> | 33•8 - | | , | 9 | 12 | | | | | • | 12 | UU | υυ | UU | <b>U</b> U | | | • | 14 | | | | | _ | ٠, | 50 | u y | w | <b>U</b> U | | | • | | | 4 | | | 63 | <b>1</b> | 303 - | E = E | 3 <b>0</b> 8 • | } <b>a</b> g- | | | - | 14 | | • | | | | 4 | -3. | • <u>§</u> • | •ĝ. • | •§ • | | 3.5 | A11 | 19245 | , | : * * * * * * * | 28 | Cases | <b>2</b> 0 | Test No. | 일인 <b>보</b> 있었는 기업이 | 3k68488 | <b>**</b> ကိုလမှုညှည်၍ | 89,5 <b>8</b> 8,0 <b>2</b> | | | 200 | 3 | ** | k | - | | 45578-<br>2-3 | | 1 de . | | | (a) | | | 1 | | | J | • | - | Ĩ | | .# <b>-</b> | | ح گ | <u>.</u> | The input capacitance shall be measured between the specified measurement terminal and the VSs terminal. The measurement frequency shall be within the range of 100 khz and 1.0 mHz. Ä Pulse Conditions - See Figure Bl. ن نھ # TABLE B3. TEST SPECIFICATIONS FOR 4001B (Cont.) | TEMP. | VILI | VIHI | VIL2 | VIH2 | IOL1 | 10H1 | |-------|------|------|------|-------|------|-------| | 25°C | 1.1 | 3.8 | 3.36 | 11.42 | 0.51 | -0.2 | | -55°C | 1.35 | 3.95 | 3.65 | 11.7 | 0.64 | -0.25 | | 125°C | | 3.6 | 3.03 | 11.12 | 0.36 | -0.14 | | UNITS | ٧ | ٧ | ٧ | ٧ | mA | mA | ### Input pulse $$V_{GEN} = V_{DD} + 1.0\%$$ $t_{PH} = 2.5 + 0.1 \mu s$ $t_{THL(1)} = t_{TLH(1)} = 10 ns$ Pulse repetition period = 5.0 + 1 $\mu s$ ### FIGURE B1. SWITCHING TIMES TEST CIRCUIT AND WAVEFORMS ## TABLE B4. D.C. TEST LIST FOR 4013B | | INITIAL/F<br>TEST #' | | | INTERIM<br>TEST #'S | |-----------|-------------------------|-------------------------------|-------------|------------------------| | PARAMETER | 25°C | +125°C | -55°C | 25°C | | VIC (POS) | 1,2,3,4,5,6,<br>7,8 | | | 1,2,3,4,5,6 | | VIC (NEG) | 9,10,11,12,13,<br>14,15 | | | 9,10,11,12,13<br>14,15 | | ISS | 17,18,19 | 17,18,19 | | 17,18,19 | | VOL 1 | 20,21,22,23 | 20,21,22,23 | 20,21,22,23 | 20,21,22,23 | | VOL 2 | 24,25,26,27 | 24,25,26,27 | 24,25,26,27 | 24,25,26,27 | | VOL 3 | 28,29,30,31 | 28,29,30,31 | 28,29,30,31 | 28,29,30,31 | | VOH 1 | 32,33,34,35 | 32,33,34,35 | 32,33,34,35 | 32,33,34,35 | | VOH 2 | 36,37,38,39 | 36,37,38,39 | 36,37,38,39 | 36,37,38,39 | | VOH 3 | 40,41,42,43 | 40,41,42,43 | 40,41,42,43 | 40,41,42,43 | | IIL 1 | 44 | | | 44 | | IIL 2 | | 45,46,47,48,<br>49,50,51,52 | | | | IIH 1 | 53 | | | 53 | | IIH 2 | | 54,55,56,57,58<br>59,60,61,62 | | | # TABLE B5. A.C. TEST LIST FOR 4013B | PARAMETER | DYNAMIC TEST | |----------------|--------------| | C <sub>1</sub> | 62-69 | | TRUTH TABLE | 70-86 | | t PHL | 87-90 | | t PHL (R or S) | 91-94 | | t PLH | 95-98 | | t PLH (R or S) | 99-102 | | t THL | 103-106 | | t TLH | 107-110 | | fcL | 111,112 | | TTLHCL | 113,114 | | tP | 115,116 | | t SHL | 117,118 | | t SLH | 119,120 | | t HHL | 121,122 | | t HLH | 123,124 | # TABLE B6. TEST SPECIFICATIONS FOR 4013B | | 3 | 100 | | | | | | | 111 | e Con | 12.2 | e, bo | argu e | 4. (f) | 31 | | | | | | | 1010 | COL | <u> </u> | | |--------------|-----------|----------------------------------------------|------|------|------------|-----------------------|-----------------------|---------------------------------|-----------|---------------------------|-------|------------------------------------------------------------------------------------|-----------------|--------|------|---------------------|----|----|----------------------------------------------|--------------------------|-----|------|-------|----------|----------| | 37.18. | 1570-233; | X.L | ١ | 2 | 3 | * | s | • | 7 | 1 | , | 16 | 11 | 12 | :3 | 14 | 15 | 16 | TEASLES. | 508<br>T <sub>A</sub> +2 | | | | TA*-55* | å | | , | :33 | | 10 | 10 | 10 | 18 | و، | 15 | 155 | 2*_ | 7. | 78 | PC | 27 | .79 | V5.0 | | | | 2:12 | U.E | HIN | MAX | HIM MAK | UNIT | | | | u, | | | | | | | | | | | | | | | | | | | | | | П | | | 10051 | | 1 2 3 4 5 6 7 8 | | | 180 | 184 | les | 104 | | )no | 1ma | Isa | le <sub>k</sub> | | | 8 | | | ยะยะผลเห | | 1.5 | | | | Vdc | | VIC<br>(NEG) | | 9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | | | -174 | -1mg | -1 <b>na</b> | -lma | CHD | -1mg | - Ima | -184 | -lm | | | | | | 10<br>18<br>10<br>15<br>25<br>20<br>24<br>26 | 7 | | | | | Vec | | 155 | 300 s | 17<br>18<br>19 | | | CHD | 15.37<br>15.07 | 6.0 | 15.07<br>15.07 | 4 | 15.0V<br>15.0V | CAO | 15.0V<br>6:10<br>15.0V | CAO. | | | 13.0V | | | <b>YSS</b> | 1 | 1.0 | | -30.0 | 1 | 1, | | 25 | 3006 | 20<br>21<br>22<br>23 | 1911 | 10L1 | 5.QV | A Della | 5 OV | 5.0V | 6:40 | 5.0V<br>G-D<br>V1H1 | 3.0V | ATHI<br>CVO | 5.0V | tou i | 10.1 | 5.0V | | | 25.55 | | 9 | | 0.4 | 5.4 | Vác<br>V | | AOF S | 3006 | 24<br>25<br>26<br>27 | | | | G191 | 5.0v | 610<br>91H1<br>5.09 | G::0 | 5.0V<br>0:09<br>V:H1 | 5.04 | A1H1 | S.GV | | | 5.00 | _ | | 10<br>10<br>29<br>20 | | .05 | | .05 | 01 | Vac | | چ— کے | 3006 | 28<br>29<br>30<br>31 | | | 15 CY | | 15.00 | GNO<br>VIN2<br>IS. OV<br>IS. CV | 6.10 | 13.0V<br>4<br>5ND<br>71H2 | 13.04 | ATHS<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW<br>PW | 15.00 | | | 19.07 | | | 10<br>10<br>20<br>20 | | 1.5 | | 1.3 | | Vác | | THOW | 3007 | 32<br>33<br>34<br>35 | 1041 | TOHI | 5.0V | C1:D<br>V1H1<br>5, CV | 9.59<br>1 | 0.19<br>0.19<br>0.19<br>ATM | 310 | GHD<br>I I HT<br>GHO | 3.00 | S-OA<br>SHI | 5.0V | (UH1 | 1041 | \$.0V | | | 19<br>19<br>29<br>20 | 4.6<br>i | | 4.6 | | | væ | | Y HZ | 3007 | 36<br>37<br>38<br>39 | | | :.cv | 215<br>1714<br>5.07 | | GND<br>GND | (210 | 7161 | 5.07 | 5.0V<br>G-10<br>V1H1 | 5.0V | | | \$.0V | | | 10<br>20<br>20 | 4.95 | | 4.9 | | 4.95 | Vec | | 19h3 | 3007 | 40<br>41<br>32<br>43 | | | 15.07 | 42 OA<br>4145<br>245 | 19.3V | 71.42<br>410 | 62 | AIHS | 15.07 | 19.0V<br>6HD<br>/1H2 | 19.00 | | | 13.00 | | | 100 20 | 13.9 | | 135 | | 133 | V40 | | άÜ | 3,7139 | * | | | u*iQ | 0.5 | G:D | GNO | 0.50 | 5.00 | CYD | üNO | G.10 | | | 13.00 | | | ALL<br>TOGETHE | -0.1 | L | L | | | 12 | | \$1:1<br>+ | 3009 | 45<br>46<br>47<br>48<br>49<br>50<br>51<br>52 | | | 340<br>340 | 549 | 633 | CNO | (40)<br>1 | 640<br>640 | C.50 | 2ND | G40<br> | | | 13.0V<br>1<br>13.0V | | | 10<br>18<br>10<br>15<br>25<br>20<br>26 | | | 10 | | | 33- | | 1141 | 3010 | t | | | 15 OV | + | 15.07 | 13.04 | 540 | 15.04 | 1331 | 13.07 | 13.00 | - | | 13.0V | | + | ALL | | +0. | 1 | Ė | + | 14 | | 1342 | 2010 | 54<br>55<br>56<br>57<br>58<br>59<br>60<br>41 | | | 15.00 | 15.04 | 61:0<br>133.94<br>2:3 | 13 01<br>610 | 3- | 13.0V | 15.00 | 15 av | 640 | | | 15.00 | | | 1C<br>1R<br>1D<br>1S<br>2S<br>20<br>2R<br>2C | | | | -1. | | 3 | TABLE B6. TEST SPECIFICATIONS FOR 40138 (Cont.) | | | | | | à | |--------------------------------|----------|----------------|------------|-----------------------|-------------------------------------------| | | | | Min Max | | Mark 1 | | Test limits | | | Min Max | | | | | | | Min Max | Subcroup 4<br>TA 25°C | 7.5 | | | Measured | 2 VDD terminal | | | CLK<br>RS.<br>SET.<br>SET.<br>SET.<br>CLK | | | | 00, | 14 | | g. | | | | ä | 13 | | | | | | ζ5 | 12 | | | | | | CLK2 | 11 | | <b>a</b> | | | | RS2 | 9 | | • | | nits | | 2α | 8 | | - | | ns and lin | | SET2 | <b>5</b> 0 | | • | | onditio | | VSS | 4 | | QXD | | Terminal conditions and limits | | SETI | 9 | | • | | ٠ | | ١ď | 5 | | • | | | | RS1 | 7 | | • | | | | CLK1 | c | | rs. | | | | 91 | ~ | | | | | | Ü | - | | | | Cases<br>7 | | Symbol | Test Nc. | | \$ <b>6</b> 97 97 98 93 | | | Z C | BC:56 | | | 2102 | | | j | | | | J | TABLE B6. TEST SPECIFICATIONS FOR 4013B (Cont.) | _ | | 1 | | | | 1. | | _ | | | -:- | | 厂 | _ | | _ | |---|------------|------------------|----------|------------------------------------------|-----------------------|---------|----------|-------|-----------------------------------------|------------|-----|------|----------|----------|--------------|--------| | _ | П | | 3 | | Ξo | 8- | _ | | _ | 2_ | | | 上 | | _ | | | Ì | | TA- 125°C TA55°C | Mrs Mas | | TA: 123°C TA: -35°C | | | | | | | | 1 | | | - | | | Subgroup 8 | clīA | 37.<br>M | | 8 × | 2 | | | | | | | $\vdash$ | | | | | | , Single | 125 | Mas | | 5.5 | \$- | _ | | | - | | | = | | <del>-</del> | _ | | Ž | | į | NE | Ãu , | 7 A. | 2. | | | | | | | 上 | | | | | | | , | N SS | | <b>6</b> 0 | 8 | | | - | <u>2</u> _ | | | $\perp$ | | | _ | | | Subgroup 7 | ٧, | Me | | Subcroup 9<br>TA-23°C | 8. | | | | - | | | +- | | | | | | Measured | terminal | | None<br>None<br>All | | CLK1 to | , K. | CLX26 | 2 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | 1 1 0 | | 2.10 | CLK, to | CK: | rijo<br>Pi | ؿ<br>ٷ | | | | V DO | = | > | | \$.0 ¥ | | | | | | | | | | | | | | 20 | 2 | | | _ | | 5 | | | | F 6 | | | 5 | _ | | | | ç, | 13 | *********** | | | | | 5 | | ļ | 5 | | | | 5 | | | | CLK | = | | | | | ă | Ž. | | | | | | ă | 8 | | | | 132 | 10 | 00000 >>><br>00000 | | | | | | | | 8 | | | | | | | | 70 | • | 9 - 2 | | | | | | | | | | | | _ | | | | SET2 | - | 2 20 20 20 20 20 20 20 20 20 20 20 20 20 | | | | | | | 1 | 5 | | | | | | | | 1,55 | · | ₹ | | g- | | | | E | | | E | | | | | | | SET | - | 2 222222 | | <u></u> | | | | 5 | | | | | | | | | | 1 <sub>G</sub> | • | 9998 9999 | | | | | | | | | | | | | | | | RS1 | • | | | | | | | | ă | | | | | | | | | ניגי | ٦ | ************************************** | | E | 3 | | | | | | 5 | E | | | | | | 10 | ~ | ******** | | | 50 | | | <u></u> | | | | 5 | | | | | | ő | | 9112111222ZZZ1ZZ | | 5 | | | | _ | 5 | - | 5 | | | | | | | Sy meal | Test No. | # # # # # # # # # # # # # # # # # # # | | 3 | 1 | 2 | 2 | E | * : | 2 2 | \$ | z | * | * | | | 7 | | | į | - | 2 | <u> </u> | | • | | _ | | ğ | <u> </u> | | | | _ | } | | | 131 | | Į. | | | _; | | | | 1 2 | | | _ | IABLE B6. TEST SPECIFICATIONS FOR 4013B (Cont.) | Г | | 3 | _ | - | | | | 1 | | Γ | | 1. | - | l. | | - | | | | | | | |--------------------------------|--------------------------------------|--------|----------|-------|------------------|-----|-----------|-------------------|----------|------------|----|----------------------------------------|---------|-----|-------------|----------|----------|-----------|----------|------------------|-----------------|---| | L | | | ı — | 2. | _ | | | _ | _ | | | 9 . S | Ä . | 1 | 1 | 3- | | | <u> </u> | | | ļ | | ı | Ē | S<br>C | 3 | Ş. | | | _ | ğ- | • | ă- | | 8 | | Ŀ | | ğ | 8 | <u> </u> | | | _ | | | l | 3 | | ž | g. | | | | •- | | - | | 1 | | Þ | 2 | 1 | | | | | | | | 2 | C) da | | 17. | 욹. | | | | ş | _ | <u>g</u> - | _ | 25 | 2 | | | 8 | ş | <u>22</u> | | | - | | | Test Italia | i i | | N.B. | 8. | | | | 2- | _ | | _, | 1 | - | 2 | 2 | | | | Γ | | | | | | 8 | ر<br>د | Max | 62. | | | • | 8- | | ğ- | _ | 50 | - | | | 8 | 8 | 8- | | | - | | | | Subgroup 9 Subgroup 17 Subgroup 11 | | Mis | 8- | | | | 2- | | | _ | | _ | £ | = | - | | | | | | | | H | 10 | 7 | ث | 2 | 3 | 2 | 9 | - | | - | _ | | | Г | | | | 33 | 33 | <u> </u> | ¥¥. | | | | West marged | 5 | | SET | 5.54 | 5 E | જે દું જે | σσ | Ö.Ö | σō | 00 | 2.5. | 3 | 200 | 2<br>2<br>2 | អូ | CLK | D to G.K. | 25. | Picaki<br>Picaki | Pioaki<br>Pioak | | | Γ | Γ | VDD | 14 | 5.0 V | | | | | | | | | | | | | | | _ | | - | | | | | ő | 13 | - | | 50 | | | - 550 | H | 50 | | = | | 50 | | 50 | 一 | - | | | | | | - | Ë | - | - | | _5 | | | <u>ಕ</u> | ┝ | | - | 5 | - | 5 | - | 5 | - | $\vdash$ | | - | | | | | õ | 13 | | | | 50 | | 50 | | 50 | | | | | | | | | | | | | | | CLK2 | Ξ | | | | | | 35 | | 25 | , | • | | 3 | | ¥ | × | Z | ž. | 5 | | | | | | | | | | | | | <u> </u> | | | | Г | | | | | | | | | | Hentte | | RS2 | 2 | | | | E | _ | | | | L | | L | | _ | | | _ | | | | | 200 | | 2 | • | | | | | | | | | L | | L | | | | Z | 3 | ž | ¥ | | | Terminal conditions and limite | | SET2 | ۰ | | | 3 | | | | | | | | | | | | | | | | | | Lani | | VSe | | Q.S | _ | | | | | | | | _ | | | | | | | | | | | Tern | - | | $\dashv$ | 3 | | | | | | - | | - | | - | | - | | - | - | | $\vdash$ | | | | | 3ET. | - | ž | | | | | | | | | | L | | | | | L | | | | | | | ů | 7 | | | | | | | | | | | | | | | 3 | 5 | 3 | ă | | | | | 78, | 7 | | E | | | | | | | Γ | | - | | | | | | | | | | | | CLX | - | | | | | 55 | | E Z | | ă | | | | ž. | | 5 | , | 3 | 3 | | | | | ğ | - | | 50 | | | 5 | | 100 | | | | | | | | | | | | | | | | ō | 4 | 7210 | | | | 5 | | 5 | | 5 | | 6 | | ьo | | | | | | | | Chang | ; | Symbol | Test No. | * | 3 | 6: | 102 | 103 | 2 2 | 701 | 80 | == | | E11 | <u> </u> | 911 | <b>*</b> | 2= | ω.<br>1 | 121<br>121 | 123<br>124 | | | | ž | 1 | | , | ŝ | | | 7 | | | | 3 | | 42) | | (Legg 2) | | 7 | | (5) | | | | | 2 | 1 | | 8 | <u> </u> | | | 1884<br>(Fle 8-2) | | Ker | | F19 & 2) | | 15 | | | | = | | Ē | | | | | } | | | 7 | N pr 5 (F19 823) | | | j. | - | TTH | | (YEE) | ee mude | 5.7 | 300 | 41. | | 1881 | žž | THH | 33 | | | | | ` | | | | | | L | | | | ــــــــــــــــــــــــــــــــــــــ | | | <u> </u> | ئا | | L | ـــــ | | | J | MODES. 4. Proceeds and consistent of the processing proces F. Pulse repetition period = 100 asset, 50 percent duty cycle. The maximum clock transition time (Figure) reprintment is considered and if proper output state change occur with the rise time set to best given in the insist colour state change occur with the rise time set to best given in the insist colour clock pulse width (Fp. requirement is considered and if proper output state changes occur with the pulse slidth set to that given in the limit colour. ## TABLE B6. TEST SPECIFICATIONS FOR 4013B (Cont.) | TEMP. | VIL1 | VIHI | VIL2 | VIH2 | IOL1 | IOH1 | |-------|------|------|------|-------|------|-------| | 25°C | 1.1 | 3.8 | 3.36 | 11.42 | 0.51 | -0.2 | | -55°C | 1.35 | 3.95 | 3,65 | 11.7 | 0.54 | -0.25 | | 125°C | 0.85 | 3.6 | | 11.12 | 0.36 | -0.14 | | UNITS | ٧ | ٧ | ٧ | ٧ | ⊩mA | mA | - 1. The pulse generator has the following characteristics: $V_{gen} = V_{DD} \pm 1\%$ , duty cycle = 50%, $t_{TLH} = t_{THL} \approx 20$ ns. and pulse repetition period = $5.0 \pm 0.5$ $\mu$ s. - 2. Identical switching measurements are obtained from F/F No. 1 and F/F No. 2. - 3. For icl, and ip the pulse repetition period is variable. ### FIGURE B2, SWITCHING TIMES TEST CIRCUIT AND WAVEFORMS - 1. The pulse generators have the following characteristics: $V_{gen} = V_{DD} \pm 1\%$ , $t_{PH} = 1.0 \pm 0.1 \mu s$ , $t_{PHL} = t_{PLH} \approx 20 \text{ and pulse repetition period} = 5.0 \pm 0.5 \mu s$ . - 2. The reset pulse delay is 2.5 $\pm$ 0.25 $\mu$ s. - 3. Identical switching measurements are obtained from F/F No. 1 and F/F No. 2. FIGURE B3. SET-RESET SWITCHING TEST CIRCUIT AND WAVEFORMS - Pulse generator No. 1 has the following characteristics: Vgen = VDD ±1%, duty cycle = 50%, t<sub>TLH</sub> = t<sub>THL</sub> = 20 m and pulse repetition period = 5.0±0.5 μs. Pulse generator No. 2 has the following characteristics: Vgen = VDL ±1.0%, duty - 2. Pulse generator No. 2 has the following characteristics: Vgen = VDL 11.0%, duty cycle = variable, tTLH = tTHL = 20 m. and pulse repetition period = twice that of pulse generator No. 1. - 3. Identical measurements are obtained from F/F No. 1 and F/F No. 2. FIGURE B4. SET-UP TIME TEST CIRCUIT AND WAVEFORMS - 1. Pulse generator No. 1 has the following characteristics: $V_{gen} = V_{DD} \pm 1\%$ , duty cycle = 50%, $t_{TLH} = t_{THL} \approx 20$ ns and pulse repetition period = 5.0 ±0.5 $\mu$ s. - cycle = 50%, $t_{TLH} = t_{THL} \approx 20$ ns and pulse repetition period = 5.0±0.5 $\mu$ 2. Pulse generator No. 2 has the following characteristics: $V_{gen} = V_{DD} \pm 1\%$ , duty cycle = variable, t<sub>TLH</sub> = t<sub>THL</sub>. 20 that of pulse generator No. 1. ns and pulse repetition period = twice - 3. Identical measurements are obtained from either F/F No. 1 and F/F No. 2. FIGURE B5. HOLD TIME TEST CIRCUIT AND WAVEFORMS TABLE B7. D.C. TEST LIST FOR M38510/05401 | | INITIAL/<br>TEST 4 | | | INTERIM<br>TEST #'S | |-----------|--------------------|---------|--------|---------------------| | PARAMETER | 25°C | +125°C | -55°C | 25°C | | VIC+ | 1-9 | | - | 1-9 | | VIC- | 10-18 | | | 10-18 | | ISS | 19-46 | 19-46 | | 19-46 | | V0H1 | 47-52 | 47-52 | 47-52 | 47-52 | | V0H2 | 53-58 | 53-58 | 53-58 | 53-58 | | V0H3 | 59-77 | 59-77 | 59-77 | 59-77 | | V0L1 | 78-82 | 78-32 | 78-82 | 78-82 | | VOL2 | 83-37 | 83-87 | 83-97 | 83-87 | | VOL3 | 88-104 | 88-104 | 88-104 | 88-104 | | IIH | 105 | 106-114 | | 105 | | IIL | 115 | 116-124 | | 115 | TABLE B8. A.C. TEST LIST FOR M38510/05401 | PARAMETER | DYNAMIC TEST | |-------------|--------------| | CI | 125-133 | | TRUTH TABLE | 134-161 | | t PHL | 162-177 | | t PLH | 178-193 | | t THL | 194-199 | | t TLH | 200-205 | | | 200-205 | TABLE B9 TEST SPECIFICATION FOR M38510/05401 | Г | | 5 | | ¥• | 8 | | |--------------------------------|----------|-----------------|-----------------|-----------------------------------------|----------------------------|---------------------------------------------------------------| | ┝ | 7 | <u>ა</u> | 1 5 | | f | | | | Megroup | TA* -55 C | Min Max | | | | | in its | Mp 2 | <u>ت</u><br>درت | 2 | | | Q. | | Tost limits | Pubgr | TA: 125. C | E S | | | | | | - da | 25°C | ä | \$ | | 9 | | | Subgr | TA - 25'C | ş | | | | | | Measured | terminal | | E | 522222<br>522222<br>522222 | 8 | | | | = | V <sub>DD</sub> | GND | | > | | | | 2 | ₽€ | - A | Yu I | 0.5 5 5 6 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | | | Ξ | COUT | | | | | | | : | <b>84</b> | | | | | | | 22 | 83 | | | | | | | = | ß | | | | | limits | | 01 | S1 | | | | | Terminal conditions and limits | | 6 | CtN | ,<br>, | -I mA | 625565556556565656566656666666666666666 | | nal condi | | | V.SS | | Q | 9 | | Term | | 7 | ī | - H | - VIII - | 02000000000000000000000000000000000000 | | | | • | 18 | ¥<br>• | | 60>>>0>>000 | | | | ç | ۸2 | -<br>&<br>E | | \$2522652255<br>\$252265225<br>\$25226525<br>\$25225555555555 | | | | • | B2 | <b>«</b> | | 00000000000000000000000000000000000000 | | | | 3 | ۲3 | 1 &A | 4 | 620020202020202020202020202020202020202 | | | | 2 | B3 | <b>Y</b> | | 20 | | | | - | ž | 1 E.A | <del></del> | 000 | | , | E. F. | | Test No. | | | 287777777777777777777777777777777777777 | | | MIL. | nethod | - | - 12 - 14 - 14 - 14 - 14 - 14 - 14 - 14 | | <b>1</b> | | | 100 | | _ | ic f | <u> </u> | ji | TABLE 89. TEST SPECIFICATIONS FOR M38510/05401 (Continued) TABLE 89, TEST SPECIFICATION FOR M38510/05401 (Continued) | Γ | 3 | | | ¥ | 5 | <b>1</b> | 3 | 1 | |--------------------------------|------------|-----------|----------|-----------------------------------------|------------------------|-----------------------------------------|------------------------|-----------| | - | _ | - | 7 | 8 | | | - | | | | 9 | TA' -55 C | Z Z | | - | | - | | | | 3 | 4 | Min | | | | _ | ļ | | Test limits | 2 | 25° C | Mak | | | ֥ | | 8 | | Tes | 9 | TA 125 C | Min | | | | | | | | | _ | Max | <b>#</b> | 0 | · | Q. | • | | | Suberoup 1 | TA 25 C | Min | | | | - | | | $\vdash$ | | | - | | -<br>2 b | | 9 L | | | | Measured | teeminal | | C x x x x x x x x x x x x x x x x x x x | Alf inpuls<br>together | 7858284<br>86 | All inputs<br>together | 15383E19E | | | | | ē | | | | <u> </u> | | | | | 9 | VDD | 2.5 × | <u>-</u> | • | Ë_ | - | | | | 2 | 3 | | 13 ऍ. | S | CND | § —— | | | | × | Cour | | | | | | | | | - | ડ | | | | | | | | | 2 | 3 | | | | | | | | | :: | 2 | | | | | | | | _ | | - | | | | - | | | | | = | R | | | | | | | d limits | | = | 20 | | | | | | | Terminal conditions and limits | | 6 | CIN | | 15 V | 0×0<br>15 × × 0 | CND | Q | | al cond | | • | VSS | g | | | | | | E . | | - | - | | | | | | | ٦ | | ٢ | ۲ | 22222222 | \$ | 3 | 3 | <u> </u> | | | | - | 16 | 22552222 | 13 < | S 5 S 2 | CND | 2 | | | | 5 | 2 | 3 22222232 | ۸ <u>۲</u> | g → ≥ g → | Q.<br>S | <u>q</u> | | | | • | B2 | 2 | | £ -≥8 | QVS | 9 | | | | $\dashv$ | | | | | | | | | | • | 2 | <u> </u> | <u> </u> | 9 6 × 6 · · · · | | S<br>S | | | | ~ | 23 | | TS V | 3≥6 | CND | င်<br>ဗ | | | | _ | ¥ | Z | <del></del> | 2 C 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | CNC | g | | 님 | Н | | | | | | | | | 8 | Ľ. | | Total No | 323222222222 | | 25252222 | SE . | 2222222 | | | ٤ | 3 | | 8 | 6 | • | - | 8 | | | 75.07 | 1 | | <u> </u> | | | 2 | <b>1</b> | | | Ī | | | FTC <sub>A</sub> | 1 de | <u> </u> | 2 | <u> </u> | TABLE B9, TEST SPECIFICATION FOR M38510/05401 (Continued) | Γ | | | | 1 | | | | |---------------------------------|----------|-----------|----------|--------------------------------------------------------|------------------|---------|--------------------------------------------| | Test itentis | | | | | TA-175 C TA-55 C | | 1 | | | | TA - 25 C | Min Max | <u>v</u> | Salgroup 7 | Min Max | | | | Mensured | T. | × × | 78 7 2 2 2 2 8 4 E 4 F 4 E 4 E 4 E 4 E 4 E 4 E 4 E 4 E | | 2 | Output | | | | 91 | QC) | ON | | | > | | | | 15 | ž | × | | | G>>GQQ>QQQ>QQ | | | | * | Cour | | | | ¬===¬================================ | | | | 2 | 3 | | | | 9×19×1×9××× | | | | 2 | 53 | | | | 7==7=5=7=7= | | | | = | SS | | | | NAE | | Hearts | | 0. | 81 | | | | 9E29E2299E | | pur suci | | • | ž | × | | | 00000000000000000000000000000000000000 | | Terminal conditions and Iteatts | | | VSS | GND | | | 0 | | Termin | | 7 | ١٧ | ¥ | | | 86.50.55 | | | | • | 18 | <b>X</b> | | | | | | | ş | A2 | × | | | 6 × 6 × 6 × 6 × 6 × 6 × 6 × 6 × 6 × 6 × | | | | - | 193 | × | | | 0.00 | | | | c | Α3 | ĸ | | | 65.00 × 60 × 60 × 60 × 60 × 60 × 60 × 60 × | | | | ~ | 63 | × | | | 2 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 - 2 | | | | - | ٧. | × | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 3 | | | Trut Mo. | 22 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | | 448 4 4 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | | MIL | a the | | 2108 | | | ž · | | | 1 | | | <del>ن</del> | | | 19.5 | TABLE B9. TEST SPECIFICATIONS FOR M38510/05401 | | 3105 | | | ž | | | | | | | | | | | | | | | _ | • | |-------------|-------------|----------------|------------------|----------------------------------|--------|----------|------------|-----------|----------|-------------|----------|------------------------|---------------------------------|-----------------------|-------------------|----------------------------------------|-------------|----------------|-------------|--------------| | | | | Max | 2250 | | | | | 750 | 150 | 300 | 300 | 2800 | | | | 750 | 750 | 300 | 300 | | | | J. 55- 1 | | | | | | | | | | | | | | | | | | 20 | | | 01 | ر <del>۱</del> | W. Min | | | | | | | \$ | 02 | 20 | <b>8</b> \ | | | | * | ş | 450 20 | 450 | | Test ilmits | Subgrand 10 | - 125 | X | | | | | | 1125 | 1125 | 420 | | | | | ······································ | 1125 | 1125 | <del></del> | | | Te | 3 | ٧, | ¥ | | | | | | • E | \$ | <u>8</u> | 8 | 동— | | | | - 8 | \$ | 8 | <u> </u> | | | Subgroup 9 | - 25 C | Max | 2250 | | | | | 750 | 750 | 300 | | 2800 | | | | 75 ► | 750 | 30 | 30 | | | | | ž | <u> </u> | | | | _ | •\$ | <b>\$</b> | 30 | | S | | | | <u>•</u> ≧ | 9 | 20 | 2 | | | Measured | ternitnal | | A1 to S1<br>B1 to S1<br>A2 to S2 | to \$2 | to 53 | to S4 | 5 83 | E 24 | 13 to 1 | S S | COUT<br>CIN 60<br>COUT | A1 15 St<br>11 to S1<br>A2 C S2 | 152 to 82<br>A3 to 83 | 388 | CIN E S2 | LIN to S4 | 7 E E | 5 3 E | | | _ | × | į | | 1 E 2 | ¥ 22 | <u> </u> | <u> </u> | <u>55</u> | <u> </u> | ; ◄ ن | 55 | J (J C | Z = 2 | 352 | 32.5 | 355 | <u> </u> | ر <b>×</b> و | J & : | | | | | 16 | V <sub>D</sub> D | <b>}</b> — | | | | | | | | | | | | | | | | • | | | | 12 | 14 | Š | | - | <u>z</u> | | Z | CMD | GND | > < | OND<br>CND | | <b>→</b> <u>z</u> | | 2 | CND | CND | ٠<br>د | | | | 1. | Cour | | | | | | Lio | | | | | | | | OUT | | | - | | | | 13 | 3 | | | OUT | 100 | | 110 | | | | | | OUT | | 100 | <del>gir</del> | | | | | | 12 | 83 | | OUT | | | OUT | | | | | | t io | | T(10 | | | | | | ŀ | i | | | | | <u> </u> | | | | | | | | | | | | | | | | | | = | 3 | | or T | | | 100 | | | | | 00.7 | OUT | | PUT. | | | | | | | | = | <u>z</u> | OUT | | | OUT | | | | | | 00.T | | | 3 | | | | | | | | 6 | CEN | 0X | | | <b>→</b> Z | | O.S. | GND | Z | Z | 0.<br>Q.— | | | <u> </u> | <b>P</b> Q | GND | Z | Z | | | | • | , S. | gs | | | | | | | | | | | | | | | | | | | | - | ٧1 | 조유- | | | | | | | >><br>S | GND | S G | | | | | | > > | GNB | | | | es<br>es | <u>=</u> | 0 × 5 | | | | | | | | > > s | S N S | | · | | | | | > > | | | | 2 | ۸2 | 0 S 5 | | | | | | | > > | CND | S & Z | | | | | | •> | GND | | | | • | P.2 | | S.S. | | | | | | | > 2 | CND | -3 g - | | | | | <u>-</u> | - <u>`</u> | | | | c | 7. | | | Q.— | | | | <del></del> | <br>> > | CMD | | -≥≥ { | <u> </u> | | | | <b></b> - | S. | | | | 2 | ī | GR | | <u></u> | | | | - | | | 0.50<br> | | ₹ § | | | | | - <u>-</u> - | | | | - | ¥ | | | | 9<br> | | | >3 | > ^ | CMD | S.— | | <u></u> | | | <u></u> | > \$ | C.S. | | Char | ω<br>L | | Test No | 222 | 85 | | | <u> </u> | 27 | 175 | 911 | | <del></del> | 181 | 22.5 | 1 2 3 | <u>. 5</u> | <u></u> | 201 | 8 | | - | MIL. | niethod | - | (Fig. 8.6.) | | | _ | | | | · | | | | | | | | | | | | | | _ | (F. 2) | | <u>.</u> | | | | | | | <del>-</del> | | | | | | | | | | , S | | | 1PHL | | | | | | | | - | tPLM - | | | , | <del></del> | | | | TABLE 89. TEST SPECIFICATIONS FOR M38510/05401 (Continued) | | | | | | Ţ | minal cer | Terminal conditions and limits | and bress | | | | | | | | | = | Test limits | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|--------|----------|---------|-----------|--------------------------------|-----------|-------------|------|--------|------|--------------------------------|----|-------------------------------------------|----------|----------------|-------------|----------|-----------------| | | | - | | | | | | | | | | | | | Measured | Subgroup | ₩. | group 1 | i i | i de | | • | • | - | | 2 | 7 | æ | 5 | 2 | = | 12 | 2 | = | 12 | 16 | TA-125'C TA-125'C TA-55'C | TA - 25 | <del>د</del> ٔ | 125°C | * Y | 25°C | | P2 A2 | | | | ā | ₹ | VSS | ž. | 7 | 23 | S. | ž | Cour | ž | αu | | Min | Max M | Max Max | a M | Slas | | Î82.2 Î8 | Î82.2 Î8 | | 22227 | GND COND | ₹\$.g.⊸ | ŝ | §• | р.<br>Т | 0£ <b>T</b> | OUT | ج<br>1 | FIIO | GND<br>S V | ÷ | 2 8 8 3 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | 8 | 0000 | 15000 | 8 | 200 S | | 9 | 9 | | | | | | - K | | | | | OUT | CND | | S. C. | - | 520 | 780 | <b>•</b> | 920 | | \$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55.5<br>\$2.55. | | | 277277 | 3 3 3 | | | § —→≥ | OCT | 00.1 | 00.T | OUT | 00T | GND<br>2 × 6<br>5 × 6<br>6 × 8 | • | 22 22 22 22 22 22 22 22 22 22 22 22 22 | 8 | 520 ti | 25.<br> | 2 | 250 <del></del> | MOTES $R_L = 200 \text{ k}\Omega$ $C_L = 50 \text{ pF } \pm 5.0 \text{ pF (includes wiring and probe capacitance)}$ - 1. The pulse generator has the following characteristics: $V_{gen}=V_{DD}$ $\pm 1\%$ , duty cycle=50%, $t_{TLH}$ = $t_{THL}$ $\cong$ 20ns and pulse repetition period = $50\pm 5\mu s$ . - 2. See table B9 for complete terminal conditions. FIGURE B6. Switching Times Test Circuit and Waveforms TABLE B10. D.C. TEST LIST FOR M38510-05601 | | INITIAL/<br>TEST | | | INTERIM<br>TEST #'S | |-----------|------------------|--------|-------|---------------------| | PARAMETER | 25°C | +125°C | -55°C | · 25°C | | IIH | 1-3 | ·· 1-3 | 1-3 | 1-3 | | IIL | 4-6 | 4-6 | 4-6 | 4-6 | | VUH 1 | 7 | 7 | 7 | 7 | | VOL 1 | 8 | 8 | 8 | 8 | | VOH 2 | 9 | 9 | 9 | 9 | | VDL 2 | 10 | 10 | 10 | 10 | | VI CE | 11 | 11 | 11 | 11 | | VI CL | 12 | 12 | 12 | 12 | | VIR | 13 | 13 | 13 | 13 | | ISS | 14,15 | 14,15 | 14,15 | 14,15 | | PARAMETER | DYNAMIC TEST | |-----------|--------------| | CI | 16-18 | | t PHL 1 | 19 | | t PHL 2 | 20 | | t PLH 1 | 21 | | t PLH 2 | 22 | | t ThL 1 | 23 | | t THL 2 | 24 | | t TLH 1 | 25 | | t TLm 2 | 2t· | | t SHL 1 | 27 | | t SnL 2 | 28 | | t PHL 3 | ۲, | | t PHL : | 30 | | t ML S | J1 | TABLE B12, TEST SPECIFICATIONS FOR M38510/05601 | . I <sub>OL</sub> * 150 what 0 25°C; * 105 what 0125°C; * | 185 yAde 0 -55"C. E. See figure Bl3 for test conditions and messure- | Ser Figure Bld for test conditions and measure- | ment points. Set figure 815 for test conditions and measurement points. | N. Ects decoded watput "O" through "O" shall be<br>resured to the soul of the soul of the soul or sou | Passurament frequency: 100 folia fact. 9 Miz. | . Decoded output "O" only shall be measured. | |-----------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------| | | w | ند | £ | * • | . et v | - | | MOJES:<br>A. Each output shall be measured asing timing diagram | of figure B.B. Each nutries shall be measured using timing diagram of figure B.O. | 2 | E. See Arive 812<br>F. 1 <sub>GR</sub> +-30 LACC 8 25°C; + 21 talace 8125°C; + 37.5 talace | -55°C.<br>6. 10. * 50 µAdc 0 25°C; * 35 µAdc 0125°C; * 60 µAdc 0 | .55°C<br>N. 1 <sub>04</sub> =-150 µJdc 0 25°C; +-105 µJdc 0125°C; +-185 µJdc 0 | J <b>.</b> 55• | | INPUTS | | | | OUTPUTS | | | · | |---------|-----------------|-------|------------------|------------------|--------------------|---------|-------------| | Clock | Clock<br>enable | Reset | D <sub>n-1</sub> | Qn | N <sub>n</sub> | ''O'' | | | x | Н | L | х | Q <sub>n-1</sub> | Nn-1 | "On-1 | (No change) | | x | x | н | х | L, | L | Н | | | \_ | × | L | х | Qn-1 | Nn-1 | "O"-1 | (No change) | | | L | L | L | L | N-1 <sub>n-1</sub> | ''9'n-1 | | | | L | L | Н | н | N-1 <sub>n-1</sub> | ''9'n-1 | | | On chip | | | | | | | | N = any decoded output, "1" through "9". FIGURE B7. Truth Table - 1. Clock input pulse conditions: $V_{1H} = 14.5 \text{ V}$ , $V_{1L} = 0.5 \text{ V}$ . - 2. Reset and clock enable input pulse conditions: $V_{11} = 15 \text{ V}$ , $V_{1L} = 0 \text{ V}$ . - 3. See Table 84-3 tests 9 and 10, for output voltage levels (VOH2 and VOL2 respectively). ### FIGURE B8. liming diagram #### NOTES: - 1. Clock input pulse conditions: $V_{IH} = 4.5 \text{ V}$ , $V_{IL} = 0.5 \text{ V}$ . - 2. Reset and clock enable input pulse conditions: VIH = 5.0 V, VIL = 0 V. - 3. See Table 84-3 tests 7 and 8, for output voltage levels (VOH1 and VOL1 respectively). #### NOTES: - 1. Clock and reset input pulse conditions: V<sub>IH</sub> = 5 V, V<sub>IL</sub> = 0 V. - Clock enable input pulse conditions: V<sub>ICE</sub> = 3.5 V at 25°C, 3.25 V at 125°C and 3.65 V at -55°C; V<sub>IL</sub> = 1.5 V. - 3. Monitor each output. Compliance established via no change in state of the observed output at -55°C × T<sub>A</sub> × 125°C during clock enable duration while clocking. Acceptable output voltage levels from which to monitor a change or no change in state of the observed output shall be 4.95 V minimum for a "1" and 50 mV maximum for a "0". FIGURE BIO. TIMING DIAGRAM - 1. Clock input pulse conditions: $V_{IH}$ = 3.5 V during $t_1$ and $t_3$ , $V_{I\overline{CL}}$ = 1.5 V at 25 °C, 1.25 V at 125 °C and 1.75 V at -55 °C during $t_2$ and $V_{IL}$ = 0 V. - 2. Reset and preset input pulse conditions: $V_{IH} = 5.0 \text{ V}$ , $V_{IL} = 0 \text{ V}$ . - 3. Monitor each output. Compliance established via no change in state of the observed output while clocking at the t<sub>2</sub> voltage levels. Acceptable output voltage levels from which to monitor a change or no change in state of the observed output shall be 4.95 V minimum for a "1" and 50 mV. maximum for a "0". # FIGURE Bll. Timing diagram #### NCTES: - 1. Clock and clock enable input pulse conditions: $V_{1H} = 5 \text{ V}$ , $V_{1L} = 0 \text{ V}$ . - 2. Reset input pulse conditions: $V_{1H} = 5 \text{ V during } t_1$ , $V_{1R} = 3.5 \text{ V during } t_2$ . $V_{1\ddot{R}} = 1.5 \text{ V at}$ 25°C, 1.25 V at 125°C and 1.75 at -55°C during $t_3$ and $v_{1L} = 0 \text{ V}$ . - Monitor each output. Compliance established via setting all outputs to the low level state at t<sub>1</sub>, and t<sub>2</sub> and counting properly at all other times. The low level stale shall be 50 mV maximum at -55°C ≤ T < 125°C.</li> FIGURE B12. TIMING DIAGRAM NOTES: - Clock input pulse conditions: 0 to 50 volt squarewave. f = 450 kHz € 25°C and -55°C, = 350 kHz € 125°C. tr and tf ≤ 15 ns; 50 percent duty cycle. - 2. Connect each output terminal to a load circuit as shown. 3. Test each output separately. 4. Load conditions: CL = 50 pF; RL = 200k Ohms. # FIGURE B13. TRANSITION/PROPAGATION DELAY TIME TEST CIRCUIT AND WAVEFORM (CLOCK INPUT TO OUTPUTS). #### NOTES: - When applying clock-enable input pulse connect reset input to V<sub>SS</sub> then applying reset input pulse connect clock-enable input to V<sub>SS</sub>. - 2. During tSHL2 test, monitor output terminal 2 only; during tSHL1 test, monitor each output separately. - 3. Compliance is established via a change of state at the examined output. - Clock input pulse conditions: 0 to 5.0 volt squarewave. f = 450 kHz Q 25° C and -55° C, = 350 kHz & 125° C; tr and tf ≤ 15 ns; 50 percent duty cycle. FIGURE B14. REMOVAL/SET-UP TIMES TEST CIRCUIT AND WAVEFORM (RESET AND CLOCK-ENABLE TO CLOCK INPUT). #### NOTES: - Reset input pulse condition: tr and tf ≤ 30 ns. Apply clock pulses until output under test is in the "1" state (high level output voltage state). Connect each output terminal to a load circuit as shown. - 4. Test each output separately. - 5. Load conditions: C<sub>L</sub> = 50 pF; R<sub>L</sub> = 200k Ohms. PROPAGATION DELAY TIMES TEST CIRCUIT AND WAVEFORM (RESET) INPUT TO OUTPUTS). FIGURE B15. # APPENDIX C PARAMETER CHARACTERIZATION # APPENDIX C PARAMETER CHARACTERIZATION Electrical parameter measurements were performed on all devices prior to the start of life test, during life test and at the conclusion of each life test. The initial and final data was summarized for each device life test and is shown in Tables C1 thru C24. A comparison was made to detect any shifts in parameter values which would have occurred during each accelerated life test. A shift in the mean parameter value between the pre-life electrical test and the post-life electrical test was not unexpected for parameters which had a history of failures during the interim electrical tests since in many cases a particular failure mechanism will cause degradation of the same parameter in all the test devices. Also the sample size for the post-life test electrical tests has, in several cases, been notably reduced. No attempt was made to determine the mechanism(s) which caused shifts in parameter values which did not cause a device to fail an interim electrical test. Mechanisms for failed parameters are discussed in Appendix D. Long term stability of the automated test equipment was verified by testing a control sample of each manufacturer's device prior to each interim electrical test. Where apparent shifts in parameters occurred which did not exhibit electrical test failures during interim tests, the data was compared to the control data to determine if the shift in data was due to test set drift or variations due to test set recalibration. There were no major shifts which could be attributed to parameter degradation which did not result in several devices failing that particular parameter. MANUFACTURER A MIL-M-38510/05202 (4001) LOT A 25°C PARAMETER CHARACTERIZATION TABLE C1. | | UNITS | | ۸ | > | r. | > | > | > | > | > | > | Υn | Υn | |---------------------------------|---------------------------------|-------|-------------------|-------------------|--------|-------|-------|--------------|-------|-------|--------|-------|--------| | | IR DATA | SIGMA | 0.009 | 0.078 | 0.001 | 0.013 | 0.000 | 0.001 | 0.022 | 0.028 | 0.036 | 00.00 | 0.000 | | E TEST | 4,000 HR DATA<br>SAMPLE SIZE=20 | MEAN | 908.0 | -2.332 | -0.001 | 0.194 | 0.000 | 0.001 | 4.928 | 5.000 | 14.999 | 0.000 | 0.000 | | 125°C LIFE TEST | DATA<br>12E=20 | SIGMA | 910.0 | 0.075 | 0.001 | 0.013 | 0.000 | 0.001 | 0.022 | 0.027 | 0.044 | 0.000 | 0.000 | | | 6,000 HR DATA<br>SAIPLE SIZE=20 | HEAN | 0.819 | -2.319 | -0.001 | 0.193 | 0.000 | 0.001 | 4.929 | 5.000 | 14.999 | 0.000 | 0.000 | | FE TEST | | SIGNA | 0.036 | 0.105 | 0.134 | 120.0 | 0.000 | 0.000 | 0.016 | 0.022 | 0.043 | 0.000 | 0.008 | | 250°C LIFE TEST 225°C LIFE TEST | 4,000 HR DATA<br>SAMPLE SIZE=17 | MEAN | 0.841 | -2.411 | -0.046 | 0.197 | 0.000 | 0.001 | 4.926 | 9.000 | 14.999 | 000.0 | -0.002 | | FE TEST | 4,000 HR 0ATA<br>AMPLE SIZE=11 | SIGHA | 0.024 | 0.094 | 0.00 | 0.018 | 0.000 | 0.001 | 0.017 | 0.000 | 0.030 | 0.010 | ١١٥٠،٥ | | 250°C L1 | 4,000 H<br>SAMPLE S | MEAN | 0.814 | -2.403 | -0.006 | 0.198 | 0.000 | 100.0 | 4.924 | 9.000 | 14.999 | 0.003 | -0.004 | | | TEST | SIGNA | 0.00 | 0.082 | 0.002 | 0.017 | 0.000 | 0.001 | 0.000 | 0.000 | 0.170 | 0.000 | 0.001 | | | INITIAL TEST | MEAN | 0.808 | -2.314 | -0.001 | 0.200 | 0.00 | 0.001 | 4.928 | 2.000 | 14.998 | 0.000 | -0.001 | | | 1TS | MAX | 1.5 | -6.0 | -1.0 | 0.4 | 0.05 | 1.5 | ı | 1 | • | 0.1 | ı | | | LIMITS | MIN | • | , | , | ı | | • | 9.4 | 4.95 | 13.5 | ı | -0.1 | | | PARAHETER | | V <sub>IC</sub> + | V <sub>IC</sub> - | Iss | VOLI | 7012 | <b>V</b> 0.3 | VOH. | VOH2 | VOH3 | IHI | ונו | TABLE C2. MANUFACTURER A MIL-M-38510/05202 (4001) LOT B 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | Α'n | > | > | > | > | > | > | Υn | ۲n | |---------------------------------------------------|-------|------------------------------|-------------------|--------|------------------|------------------|------------------|------------------|-------|------------------|-------|------------| | E TEST<br>4000 HR OATA<br>SAMPLE SIZE = 19 | SIGMA | 900*0 | 0.073 | 0.001 | 0.020 | 0.000 | 0.001 | 0.019 | 0.026 | 0.038 | 0.000 | 0.000 | | LIFE TEST<br>4000 HR OATA<br>8 SAMPLE SIZE = | MEAN | 0.813 | -2.367 | -0.002 | 0.211 | 0.000 | 0.001 | 4.928 | 2.000 | 14.999 | 0000 | 0000 | | - | SIGMA | 0.061 | 0.074 | 0.001 | 0.018 | 000.0 | 0.001 | 0.019 | 0.022 | 0.040 | 0000 | 00000 | | 125°C<br>6000 HR DATA<br>SAMPLE SIZE = | MEAN | 0.849 | -2.358 | -0.001 | 0.207 | 0.000 | 0.001 | 4.928 | 5.000 | 14.999 | 000.0 | 000.0 | | LIFE TEST<br>HR OATA<br>SIZE = 7 | SIGMA | 0.005 | 0.057 | 0.024 | 0.008 | 0000 | 00.00 | 0.004 | 00.00 | 0.021 | 0.027 | 0.001 | | 225°C LIFE TE<br>2000 HR OATA<br>SAMPLE SIZE = | MEAN | 0.803 | -2.407 | -0.012 | 0.185 | 0000 | 0.001 | 4.934 | 5.000 | 14.999 | 0.011 | -0.002 | | FE TEST<br>0ATA<br>1ZE = 8 | SIGMA | 0.005 | 0.068 | 0.029 | 0.009 | 0.000 | 0000 | 00.00 | 0000 | 0.042 | 0.001 | 0000 | | 250°C LIFE TEST<br>500 HR OATA<br>SAMPLE SIZE = 8 | PEAN | 0.802 | -2.369 | -0.007 | 0.185 | 0000 | 0.001 | 4.934 | 5.000 | 15.000 | 0000 | -0.001 | | L TEST | SIGMA | 600.0 | 0.076 | 900.0 | 0.022 | 0.000 | 0.001 | 00,00 | 0.000 | 0.172 | 0.001 | 0.004 | | INITIAL | MEAN | 0.808 | -2.351 | -0.002 | 0.210 | 00000 | 0.001 | 4.927 | 5.000 | 14.998 | 0.001 | -0.001 | | 115 | МАХ | . 1.5 | -6.0 | -1.0 | 0.4 | 0.05 | 1.5 | • | • | • | 0.1 | • | | LIM | MIN | • | • | • | • | ı | • | 4.6 | 4.95 | 13.5 | • | ٠ <u>.</u> | | PARAMETER | | V <sub>IC</sub> <sup>+</sup> | V <sub>IC</sub> - | ISS | V <sub>0L1</sub> | V <sub>0L2</sub> | V <sub>0L3</sub> | V <sub>ОН1</sub> | Уон2 | у <sub>ОНЗ</sub> | IHI | 171 | MANUFACTURER A MIL-M-38510/05202 (4001) LOT C 25°C PARAMETER CHARACTERIZATION TABLE C3 | V <sub>1C+</sub> - 1.5 0.806 0.008 0.805 V <sub>1C+</sub> - 1.5 0.806 0.008 0.805 V <sub>1C-</sub> - -6.0 -2.353 0.081 -2.353 I <sub>SS</sub> - -1.0 -6.0 -2.353 0.081 -2.353 V <sub>OL1</sub> - -1.0 -6.001 0.007 0.007 V <sub>OL2</sub> - 0.4 0.205 0.000 0.198 V <sub>OL3</sub> - 1.5 0.001 0.000 0.000 V <sub>OH1</sub> 4.6 - 4.929 0.010 4.932 V <sub>OH3</sub> 13.5 - 14.999 0.010 4.932 V <sub>OH3</sub> 13.5 - 14.999 0.103 14.999 I <sub>IH1</sub> - 0.1 0.001 0.002 0.000 I <sub>IL1</sub> - 0.1 0.001 0.002 0.000 I <sub>IL1</sub> - 0.1 0.001 0.002 0.000 I <sub>IL1</sub> | PARAMETER | LIMITS | TTS | INITIAL TEST | TEST | 250°C LIFE TEST<br>250 HR DATA<br>SAMPLE SIZE=39 | TFE TEST<br>DATA<br>SIZE=39 | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|------|--------------|-------|--------------------------------------------------|-----------------------------|-------| | - 1.5 0.806 0.0086.0 -2.353 0.0811.0 -0.001 0.001 - 0.4 0.205 0.020 - 0.05 0.000 0.000 4.6 - 4.929 0.010 4.95 - 5.000 0.006 13.5 - 14.999 0.103 13.5 - 0.1 0.001 0.002 - 0.1 0.001 0.002 0.1 -0.01 0.002 0.1 - 0.1 0.001 30 210 113.0 7.055 130 210 113.4 6.360 40 300 85.25 6.190 | | ΣIN | MAX | MEAN | SIGMA | MEAN | SIGMA | | | 6.0 -2.353 0.0811.0 -0.001 0.001 0.001 - 0.4 0.205 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0. | <b></b> | 1 | 1.5 | 908.0 | 0.008 | 0.805 | 0.005 | > | | 1.0 -0.001 0.001 -0.001 -0.001 -0.4 0.205 0.020 0.000 | ئ | 1 | -6.0 | -2.353 | 0.081 | -2.353 | 080.0 | > | | - 0.4 0.205 0.020 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 | S | ı | | 00.1- | 0.001 | 0.007 | 0.008 | μA | | - 0.05 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 0.000 | | ı | 0.4 | 0.205 | 0.020 | 0.198 | 0.021 | > | | 4.6 - 4.929 0.000 0.000 4.95 - 5.000 0.006 9 13.5 - 14.999 0.103 1 -0.1 0.001 0.002 0 -0.1 - -0.001 0.002 30 210 113.0 7.055 1 40 300 85.25 6.190 50 410 66.55 3.337 | Z- | ı | 0.05 | 000.0 | 0.000 | 0.000 | 0.000 | > | | 4.6 - 4.929 0.010 6.000 0.006 9.000 9.000 9.000 9.103 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 | <u> </u> | ı | 1.5 | 0.001 | 0.000 | 0.001 | 0.000 | > | | 4.95 - 5.000 0.006 9 13.5 - 14.999 0.103 1 -0.1 0.001 0.002 0 -0.1 - -0.301 0.002 0 30 210 113.0 7.055 1 30 210 113.4 6.360 1 40 300 85.25 6.190 50 410 66.55 3.337 | F | 4.6 | ı | 4.929 | 0.010 | 4.932 | 0.028 | > | | 13.5 - 14.999 0.103 1<br>- 0.1 0.001 0.002 0<br>-0.10.301 0.002 0<br>30 210 113.0 7.055 1<br>30 210 113.4 6.360 1<br>40 300 85.25 6.190 | 7 | 4.95 | l | 2.000 | 900.0 | 5.000 | 0.016 | > | | - 0.1 0.001 0.002 0 -0.10.301 0.002 0 30 210 113.0 7.055 1 30 210 113.4 6.360 1 40 300 85.25 6.190 50 410 66.55 3.337 | 73 | 13.5 | ı | 14.999 | 0.103 | 14.999 | 0.048 | > | | -0.1 | | ı | ٥.٦ | 0.001 | 0.002 | 0.000 | 000.0 | Ьч | | 30 210 113.0 7.055 11 30 210 113.4 6.360 11 40 300 85.25 6.190 50 410 66.55 3.337 | | -0.1 | | -0.001 | 0.002 | 0.000 | 000.0 | νη | | 30 210 113.4 6.360 1<br>40 300 85.25 6.190<br>50 410 66.55 3.337 | <u>ا</u> | 30 | 210 | 113.0 | 7.055 | 113.1 | 10.34 | ns | | 40 300 85.25 6.190 50 410 66.55 3.337 | I | 30 | 210 | 113.4 | 6.360 | 111.0 | 690.9 | ns. | | 50 410 66.55 3.337 | آ. | 40 | 300 | 85.25 | 6.190 | 85.68 | 10.22 | ns | | - | 12 | 02 | 410 | 66.55 | 3.337 | 64.25 | 3.149 | Su. | TABLE C4. MANUFACTURER B MIL-M-38510/05202 (4001) LOT A 25°C PARAMETER CHARACTERIZATION | UNITS | | ^ | > | Υ'n | > | > | > | > | > | > | Α'n | ₹ 1 | |---------------------------------------------------|-------|-------------------|--------|--------|------------------|-------|-------|-------|--------------|--------|-------|-------| | 0ATA<br>1ZE = 20 | SIGMA | 0.023 | 0.462 | 0.210 | 0.014 | 0.000 | 0.001 | 0.018 | 0.025 | 0.041 | 0.000 | 0000 | | 1.FE TEST<br>4000 HR 0ATA<br>0 SAMPLE SIZE = 20 | MEAN | 0.851 | -1.245 | -0.153 | 0.157 | 0.000 | 0.001 | 4.928 | 5.000 | 14.995 | 0.000 | 0.000 | | 3 ~ | SIGMA | 0.099 | 0.487 | 0.178 | 0.014 | 0000 | 0.000 | 0.015 | 0.021 | 0.038 | 0.000 | 0.000 | | 125°<br>6000 HR 0ATA<br>SAMPLE SIZE = | MEAN | 0.904 | -1.338 | -0.150 | 0.156 | 0.000 | 0.001 | 4.929 | 5.000 | 14,995 | 0.000 | 0.000 | | IFE TEST<br>IR DATA<br>SIZE = 7 | SIGMA | 0.016 | 0.486 | 0.248 | 0.016 | 00.00 | 0.001 | 0.000 | 0.000 | 0.029 | 0.007 | 0.000 | | 225°C LIFE TEST<br>500 HR DATA<br>SAMPLE SIZE = 7 | MEAN | 0.826 | -1.256 | -0.417 | 0.137 | 0.000 | 0.001 | 4.929 | 5.000 | 14.995 | 0.004 | 0.000 | | LIFE TEST<br>HR OATA<br>SIZE = 5 | SIGMA | 0.014 | 0.496 | 0.222 | 0.013 | 00.00 | 0.000 | 0.006 | 0.000 | 0.025 | 0.001 | 0.000 | | 250°C LIFE TES<br>250 HR OATA<br>SAMPLE SIZE = | MEAN | 0.837 | -1.270 | -0.352 | 0.158 | 0.000 | 0.001 | 4.926 | 5.000 | 14.996 | 0.001 | 0.000 | | L TEST | SIGMA | 0.017 | 0.464 | 0.001 | 0.015 | 0.000 | 0.000 | 0.000 | 0.000 | 0.139 | 0.000 | 0.000 | | INITIAL | MEAN | 0.828 | -1.234 | -0.001 | 0.154 | 000.0 | 0.001 | 4.927 | 5.000 | 14.994 | 0.000 | 0000 | | ITS | МАХ | 1.5 | 0.9- | -1.0 | 0.4 | 0.02 | 1.5 | • | , | • | 0.1 | • | | LIM | MIN | • | , | , | , | • | • | 4.6 | 4.95 | 13.5 | , | -0.1 | | PARAMETER | | V <sub>IC</sub> + | VIC- | ISS | V <sub>0L1</sub> | VOL2 | Vol.3 | , он1 | <b>У</b> ОН2 | , онз | Іні | ורו | TABLE C5. MANUFACTURER B MIL-M-38510/05202 (4001) LOT B 25°C PARAMETER CHARACTERIZATION | | UNITS | | > | > | ¥, | > | > | > | > | ·<br>> | > | <b>4</b> | Αu | |------------|----------------------------------|-------|-------------------|-------------------|-----------------|-------------------|-------|-------------------|-------|----------|----------|----------|--------| | | DATA<br>IZE = 19 | SIGNA | 0.023 | 0.388 | 0.024 | 0.012 | 0.000 | 0.000 | 0.018 | 0.026 | 0.036 | 0.005 | 0.000 | | IFE TEST | 張り | MEAN | 0.850 | -1.181 | -0.011 | 0.164 | 0.000 | 0.001 | 4.923 | 5.000 | 14.997 | 0.001 | 0.000 | | J | HR 0ATA<br>SIZE = 19 | SIGMA | 0.116 | 0.402 | 0.025 | 0.012 | 0.000 | 0.000 | 0.021 | 0.024 | 0.042 | 0.000 | 0.000 | | | 6000 HR DAT<br>SAMPLE SIZE | MEAN | 1.052 | -1.411 | -0.013 | 0.163 | 0.000 | 0.001 | 4.923 | 2.000 | 14.996 | 0.000 | 0.000 | | | 0ATA<br>IZE = 34 | SIGMA | 0.118 | 0.413 | 0.218 | 0.015 | 0.000 | 0.000 | 0.026 | 0.036 | 0.037 | 0.000 | 0.000 | | E TEST | 4000 HR DATA<br>SAMPLE SIZE = | MEAN | 0.870 | -1.211 | -0.137 | 0.175 | 0.000 | 0.001 | 4.920 | 2.000 | 14.997 | 0000 | 000.0 | | 225°C LIFE | DATA<br>12E = 26 | SIGMA | 0.099 | 0.409 | 0.158 | 0.016 | 0000 | 0000 | 0.024 | 0.033 | 0.036 | 0.016 | 900°0 | | | 6000 HR DATA<br>SAMPLE SIZE = 26 | MEAN | 0.968 | -1.344 | -0.070 | 0.174 | 0.000 | 0.001 | 4.922 | 5.000 | 14.997 | 0.005 | -0.001 | | LIFE TEST | 1R OATA<br>SIZE = 15 | SIGMA | 0.019 | 0.398 | 0.000 | 0.016 | 0.000 | 0.000 | 0.011 | 0.017 | 0.041 | 0.000 | 0.000 | | 250°C LI | 4000 HR DATA<br>SAMPLE SIZE = | MEAN | 0.847 | -1.193 | -0.001 | 0.198 | 0.000 | 0.001 | 4.920 | 5.000 | 14.997 | 0.000 | 0.000 | | | L TEST | SIGMA | 0.017 | 0.393 | 0.012 | 0.000 | 0.000 | 0.000 | 0.000 | 0.000 | 0.143 | 0.000 | 0.000 | | | INITIAL | MEAN | 0.825 | -1.169 | -0.002 | 0.165 | 0.000 | 0.001 | 4.919 | 5.000 | 14.995 | 00.00 | 0.000 | | | LIMITS | МАХ | 1.5 | 9-0 | -1.0 | 0.4 | 0.05 | 1.5 | ! | ŀ | ; | 0.1 | ; | | | LIM | MIN | ! | ; | 1 | ; | 1 | 1 | 4.6 | 4.95 | 13.5 | ŀ | -0.1 | | | PARAMETER | | , <sup>21</sup> ^ | _ <sup>21</sup> ^ | SS <sub>1</sub> | V <sub>0</sub> L1 | Vol2 | V <sub>0</sub> L3 | УОН1 | ,<br>Он2 | ,<br>Он3 | Іні | ורו | TABLE C6. MANUFACTURER B MIL-M-38510/05202 (4001) LOT C 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | Υn | > | > | > | > | > | > | ٧a | ٧n | IIS | ns | ns | ns | ` | |----------------------------------------------------|-------|-------|------------|--------|-------|------|-------|-------|-------|--------|-------|------|-----------------|---------------|-------|-------|---------------------------------------| | :E TEST<br>\TA<br> ZE = 33 | SIGMA | 0.014 | 0.408 | 0.022 | 0.016 | 0000 | 000.0 | 0.027 | 0.015 | 0.045 | 0.003 | 0000 | 6.055 | 5.501 | 4.911 | 4.366 | | | 250°C LIFE TEST<br>250 HR DATA<br>SAMPLE SIZE = 33 | MEAN | 0.823 | -1.189 | -0.011 | 0.147 | 0000 | 0.001 | 4.920 | 2.000 | 14.995 | 0.001 | 0000 | 59.37 | 56.37 | 54.94 | 64.44 | · · · · · · · · · · · · · · · · · · · | | . TEST | SIGMA | 0.015 | 0.409 | 0.001 | 0.017 | 0.00 | 00000 | 0.019 | 0.024 | 0.044 | 000.0 | 0000 | 6.369 | 5.191 | 4.946 | 4.421 | | | INITIAL TEST | MEAN | 0.823 | -1.183 | 0.002 | 0.144 | 0000 | 0.001 | 4.916 | 2.000 | 14.996 | 0000 | 0000 | 59.64 | 57.92 | 54.75 | 65.83 | , | | LIMITS | MAX | 4 | 0-9- | -1.0 | 4.0 | 0.05 | 1.50 | | • | • | 0.1 | • | 210 | 210 | 300 | 410 | - | | ΓΙ | MIN | | ı <b>ı</b> | ı | ı | ı | ı | 4.6 | 4.95 | 13.5 | • | -0-1 | 30 | 30 | 40 | 20 | | | PARAMETER | | * | , IC+ | -51 | 252 | V0C1 | V0L2 | V0L3 | VOHI | VOHS | 10H3 | IHI | ל וריי<br>ניייי | ر<br>د<br>: د | H. | 1 T | - | TABLE C7. MANUFACTURER B MIL-M-38510/05101 (4013) LOT A 25°C PARAMETER CHARACTERIZATION | | UNITS | | > | > | <b>4</b> | > | > | > | > | > | > | ۲a | ۲'n | |------------|----------------------------------|-------|-----------------|--------|----------|--------------|-------|--------------|------------------|-------|--------------|--------|--------| | | 4000 HR DATA<br>SAMPLE S1ZE = 20 | SIGNA | 0.008 | 0.026 | 0.078 | 0.011 | 0.000 | 0.00 | 0.024 | 0.028 | 0.025 | 0.00 | 0.000 | | LIFE TEST | 4000 HR<br>SAMPLE S | MEAN | 0.843 | -1.856 | -0.026 | 0.134 | 0.000 | 0.00 | 4.919 | 2.000 | 14.999 | 0.000 | 0.000 | | 125°C LI | 0ATA<br>12E = 20 | SIGMA | 0.075 | 0.076 | 0.100 | 0.011 | 0.00 | 0.00 | 0.020 | 0.028 | 0.048 | 0.000 | 0.000 | | | 6000 HR OATA<br>SAMPLE SIZE = | MEAN | 1.037 | -2.067 | -0.031 | 0.132 | 0.00 | 0.001 | 4.921 | 5.000 | 14.999 | 0.000 | 0.000 | | | DATA<br>12E = 39 | SIGMA | 0.038 | 0.097 | 0.011 | 0.015 | 0.000 | 0.000 | 0.027 | 0.038 | 0.037 | 0.007 | 0.000 | | LIFE TEST | 4000 HR DATA<br>SAMPLE SIZE = | MEAN | 0.858 | -1.856 | -0.008 | 0.138 | 0.00 | 0.001 | 4.921 | 5.000 | 14.999 | -0.001 | -0.000 | | 225°C LII | | SIGMA | 0.081 | 0.089 | 0.013 | 0.016 | 0.00 | 0.00 | 0.025 | 0.037 | 0.042 | 0.001 | 0.004 | | | 6000 HR<br>SAMPLE S | MEAN | 0.863 | -1.884 | -0.009 | 0.140 | 0.000 | 0.000 | 4.920 | 2.000 | 14.999 | -0.001 | 0.001 | | | DATA<br>12E = 39 | SIGMA | 0.083 | 0.112 | 0.012 | 0.014 | 0.000 | 0.000 | 0.928 | 0.038 | 0.038 | 0.011 | 0.000 | | FE TEST | 4000 HR DATA<br>SAMPLE SIZE = | MEAN | 0.970 | -2.010 | -0.008 | 0.144 | 0.000 | 0.000 | 4.918 | 2.000 | 14.999 | -0.003 | 0.00 | | 250°C LIFE | 6000 HR 0ATA<br>SAMPLE SIZE = 39 | SIGMA | 0.093 | 0.111 | 0.013 | 0.014 | 0.000 | 0.000 | 970.0 | 0.037 | 0.028 | 0.013 | 0.002 | | | SAMPLE SIZE = | MEAN | 0.925 | -1.955 | -0.010 | 0.140 | 0.000 | 0.001 | 4.920 | 5.000 | 14.999 | -0.003 | 0.000 | | | L TEST | SIGMA | 0000 | 0.037 | 0.011 | 0.013 | 0.000 | 0.000 | 0.000 | 0.014 | 0.163 | 0.00 | 0.00 | | | INITIAL | MEAN | 0.800 | -1.803 | -0.007 | 0.134 | 0000 | 0.001 | 4.921 | 5.000 | 14.998 | -0.002 | -0.000 | | | LIMITS | MAX | 1.5 | -6.0 | -1.0 | 0.4 | 0.5 | 1.5 | : | ŀ | ; | : | 0.1 | | | LIM | MIN | 1 | 1 | : | 1 | 1 | : | 4.66 | 4.95 | 13.5 | 9.1 | ; | | | PARAMETER | | , <sup>1C</sup> | , IC- | l SS | <b>V</b> 0L1 | VOLZ | <b>V</b> 0L3 | V <sub>0H1</sub> | уон2 | <b>У</b> ОНЗ | 1111 | 1 IHI | TABLE C8. MANUFACTURER B MIL-M-38510/05101 (4013) LOT B 25°C PARAMETER CHARACTERIZATION | | ST IMI | | y 4 | <b>→</b> | 7 T | > 6 | > 8 | > | > | > | > | <u> </u> | ¥ 2 | |------------|----------------------------------|-------|-------------------|-------------------|--------|--------------|-------|-------------------|-------|-------------------|------------------|------------|--------| | | HR DATA<br>SIZE = 20 | SIGNA | 0.00 | 0.046 | 0.012 | 0.009 | 00000 | 0.000 | 0.021 | 0.028 | 0.04 | 0.00 | 0.005 | | LIFE TEST | | HEAN | 0.844 | -1.704 | 90.00 | 0.102 | 0.000 | 0.00 | 4.919 | 5.000 | 14.999 | -0.001 | 0.000 | | 125°C LI | DATA<br>12E = 20 | SIGMA | 0.029 | 0.076 | 0.012 | 0.00 | 0.00 | 0.00 | 0.022 | 0.028 | 0.026 | 0.005 | 0.005 | | | 6000 HR DATA<br>SAMPLE SIZE = | MEAN | 1.072 | -1.926 | -0.009 | 0.101 | 0.000 | 0.000 | 4.920 | 9,000 | 14.999 | -0.001 | 0.000 | | | DATA<br>I ZE = 39 | SIGNA | 0.173 | 0.183 | 0.127 | 0.009 | 0.000 | 0.000 | 0.030 | 0.034 | 0.049 | 0.001 | 0.001 | | E TEST | 4009 HR DATA<br>SAMPLE SIZE = | MEAN | 1.239 | -2.141 | -0.033 | 0.102 | 0.000 | 000.0 | 4.914 | 2,000 | 15.000 | 0000 | 000°0- | | 225°C LIFE | HR DATA<br>E SIZE = 37 | SIGNA | 090.0 | 0.084 | 0.033 | 0.011 | 0.000 | 000.0 | 0.028 | 0.037 | 0.030 | 0.001 | 0.00 | | | 6000 HR DATA<br>SAMPLE SIZE = 37 | MEAN | 0.869 | -1.729 | -0.017 | 0.106 | 0.000 | 0000 | 4.914 | 9.000 | 14.999 | 0.000 | 0.000 | | | DATA<br>12E = 26 | SIGNA | 0.091 | 0.109 | 0.063 | 0.001 | 000.0 | 000.00 | 0.025 | 0.033 | 0.037 | 0.003 | 0.001 | | E TEST | 4000 HR DATA<br>SAMPLE SIZE = | MEAN | 1.151 | -2.029 | -0.03: | 0.097 | 000.0 | 0.00 | 4.915 | 9.000 | 14.999 | -0.001 | 0.00 | | 250°C LIFE | HR DATA<br>SIZE = 20 | SIGMA | 0.028 | 0.055 | 0.246 | 0.00 | 00.00 | 0.00 | 0.023 | 0.027 | 0.046 | 0.00 | 0.001 | | | 6000 HR 0ATA<br>SAMPLE SIZE = | MEAN | 0.830 | -1.686 | -0.102 | 0.095 | 000.0 | 000.0 | 4.917 | 9.000 | 15.000 | 6.003 | 0.00 | | | TEST | SIGNA | 0.008 | 0.050 | 0.091 | 0.008 | 000.0 | 000.0 | 000.0 | 000.0 | 0.166 | 0.003 | 0.001 | | | INITIAL | MEAS | 0.803 | -1.644 | -0.018 | 0.098 | 0000 | 0.00 | 4.923 | 2.000 | 14.998 | 9.00 | 0.000 | | | LIMITS | МАХ | 3.5 | -6.0 | -1.0 | ♦.0 | 0.5 | 1.5 | ŀ | ı | i | : | 0.1 | | | 5 | MIN | : | ţ. | 1 | ł | 1 | 1 | 4.6 | 4.95 | 13.5 | ٠ <u>.</u> | ı | | | PARAMETER | | V <sub>IC</sub> * | V <sub>IC</sub> - | Iss | <b>V</b> 0L1 | Vol.2 | V <sub>01.3</sub> | VOHI | V <sub>0</sub> H2 | <sup>V</sup> онз | 1111 | IHI | TABLE C9. MANUFACTURER B MIL-M-38510/05101 (4013) LOT C 25°C PARAMETER CHARACTERIZATION | PARAME TER | | LIMITS | INITIAL | AL TEST | 250° LIFE TE<br>250 HR DATA<br>SAMPLE SIZE | E TEST<br>ATA<br>IZE = 26 | O F | |---------------------------------|------|--------|---------|---------|--------------------------------------------|---------------------------|----------| | | Z. | MAX | MEAN | SIGMA | MEAN | SIGMA | CLIND | | | | | | | , c | 000 | 3 | | ٧. | 1 | 1.5 | 0.799 | 0.008 | 0.794 | 0.004 | > : | | +<br>-<br>-<br>-<br>-<br>-<br>- | ı | 0.9- | -1.569 | 0.029 | -1.572 | 0.022 | > | | -51. | | -1.0 | -0.015 | 0.086 | -0.053 | 0.101 | ٧n | | \$\$ <sup>1</sup> | | 4 | 0.155 | 0.011 | 0.153 | 0.010 | > | | ,01 | ) ( | | 000 | 00000 | 0000 | 0000 | > | | ,0L2 | | | 00000 | 0000 | 0000 | 0000 | > | | ,0L3 | 4.6 | 2 | 4.915 | 0.012 | 4.915 | 0.022 | > | | ,0H1 | 4.95 | | 2,000 | 0.004 | 2.000 | 0.022 | > | | ,0H2 | 13.5 | • | 14,999 | 090.0 | 15.000 | 0.048 | > | | 0H3 | | 1 | -0.003 | 0.011 | -0.002 | 0.004 | ٧n | | 111 | | 0,1 | 0000 | 0.001 | 0000 | 000.0 | ۲n | | HI, | 2 | 2005 | 114.4 | 24.87 | 114.7 | 21.30 | us | | ₹ <sup>4</sup> | 2.2 | 550 | 120.7 | 15.53 | 120.7 | 13.65 | ns<br>Su | | , PLH | 15 | 300 | 60.94 | 5.284 | 61.44 | 6.379 | us | | 날. | 15 | 350 | 68.01 | 3.204 | 69.79 | 3.478 | Su | | , TLH | 2 . | 300 | 33.20 | 2.670 | 27.57 | 4.362 | Su | | 4. | , | 150 | 27.61 | 1.376 | 35.90 | 2.954 | Su | | નું<br>મુંડ, | | 150 | 16.05 | 1.261 | 17.61 | 1.768 | Su | | , SLH | 1 | 150 | -22.27 | 1.529 | -30.53 | 3.171 | us<br>Su | | ¥. | 1 | 150 | -1.962 | 1.224 | -4.708 | 2.064 | us | | ם ב | | | | | | | | TABLE C10. MANUFACTURER C MIL-M-38510/05101 (4013) LOT A 25°C PARAMETER CHARACTERIZATION | | | | | | | 250°C LIF | LIFE TEST | | 225°C LIFE TEST | E TEST | | 125°C LI | LIFE TEST | | | |-------------------|------|--------|--------------|--------|-------------------------------|-----------|-------------------------------|------------------|-------------------------------|------------------|----------------------------------|------------------|-------------------------------|---------------------|-------| | PARAMETER | E | LIMITS | INITIAL TEST | . TEST | 6000 HR OATA<br>SAMPLE SIZE = | ~ | 4000 HR DATA<br>SAMPLE SIZE = | DATA<br>12E = 26 | 4000 HR OATA<br>SAMPLE SIZE = | 0ATA<br>IZE = 26 | 6000 HR DATA<br>SAMPLE SIZE = 19 | DATA<br>12E = 19 | 4000 HR DATA<br>SAMPLE SIZE = | R DATA<br>SIZE = 19 | UNITS | | | MIN | MAX | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | | | ν <sub>IC</sub> + | 1 | 1.5 | 0.809 | 0.010 | 0.838 | 0.017 | 1.113 | 0.134 | 0.841 | 0.031 | 0.951 | 0.051 | 0.868 | 0.050 | > | | _2I_ | 1 | -6.0 | -0.987 | 0.062 | -1.046 | 0.125 | -1.318 | 0.295 | -1.022 | 690.0 | -1.128 | 0.087 | -1.036 | 0.078 | > | | Iss | ŀ | -1.0 | -0.004 | 0.011 | -0.007 | 0.024 | -0.019 | 0.042 | -0.021 | 0.035 | -0.010 | 0.012 | -0.010 | 0.012 | ٧n | | V <sub>0L1</sub> | ! | 0.4 | 0.127 | 900.0 | 0.125 | 900.0 | 0.127 | 0.005 | 0.125 | 0.007 | 0.123 | 0.005 | 0.125 | 0.005 | > | | V <sub>0L2</sub> | 1 | 0.5 | 0.000 | 0.000 | 000.0 | 0.000 | 000.0 | 00000 | 000.00 | 000.0 | 0.000 | 0.000 | 0.000 | 0.000 | > | | VOL3 | ŀ | 1.5 | 00.00 | 000.0 | 0.000 | 000.0 | 000.0 | 000.0 | 000.0 | 0.000 | 00000 | 0.000 | 0.000 | 0.000 | > | | У <sub>ОН1</sub> | 4.6 | ; | 4.893 | 0.000 | 4.886 | 0.024 | 4.882 | 0.028 | 4,885 | 0.026 | 4.892 | 0.020 | 4.890 | 0.020 | > | | Уон2 | 4.95 | ł | 2.000 | 600.0 | 2.000 | 0.027 | 5.000 | 0.033 | 5.000 | 0.032 | 2,000 | 0.027 | 2.000 | 0.026 | > | | У <sub>0</sub> нз | 13.5 | : | 15.000 | 0.018 | 15.000 | 0.053 | 15.000 | 0.058 | 15,000 | 0.055 | 15.00 | 0.053 | 15.000 | 0.053 | > | | 1711 | -0.1 | 1 | -0.000 | 0.001 | -0.001 | 0.007 | -0.003 | 0.010 | 600.0- | 0.016 | -0.002 | 0.009 | -0.001 | 0.002 | ď, | | Іні | : | 0.1 | -0.000 | 0.001 | 0.001 | 0.004 | 0.006 | 0.020 | 0000 | 0.001 | 0.000 | 0.000 | 0.000 | 0.000 | ۲٦ | TABLE C11. MAN" FACTURER C MIL-M-38510/05101 (4013) LOT B 25°C PARAMETER CHARACTERIZATION | | | | | | 250°C LIFE TEST | FE TEST | 225°C LIF | LIFE TEST | | 125°C LI | LIFE TEST | | | |-------------------|------|--------|---------|--------|-------------------------------|-----------------|-----------|------------------|-------------------------------|----------|-------------------------------|------------------|-------| | PARAMETER | | LIMITS | INITIAL | L TEST | 4000 HR OATA<br>SAMPLE SIZE = | 0ATA<br>1ZE = 5 | 141 | 0ATA<br>[ZE = 14 | 6000 HR DATA<br>SAMPLE SIZE = | × " | 4000 HR DATA<br>SAMPLE SIZE = | DATA<br>12E = 14 | UNITS | | | MIN | MAX | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | | | ^1C <sup>+</sup> | , | 1.5 | 0.816 | 600*0 | 1.214 | 0.131 | 0.973 | 0.135 | 0.949 | 0.085 | 0.855 | 0.016 | > | | V <sub>IC</sub> - | , | -6.0 | -1.006 | 0.072 | -1.576 | 0.179 | -1.233 | 0.170 | -1.130 | 0.118 | -1.040 | 0.072 | > | | Iss | ı | -1.0 | -0.005 | 0.011 | -0.217 | 0.279 | -0.160 | 0.224 | -0.011 | 0.016 | -0.010 | 0.013 | ¥, | | V <sub>0</sub> L1 | • | 0.4 | 0.164 | 900.0 | 0.168 | 0.008 | 0.165 | 0.008 | 0.164 | 0.004 | 0.166 | 0.004 | > | | V <sub>0L</sub> 2 | , | 0.5 | 00000 | 0000 | 00.00 | 0000 | 0.000 | 0.000 | 0.000 | 0.000 | 0.000 | 0000 | > | | V0L3 | 1 | 1.5 | 0000 | 0.000 | 0000 | 0.000 | 0000 | 0.000 | 00.00 | 0.000 | 0.000 | 0.000 | > | | <sup>V</sup> он1 | 4.6 | 1 | 4.873 | 0000 | 4.862 | 0.020 | 4.861 | 0.622 | 4.876 | 0.011 | 4.874 | 0.012 | > | | Уонг | 4.95 | , | 2.000 | 0.012 | 2.000 | 0.004 | 9.000 | 0.012 | 2.000 | 0.015 | 2.000 | 0.012 | > | | <sup>V</sup> онз | 13.5 | 1 | 15.000 | 0.040 | 15.000 | 0.033 | 15.000 | 0.052 | 15.00 | 0.055 | 15.000 | 0.055 | > | | 1111 | -0.1 | 1 | -0.000 | 0.000 | -0.000 | 0.001 | -0.015 | 0.026 | 0.000 | 0.000 | 00.00 | 000 0 | ₹ = | | 1111 | , | 0.1 | -0.000 | 0.000 | 0.018 | 0.025 | 0.031 | 0.033 | 0.000 | 0.000 | 0.000 | 0.000 | μA | TABLE C12. MANUFACTURER C MIL-M-38510/05101 (4013) LOT C 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | Ϋ́ | > | > | > | > | > | > | Υn | Υn | us<br>Su | us | us | us<br>Su | ZL<br>SL | us | J.S | us<br>Su | Su | | |------------------------------------------|-------|-------|---------------|--------|-------|--------|-------|-------|-------|--------|--------|-------|----------|------------|---------------------|----------------|----------|-------|-----------|----------|-------|--| | IFE TEST<br>DATA<br>SIZE = 31 | SIGMA | 0.007 | 0.067 | 0.153 | 900.0 | 0000 | 0000 | 0.028 | 000.0 | 0.016 | 600.0 | .021 | 31.80 | 21.27 | 9.197 | 8.578 | 4.166 | 9.353 | 2.467 | 2.103 | 1.207 | | | 250°C LIFE<br>250 HR DATA<br>SAMPLE SIZE | MEAN | 0.817 | -1.016 | -0.061 | 0.158 | 000.0- | 000.0 | 4.887 | 2.000 | 15.000 | -0.002 | 0.008 | 124.2 | 149.3 | 83.30 | 111.4 | 78.76 | 22.82 | 13.97 | -13.43 | 5.794 | | | INITIAL TEST | SIGMA | 0.010 | 990.0 | 0.010 | 0.007 | 0000 | 000.0 | 0.012 | 0000 | 0.014 | 0000 | 0.008 | 37.13 | 16.38 | 8.491 | 8.678 | 4.577 | 4.480 | 3.372 | 1.323 | 1.152 | | | INITIA | MEAN | 0.811 | -0.995 | -0.005 | 0.162 | 0000 | 0000 | 4.893 | 2.000 | 15.00 | 000.0- | 0.001 | 124.7 | 149.4 | 83.03 | 103.8 | 79.88 | 16.56 | 18.29 | -11.10 | 4.726 | | | LIMITS | MAX | 1.5 | 0.9- | -1.0 | 0.4 | 0.5 | 1.5 | 1 | 1 | • | • | 0.1 | 200 | 220 | 300 | 350 | 300 | 150 | 150 | 150 | 150 | | | | MIN | 1 | | 1 | 1 | 1 | 1 | 4.6 | 4.95 | 13.5 | -0.1 | 1 | 2 | 20 | 15 | 15 | 1 | 1 | 1 | 1 | 1 | | | PARAMETERS | | ٧. | ر<br>در<br>در | וון ני | 257 | Volu | V0L2 | Volts | Vori | VOHZ | S I | | THI T | ברי<br>היי | לין<br>דיין<br>דיין | ָרָרָ<br>בּרָר | ר.<br>ב | ر د | ביים ביים | E | H.H. | | TABLE C13. MANUFACTURER C MIL-M-38510/05401 (4008) LUT A 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | Α'n | > | > | > | > | > | > | - Au | пA | |---------------------------------------------------|-------|------------------|-------------------|--------|------------------|-------|------------------|------------------|------------------|------------------|--------|--------| | ·E TEST<br>)ATA<br>(ZE=18 | SIGMA | 0.170 | 0.182 | 1.187 | 0.091 | 0.031 | 0.045 | 0.027 | 0.000 | 0.000 | 0.178 | 1.312 | | 125°C LIFE TES<br>4000 HR DATA<br>SAMPLE SIZE=18 | MEAN | 0.939 | -1.200 | -0.460 | 4.894 | 5.000 | 12.497 | 0.030 | 000*0 | 0.002 | 900.0- | -1.152 | | IFE TEST<br>DATA<br>SIZE=25 | SIGMA | 0.045 | 0.138 | 0.269 | 0.097 | 0.035 | 660*0 | 0.035 | 000.0 | 0.036 | 060*0 | 0.323 | | 225°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=25 | MEAN | 0.849 | -1.140 | -0.100 | 4.890 | 2*000 | 12.495 | 0.033 | 000*0 | 0.007 | 0.057 | -0.468 | | FE TEST<br>DATA<br>SIZE=18 | SIGMA | 0.232 | 0.223 | 2.196 | 0.094 | 0.031 | 0.047 | 0.027 | 000.0 | 0.001 | 0.583 | 1.430 | | 250°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=18 | MEAN | 1.230 | -1.558 | -1.167 | 4.891 | 2.000 | 12.496 | 0.030 | 00000 | 0.002 | 0.186 | -0.964 | | INITIAL TEST | SIGMA | 0.011 | 0.024 | 0.759 | 0.087 | 0.004 | 890.0 | 0.027 | 000.0 | 0.001 | 0.579 | 0.584 | | INITIA | MEAN | 0.824 | -1.094 | -0.151 | 4.893 | 5.000 | 12.495 | 0.030 | 00000 | 0.003 | 0.079 | -0.442 | | IMITS | MAX | 1.5 | 0.9- | -10.0 | ı | 1 | : | 0.5 | 0.05 | 1.25 | 9.0 | 0.6- | | | MIN | | ı | ı | 4.5 | 4.95 | 11.25 | 1 | | 1 | 1 | 1 | | PARAME TER | • | ^IC <sup>+</sup> | _ <sup>2I</sup> ^ | ISS | V <sub>0H1</sub> | VOH2 | V <sub>OH3</sub> | V <sub>0L1</sub> | V <sub>0L2</sub> | V <sub>0L3</sub> | IHI | III | TABLE C14. MANUFACTURER C MIL-M-38510/05401 (4008) LOT B 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | ٧n | > | > | > | > | > | > | пА | пA | |---------------------------------------------------|-------|-----------|-------------------|--------|------------------|------------------|------------------|------------------|-------|------------------|--------|--------| | F TEST<br>DATA<br>(ZE=19 | SIGMA | 0.251 | 0.051 | 0.003 | 0.101 | 0.014 | 9:000 | 0.018 | 000.0 | 0.001 | 0.024 | 0.093 | | 125°C LIFE TES<br>4000 HR DATA<br>SAMPLE SIZE=19 | MEAN | 1.069 | -1.378 | -0.003 | 4.882 | 5.000 | 12.493 | 0.020 | 000.0 | 0.004 | -0.106 | -0.212 | | FE TEST<br>DATA<br>:IZE=31 | SIGMA | 0.167 | 0.178 | 0.016 | 0.135 | 0.031 | 0.105 | 0.018 | 0000 | 0.001 | 0.050 | 0.926 | | 225°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=31 | MEAN | 996*0 | -1.237 | 900*0- | 4.878 | 2.000 | 12.492 | 0700 | 000-0 | 0.005 | 0.036 | -0.406 | | FE TEST<br>DATA<br>IZE=26 | SIGMA | 0.026 | 0.033 | 0.387 | 0.112 | 0.037 | 0.101 | 0.018 | 000.0 | 900*0 | 0.038 | 1.559 | | 250°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=26 | MEAN | 0.865 | -1.125 | -0.063 | 4.872 | 2.000 | 12.490 | 0.020 | 00000 | 900.0 | 0.067 | -0.486 | | INITIAL TEST | SIGMA | 600.0 | 0.023 | 0.017 | 0.000 | 000.0 | 0.138 | 0.002 | 00000 | 0.028 | 0.147 | 0.251 | | INITIA | MEAN | 0.825 | -1.074 | 000.0 | 4.997 | 2.000 | 12.492 | 00000 | 00000 | 0.005 | -0.015 | -0.225 | | LIMITS | MAX | 1.5 | 0.9- | -10.0 | 1 | • | 1 | 0.5 | 0.05 | 1.25 | 0.6 | 0.6- | | | ΣIE | , | , | • | 4.5 | 4.95 | 11.25 | ı | ı | 1 | , | 1 | | PARAMETER | | , C L C + | v <sub>IC</sub> - | ISS | V <sub>OH1</sub> | V <sub>ОН2</sub> | V <sub>0Н3</sub> | V <sub>0L1</sub> | VOL2 | V <sub>0L3</sub> | IHI | 1111 | MANUFACTURER C MIL-M-38510/05401 (4008) LOT C 25°C PARAMETER CHARACTERIZATION TABLE C15. | UNITS | | > | > | ٧n | > | > | > | > | > | > | Z | 2 | 2 | us | ns | ZI. | SI | US<br>Su | ns | SU | ns | ns | |------------------------------------------|-------|-------|--------|--------|-------|-------|--------|-------|-------|-------|--------|--------|-------|-------|-------|-------|-------|----------|--------|-------|--------|-------| | IFE TEST<br>DATA<br>SIZE = 39 | SIGMA | 0.015 | 0.102 | 0.017 | 0.088 | 0.023 | 0.141 | 0.018 | 0000 | 0.001 | 0.091 | 0.075 | 17.29 | 10.75 | 5.379 | 22.66 | 15.63 | 8.897 | 5.399 | 3.312 | 17.94 | 47.38 | | 250°C LIFE<br>250 HR DATA<br>SAMPLE SIZE | MEAN | 0.833 | -1.124 | 900.0- | 4.898 | 2.000 | 12.494 | 0.020 | 0000 | 0.004 | -0.052 | -0.187 | 123.1 | 114.2 | 63.00 | 132.4 | 139.7 | 71.73 | 57.81 | 46.96 | 100.1 | 146.0 | | INITIAL TEST | SIGMA | 0.012 | 0.000 | 0.018 | 0.054 | 0.014 | 0.155 | 0.013 | 0000 | 0.001 | 0.1 64 | 0.207 | 20.18 | 12.84 | 7.651 | 29.12 | 16.95 | 8.234 | 7.538 | 3.903 | 14.60 | 11.94 | | INITI | MEAN | 0.826 | -1.103 | -0.001 | 4.975 | 2.000 | 12.494 | 0.005 | 0000 | 0.005 | 0.008 | -0.234 | 155.4 | 145.5 | 78.60 | 159.2 | 169.7 | 76.47 | 70.21 | 54.95 | 112.8 | 109.0 | | LIMITS | MAX | 1.5 | -6.0 | -10.0 | • | • | • | 0.5 | 0.05 | 1.25 | 0.6 | 0.6- | 2250 | 750 | 300 | 2900 | 750 | 300 | 10.000 | 520 | 10,000 | 520 | | | MIN | • | 1 | , | 4.5 | 4.95 | 11.25 | • | , | • | 1 | | 100 | 4 | 20 | 06 | 100 | 20 | 120 | 30 | 120 | 30 | | PARAMETER | | > | ÷۱, | -311 | 255 | VOHI | VOH2 | VOH3 | VOL 1 | VOL 2 | | HIL | | ¥. | H. | H. | H L | E | E L | H. | ≓, | 11. | MANUFACTURER D MIL-M-38510/05401 (4008) LOT A 25°C PARAMETER CHARACTERIZATION TABLE C16. | UNITS | | > | > | μA | > | > | > | > | > | > | A | nA | |---------------------------------------------------|-------|-------------------|--------|--------|------------------|------------------|------------------|-------|------------------|------------------|-------|--------| | E TEST<br>ATA<br>ZE=19 | SIGMA | 960*0 | 0.055 | 0.002 | 0.049 | 0.034 | 0.083 | 0.023 | 00000 | 0.001 | 0.202 | | | 125°C LIFE TES<br>4000 HR DATA<br>SAMPLE SIZE=19 | MEAN | 0.781 | -0.742 | -0.003 | 4.948 | 2.000 | 12.494 | 0.026 | 000.0 | 0.002 | 0.195 | -0.118 | | IFE TEST<br>DATA<br>SIZE=10 | SIGMA | 060*0 | 0.127 | 2.186 | 0.050 | 0.014 | 0.031 | 0.027 | 000.0 | 0.003 | 0.133 | 1.370 | | 225°C LIFE TEST<br>2000 HR DATA<br>SAMPLE SIZE=10 | MEAN | 0.835 | -0.798 | -3.044 | 4.941 | 2.000 | 12.495 | 0.029 | 00000 | 0.003 | 0.354 | -0.499 | | FE TEST<br>DATA<br>IZE=1 | SIGMA | 900.0 | 0.027 | 1.992 | 0.052 | 0.004 | 0.022 | 0.026 | 000.0 | 000.0 | ı | ı | | 250°C LIFE TEST<br>1000 HR DATA<br>SAMPLE SIZE=1 | MEAN | 091.0 | -0.749 | -2.071 | 4.938 | 2.000 | 12.495 | 0.028 | 00000 | 0.002 | 0.376 | -0.346 | | INITIAL TEST | SIGMA | 600.0 | 600.0 | 900.0 | 0.036 | 00000 | 0.117 | 0.024 | 000.0 | 0.001 | 1.154 | 0.013 | | INITIA | MEAN | 0.757 | -0.731 | -0.002 | 4.947 | 2,000 | 12.490 | 0.026 | 000*0 | 0.004 | 0.514 | -0.040 | | LIMITS | MAX | 1.5 | 0.9- | -10.0 | • | • | ı | 0.5 | 0.05 | 1.25 | 0.6 | 0.6- | | | MIN | ı | ı | ı | 4.5 | 4.95 | 11.25 | 1 | ı | ı | ı | | | PARAMETER | | V <sub>IC</sub> + | ^IC_ | ISS | V <sub>OH1</sub> | V <sub>OH2</sub> | <sup>V</sup> онз | VOL1 | V <sub>0L2</sub> | V <sub>0L3</sub> | Іні | 1111 | MANUFACTURER D MIL-M-38510/05401 (4008) LOT B 25°C PARAMETER CHARACTERIZATION TABLE C17. | UNITS | | > | > | μA | > | > | > | > | > | > | Ą | Ą | |---------------------------------------------------|-------|---------------------------------------|-------------------|--------|------------------|-------|--------|-------|-------|---------|---------|--------| | E TEST<br>ATA<br>ZE=20 | SIGMA | 0.210 | 0.223 | 0.352 | 0.055 | 0.035 | 0.068 | 0.031 | 00000 | 0.001 | 0.041 | 0.041 | | 125°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=20 | MEAN | 0.900 | 968*0- | -0.063 | 4.939 | 5.000 | 12.495 | 0.035 | 000.0 | 0.002 | -0.015 | -0.094 | | | SIGMA | 0.027 | 0.023 | 0.225 | 0.062 | 0.031 | 0.093 | 0.034 | 000.0 | 0.002 | 0.171 | 0.009 | | 225°C LIFE TEST<br>1000 HR DATA<br>SAMPLE SIZE=30 | MEAN | 0.782 | -0.757 | -0.065 | 4.933 | 2.000 | 12.493 | 0.037 | 000.0 | 0.002 | 0.105 | -0.036 | | FE TEST<br>ATA<br>1ZE=3 | SIGMA | 900.0 | 0.005 | 2.300 | 0.054 | 00000 | 0.038 | 0.037 | 00000 | 0000 | 0.036 | 0.027 | | 250°C LIFE TEST<br>500 HR DATA<br>SAMPLE SIZE=3 | MEAN | 0.756 | -0.739 | -1.709 | 4.936 | 2.000 | 12.496 | 0.040 | 000.0 | 0.001 | 0.047 | -0.048 | | INITIAL TEST | SIGMA | 600.0 | 600.0 | 0.007 | 0.044 | 0.004 | 0.131 | 0.032 | 000.0 | 000.0 | 0.051 | 0.029 | | INITIA | MEAN | 0.753 | -0.731 | -0.002 | 4.947 | 5.000 | 12,493 | 0.035 | 00000 | 0.002 | -0.030 | -0.079 | | LIMITS | MAX | 1.5 | 0.9- | -10.0 | ı | • | ı | 0.5 | 0.05 | 1.25 | 0.6 | 0.6- | | | MIN | , | ı | ı | 4.5 | 4.95 | 11.25 | , | , | ı | ı | 1 | | PARAMETER | | , , , , , , , , , , , , , , , , , , , | _ <sup>2I</sup> ^ | SSI | V <sub>OH1</sub> | У ОН2 | | Vol.1 | VOL2 | , vol.3 | IHI THI | ILI | TABLE C18. MANUFACTURER D MIL-M-38510/05401 (4008) LOT C 25°C PARAMETER CHARACTERIZATION | UNITS | | > | > | η | > | > | > | > | > | > | Αu | Αn | us | ns | us | ns | us | ns | us | ns | ns | us | |----------------------------------|-------|---------|----------|--------|-------|-------|--------|-------|------|-------|-------|--------|----------|--------|----------------------|-------|----------|-----------|-----------|----------|-----------|---------| | IFE TEST<br>DATA<br>SIZE = 30 | SIGMA | 0.010 | 0.025 | 0.565 | 0.054 | 0.033 | 0.074 | 0.028 | 0000 | 0.002 | 0.161 | 0.646 | 51.66 | 8.403 | 4.062 | 41.73 | 7.310 | 5.397 | 12.21 | 2.309 | 7.238 | 6.722 | | 250°C L1<br>250 HR T<br>SAMPLE S | MEAN | 0.758 | -0.736 | -0.279 | 4.943 | 5.000 | 12.495 | 0.030 | 0000 | 0.002 | 0.005 | -0.297 | 161.2 | 128.2 | 68.34 | 166.8 | 137.6 | 74.44 | 75.74 | 54.288 | 66.61 | 69.42 | | . TEST | SIGMA | 0.009 | 0.015 | 0.443 | 0.041 | 0.010 | 0.120 | 0.023 | 0000 | 0.001 | 0.831 | 0.013 | 59.98 | 8.615 | 4.459 | 60.82 | 7.869 | 3.806 | 4.467 | 2.454 | 285.2 | 4.368 | | INITIAL TEST | MEAN | 0.755 | 732 | -0.043 | 4.948 | 2.000 | 12,490 | 0.026 | 0000 | 0.003 | 0.240 | -0.065 | 187.7 | 155.6 | 83.54 | 186.9 | 148.4 | 79.92 | 76.81 | 61.51 | 91.63 | 09•69 | | LIMITS | MAX | ر<br>بر | | | | • | • | 0.5 | 0.05 | 1.25 | 0.6 | -9.0 | 2250 | 750 | 300 | 2900 | 750 | 330 | 000 01 | 520 | 10,000 | 520 | | | MIN | | | ) ( | 4.5 | 4.95 | 11,25 | | , | • | • | • | 100 | 40 | 20 | 06 | 100 | 20 | 120 | 30 | 120 | 30 | | PARAMETER | | X | ္<br>- ` | -21. | ,SS | , OH1 | 70H2 | VOH3 | V01. | V01.2 | 1013 | THI I | t. I. I. | ב<br>ב | ָבֶּבְּ<br>בַּבְּבָּ | | ָּבָּבְּ | בר ה<br>ה | ָּבְרָבְּ | <u>_</u> | ָּבְּבְּי | #1#<br> | TABLE C19 . MANUFACTURER A MIL-M-38510/05601 (4017) LOT A 25°C PARAMETER CHARACTERIZATION | UNITS | | nA | nA | > | > | > | > | > | >. | > | > | μA | |-------------------------------------------------------------------------------------------|-------|--------------|--------|-------|------------------|-------|------------------|------------------|------------------|-------|-------|--------------| | FE TEST<br>R DATA<br>IZE=18 | SIGMA | 0.628 | 0.611 | 0.031 | 900.0 | 0.002 | 900.0 | 0.037 | 0.014 | 0.001 | 0.001 | 0.096 | | 125°C LIFE TEST<br>4,000 HR DATA<br>SAMPLE SIZE=18 | HEAN | -1.788 | -1.906 | 4.978 | 4.874 | 0.020 | 0.055 | 15.003 | 15.003 | 0.003 | 0.003 | -0.018 0.096 | | FE TEST<br>R DATA<br>TZE=25 | SIGMA | 0.469 | 0.749 | 0.025 | 110.0 | 0.016 | 0.061 | 0.042 | 0.023 | 0.001 | 0.001 | 0.376 | | 250°C LIFE TEST 225°C LIFE TEST 3,000 HR DATA 4,000 HR DATA SAMPLE SIZE=18 SAMPLE SIZE=25 | MEAN | -1.059 | -1.286 | 4.976 | 4.866 | 0.023 | 0.073 | 15.003 | 15.003 | 0.001 | 0.001 | -0.106 | | 50°C LIFE TEST<br>3,000 HR DATA<br>AMPLE SIZE=18 | SIGMA | 0.328 | 0.195 | 0.032 | 0.021 | 0.022 | 980.0 | 0.042 | 0.014 | 0.001 | 0.001 | 0.620 | | 250°C LIFE TES<br>3,000 HR DATA<br>SAMPLE SIZE=18 | MEAN | -1.055 0.328 | -1.080 | 4.975 | 4.858 | 0.027 | 0.085 | 15.003 | 15.003 | 0.001 | 0.001 | -0.257 | | . TEST | SIGMA | 1.055 | 0.522 | 0.080 | 0.027 | 0.003 | 0.013 | 0.065 | 000.0 | 0.002 | 0.002 | 0.533 | | INITIAL TEST | MEAN | -1.361 | -0.849 | 4.976 | 4.866 | 0.020 | 0.057 | 15.000 | 15.001 | 0.003 | 0.003 | -0.188 | | ITS | MAX | -10.0 | -10.0 | 5.10 | 5.10 | 0.50 | 0.50 | 15.10 | 15.10 15.001 | 0.01 | 0.01 | -5.0 | | LIMITS | MIN | ı | ı | 4.20 | 4.20 | -0.01 | -0.01 | 14.99 | 14.99 | -0.01 | -0.01 | • | | PARAMETER | | нI | II | VOHI | V <sub>НС1</sub> | Voll | V <sub>LC1</sub> | V <sub>ОН2</sub> | V <sub>HC2</sub> | VOL2 | ٧, دد | SS | | | | | | | 250°C LIFE TEST | | 225°C LIFE TEST | E TEST | 125°C LIFE TES | TEST | HNTTC | |---------------------------------------------------------------------------------------------|-------|--------|--------------|-------|--------------------------------|--------------|--------------------------------|-------------------|----------------|-------|-------| | PARAMETER | | LIMITS | INITIAL TEST | TEST | 3000 HR DATA<br>SAMPLE SIZE=36 | TTA<br>:E=36 | 4000 HK DAIA<br>SAMPLE SIZE=32 | JA I A<br>[ ZE=32 | SAMPLE SIZE=20 | E=20 | CITED | | | MIN | MAX | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | | | пΙ | 1 | -10.0 | -0.854 | 1.147 | -0.617 | 1.177 | -0.716 | 0.916 | -1.159 | 0.527 | Æ | | | ١ | -10.0 | -0.251 | 0.349 | -0.799 | 0.261 | -0.863 | 0.214 | -1.032 | 0.303 | ٤ | | V <sub>OH1</sub> | 4.20 | 5.10 | 4.977 | 0.079 | 4.979 | 0.012 | 4.978 | 0.016 | 4.980 | 0.024 | > | | V <sub>HC1</sub> | 4.20 | 5.10 | 4.873 | 0.027 | 4.873 | 0.014 | 4.873 | 0.016 | 4.879 | 0.012 | > | | , , , | -0.01 | 05.0 | 0.018 | 0.002 | 0.018 | 0.005 | 0.017 | 0.002 | 0.019 | 0.002 | > | | , C | -0.01 | 0.50 | 0.051 | 0.004 | 0.049 | 0.005 | 0.047 | 0.003 | 0.051 | 0.005 | > | | VOH2 | 14.99 | 15.10 | 15.000 | 0.050 | 15.003 | 0.110 | 15.003 | 0.094 | 15,003 | 0.032 | > | | V <sub>H</sub> C2 | 14.99 | 15.10 | 15.001 | 0.021 | 15.003 | 0.036 | 15.003 | 0.036 | 15.003 | 0.024 | > | | \<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\ | -0.01 | 0.01 | 0.001 | 0.001 | 0.001 | 0.001 | 000.0 | 0.001 | 0.003 | 0.001 | > | | , N | -0.01 | 0.01 | 0.001 | 0.001 | 0.001 | 0.001 | 000.0 | 0.001 | 0.003 | 00000 | > | | 155 | 1 | -5.0 | -0.050 | 0.004 | 0.004 | 0.148 | -0.079 | 0.563 | 0.034 | 0.005 | νч | TABLE C21. MANUFACTURER A MIL-M-38510/05601 (4017) LOT C 25°C PARAMETER CHARACTERIZATION | UNITS | | Ą | nA | > | > | > | > | > | > | > | > | Ą | us | us | us | us | us | us | ns | Su | Su | us | Su | | |-------------------------------|-------|--------|--------|-------|-------|-------|-------|--------|--------|-------|-------|--------|-------|-----------|-------|----------|-------|----------|----------|------------|-------|--------------|---------------|-----| | IFE TEST<br>DATA<br>SIZE = 38 | SIGMA | 0.295 | 0.266 | 0.023 | 0.007 | 0.001 | 0.004 | 0.139 | 0.036 | 0.001 | 0.001 | 0.093 | 38.21 | 51.52 | 34.70 | 70.48 | 6.795 | 15.87 | 8.740 | 17.02 | 108.7 | 55.63 | 56.53 | | | 250°C L<br>250 HR<br>SAMPLE | MEAN | -1.864 | -1.967 | 4.977 | 4.826 | 0.021 | 0.057 | 15.002 | 15.003 | 0.002 | 0.002 | -0.018 | €30-5 | 628.7 | 443.5 | 548.9 | 95.03 | 145.3 | 123.0 | 140.0 | 770.0 | 701. | 753.0 | | | INITIAL TEST | SIGMA | 1.179 | 0.242 | 0.017 | 0.017 | 0.002 | 0.005 | 0.046 | 0000 | 000.0 | 0000 | 0.013 | 40 | 52 | 32 | 78 | 9 | 12 | & | 12 | 105 | 52 | 54 | | | INITI | MEAN | -0.207 | 0.161 | 4.976 | 4.862 | 0.021 | 0.062 | 15,000 | 15.001 | 0.003 | 0.003 | -0.053 | 533 | 631 | 439 | 554 | 86 | 147 | 122 | 143 | 756 | 089 | 719 | | | LIMITS | MAX | -10.0 | -10.0 | 5.10 | 5.10 | 0.50 | 0.50 | 15.10 | 15.10 | 0.01 | 0.01 | -5.0 | 1450 | 1800 | 1450 | 1800 | 550 | 2250 | 550 | 2250 | 1800 | 1450 | 1800 | | | | MIN | ı | 1 | 4.20 | 4.20 | -0.01 | -0.01 | 14.93 | 14.99 | -0.01 | -0.01 | • | ı | ı | 1 | ſ | ı | , | ı | | ı | 1 | ı | | | PARAMETER | | 1 | H I I | VIL | V UHI | VHCI | 10'A | Vect | V04Z | VHC2 | V0L2 | 1,50 | t 33 | ָרָבְּרָּ | 1 L | ئ<br>د د | t PLH | ئے۔<br>ا | ر<br>د ٦ | ן ור<br>ור | £ . | Α.Υ.<br>Ε.Ε. | לארני<br>הייי | גרם | TABLE C22. MANUFACTURER D MIL-M-38510/05601 (4017) LOT A 25°C PARAMETER CHARACTERIZATION | | - | | | | 250°C L1 | 250°C LIFE TEST | 225°C L | IFE TEST | 225°C LIFE TEST 125°C LIFE TEST | E TEST | | |------------------|-------|--------|--------|--------------|----------------|-----------------|----------------|----------|-----------------------------------|--------|-------| | PARAMETER | | -IMITS | INITI | INITIAL TEST | 120 HR DATA | ATA | 1000 HR DATA | DATA | 4000 HR DATA | ATA | UNITS | | | | | | | SAMPLE SIZE=34 | 512k=34 | SAMPLE SIZE=18 | \$17F=18 | SAMPLE SIZE=15 | 2t=15 | | | | MIN | MAX | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | MEAN | SIGMA | | | ІІн | ŀ | -10.0 | -1.306 | 0.836 | -1.087 | 0.544 | -1.645 | 1.005 | -1.390 | 0.537 | νĄ | | III | 1 | -10.0 | -0.460 | 0.241 | -1.339 | 0.253 | -2.247 | 0.482 | -1.320 | 0.271 | ۲ | | V <sub>ОН1</sub> | 4.20 | 5.10 | 4.839 | 920.0 | 4.843 | 0.012 | 4.844 | 0.028 | 4.843 | 0.028 | > | | VHC1 | 4.20 | 5.10 | 4.836 | 0.027 | 4.828 | 000.0 | 4.825 | 0.010 | 4.838 | 0.007 | > | | V <sub>0L1</sub> | -0.01 | 0.50 | 0.085 | 0.015 | 0.101 | 0.023 | 0.105 | 0.023 | 0.085 | 0.015 | > | | V <sub>LC1</sub> | -0.01 | 0.50 | 0.180 | 0.005 | 0.180 | 0.003 | 0.182 | 0.004 | 0.182 | 900.0 | > | | V <sub>ОН2</sub> | 14.99 | 15.10 | 15.000 | 0.072 | 15.002 | 060*0 | 15.003 | 0.044 | 15.004 | 0.039 | > | | | 14.99 | 15.10 | 15.001 | 0.013 | 15.002 | 0.020 | 15.003 | 0.029 | 15.004 | 0.024 | > | | | -0.01 | 0.01 | 0.002 | 0.001 | 0.002 | 0.001 | 000*0 | 0.001 | 0.003 | 0.001 | > | | VLC2 | -0.01 | 0.01 | 0.001 | 0.001 | 0.002 | 0.001 | 000•0 | 000*0 | 0.002 | 0.001 | > | | ISS | , | -5.0 | -0.047 | 0.029 | 0.026 | 0.117 | -0.547 | 806.0 | 0.039 | 0.003 | пΑ | TABLE C23. MANUFACTURER D MIL-M-38510/05601 (4017) LOT B 25°C PARAMETER CHARACTERIZATION | EST UNITS | SIGMA | 0.571 nA | 0.286 nA | 0.021 V | 0.008 V | 0.014 V | 0.004 V | 0.040 V | 0.026 V | 0.001 V | 0.001 V | 0.020 µA | |---------------------------------------------------|--------|-----------|------------|-----------|------------------|------------------|------------------|------------|------------|-----------|-------------|-----------| | 125°C LIFE TEST<br>4000 HR DATA<br>SAMPLE SIZE=20 | MEAN S | -1.100 0. | -1.110 0.3 | 4.874 0.0 | 4.867 0.0 | 0.083 0.0 | 0.171 0.0 | 15.004 0.0 | 15.004 0.0 | 0.003 0.0 | 0.003 0.0 | 0.033 0.0 | | EST<br>26 | SIGMA | 998.0 | 0.489 | 0.031 | 0.015 | 0.028 | 0.004 | 0.047 | 0.030 | 000.0 | 000.0 | 0.704 | | 225°C LIFE TES<br>1000 HR DATA<br>SAMPLE SIZE=26 | MEAN | -1.821 | -2.205 | 4.867 | 4.854 | 0.095 | 0.169 | 15.003 | 15.003 | -0.001 | -0.001 | -0.194 | | FE TEST<br>ATA<br>IZE=25 | SIGMA | 909.0 | 0.456 | 0.030 | 0.012 | 0.025 | 900.0 | 00000 | 0.020 | 00000 | 0.000 | 0.677 | | 250°C LIFE TEST<br>250 HR DATA<br>SAMPLE SIZE=25 | MEAN | -0.918 | -1.134 | 4.870 | 4.856 | 0.092 | 0.168 | 15.001 | 15.001 | 000.0 | 000.0 | -0.436 | | INITIAL TEST | SIGMA | 0.875 | 0.423 | 690*0 | 0.025 | 0.014 | 0.005 | 0.112 | 0.037 | 0.002 | 0.001 | 0.034 | | INITIA | MEAN | -0.979 | -0.181 | 4.872 | 4.865 | 0.084 | 0.172 | 14,999 | 15.000 | 0.004 | 0.003 | -0.039 | | LIMITS | MAX | -10.0 | -10.0 | 5.10 | 5.10 | 0.50 | 0.50 | 15.10 1 | 15.10 1 | 0.01 | 0.01 | -5.0 | | | MIN | • | ı | 4.20 | 4.20 | -0.01 | -0.01 | 14.99 | 14.99 | -0.01 | -0.01 | | | PARAMETER | | НΙ | IL | VOH1 | V <sub>HC1</sub> | V <sub>0L1</sub> | V <sub>LC1</sub> | V<br>0H2 | | VOL2 | | Icc | TABLE C24. MANUFACTURER D MIL-M-38510/05601 (4017) LOT C 25°C PARAMETER CHARACTERIZATION | UNITS | | P.P | Æ | > | > | > | > | > | > | > | > | ٧n | SE. | Sn | us | ST. | Su | us | Su | us | us | SI | S | | |-------------------------------------------|-------|--------|--------|-------|-------|-------|---------------------------------------------------------------------------------------------|--------|--------|-------|------------|--------|------|------|-------|-------|----------|--------|-------|--------------|-------------------|-------|-------|--| | FE TEST<br>DATA<br>SIZE = 40* | SIGMA | 39.99 | 0.377 | 1.640 | 5.978 | 0.873 | 0.977 | 2.661 | 0.586 | 0.839 | 2.215 | 68.32 | | | | | NOT | MED | | | | | | | | 250° LIFE T<br>120 HR DATA<br>SAMPLE SIZE | MEAN | 7.053 | -1.466 | 3.999 | 0.605 | 0.370 | 0.459 | 14.262 | 14.008 | 0.281 | 0.351 | 161.7 | | | | | TEST NOT | PERFOR | | | | | | | | L TEST | SIGMA | 0.874 | 0.415 | 000.0 | 0.023 | 0.016 | 0.004 | 0.123 | 0.050 | 0.001 | 0.001 | 0.008 | 24 | 45 | 50 | 28 | ∞ | 41 | 31 | 74 | 4 | 21 | 8 | | | INITIAL TEST | MEAN | -0.682 | 0.072 | 4.774 | 4.768 | 0.017 | 0.203 | 14.999 | 14,999 | 0.005 | 0.005 | -0.032 | 456 | 535 | 418 | 895 | 224 | 325 | 220 | 1061 | 536 | 388 | 856 | | | LIMITS | MAX | -10.0 | -10.0 | 5.10 | 5.10 | 0.50 | 0.50 | 15.10 | 15.10 | 0.01 | 0.01 | -5.0 | 1450 | 1800 | 1450 | 1800 | 550 | 2250 | 550 | 2250 | 1800 | 1450 | 1800 | | | 5 | NIM | 1 | 1 | 4.20 | 4.20 | -0.01 | -0.01 | 14.99 | 14.99 | -0.01 | -0.01 | 1 | 1 | 1 | 1 | t | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | PARAMETER | | | = : | ٧٢٢ | VOH1 | VHCI | \<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\ | VEC 1 | VOHZ | VACS | , 0L2<br>V | 7771 | t 25 | t H | t PHL | t. H. | ניביל ל | t-HC1 | t HE2 | ניבר<br>ביבו | ל וראל<br>נייין ז | בביים | 15H.4 | | \* SAMPLE SIZE INCLUDES 39 DEVICES THAT FAILED ## APPENDIX D # FAILURE ANALYSIS ## TABLE OF CONTENTS | PARAGRAPH | | PAGE | |-----------|-----------------------------------------------|-------| | 1.0 | INTRODUCTION | . D2 | | 2.0 | FAILURE ANALYSIS OVERVIEW | . D4 | | 3.0 | 4001 QUAD TWO-INPUT NOR GATE - MANUFACTURER A | . D13 | | 4.0 | 4001 QUAD TWO-INPUT NOR GATE - MANUFACTURER B | . D27 | | 5.0 | 4013 DUAL FLIP-FLOP - MANUFACTURER C | . D39 | | 6.0 | 4013 DUAL FLIP-FLOP - MANUFACTURER B | . D60 | | 7.0 | 4017 DECODE COUNTER/DIVIDER - MANUFACTURER D | . D66 | | 8.0 | 4017 DECODE COUNTER/DIVIDER - MANUFACTURER A | . D83 | | 9.0 | 4008 FOUR BIT FULL ADDER - MANUFACTURER D | . D88 | | 10.0 | 4008 FOUR BIT FULL ADDER - MANUFACTURER A | . D93 | #### 1.0 INTRODUCTION All parts that failed an electrical test during Step Stress, Lot Acceptance, and Life testing were analyzed to determine the particular failure mode, failure mechanism, and probable cause of failure. The general analysis procedure was as follows: - All failed parts were retested on the Automated Microcircuit Tester to verify their failure. - 2) Room temperature failed parameters were confirmed using a curve tracer or, if necessary, a bench test set. - 3) The failure was isolated to a specific stage, element, and junction to the extent possible via external pin-pin curve tracer measurements. - 4) Failures were classified into subgroups on the basis of the analysis findings to this point. - 5) A representative sample of parts (the smaller of five parts per lot or the entire subgroup) from each identifiable subgroup was subjected to detailed analysis. - 6) Three parts or the excess number of parts over five in each subgroup per lot, whichever was less, were delivered to RADC. - 7) The remaining samples from each subgroup were subjected to the following steps to confirm their categorization and to obtain any additional information: - a) Unpowered Bake Each part was subjected to an unpowered bake and retested. The exact time and temperature of the bake depended on the time and temperature at which the failure occurred. Usually, an overnight bake (16 hours) at the test temperature sufficed. - b) Leak Tests Each part was subjected to a helium bomb fine leak test and a fluorocarbon gross leak test. - c) Delidding Each part was delidded and subjected to routine optical examinations and documentations. During this program, 981 failures occurred. A total of 679 failures were the result of excessive $\rm I_{SS}$ at 25°C caused by a reversible surface related mechanism. Analysis of these 679 failures proved very difficult and time consuming. The $I_{SS}$ failures in two device types (the Manufacturer B 4001 and Manufacturer D 4008) could not be classified into subgroups externally. In four device types, external troubleshooting of the $I_{SS}$ failures indicated that 8 to 15 possible subgroups existed. The $I_{SS}$ failures were usually caused by one or more leaky circuit transistors. The nature and location of the leakage was such that it could only be pin-pointed by die level probing. Because of the complexity of the devices and because in many instances the leakage was unstable (decaying with time), die level severing and probing was not undertaken unless methods of externally pin-pointing the leaky transistor or stage could be developed and a sufficient quantity of failed parts were available. Due to the complexities and difficulties encountered in analysis of the 25°C failures, most of the parts that exhibited only $\pm 125$ °C or $\pm 55$ °C parametric failures were not analyzed in detail, but were baked and retested. Also, in the 4008 and 4017 device types, a few random failure types (those displayed by only one or two parts) were not investigated in detail in order to concentrate on the 25°C $I_{SS}$ failures. #### 2.0 FAILURE ANALYSIS OVERVIEW Summaries of the failure analysis results for each device type are contained in Tables D1 through D8. Each table contains a brief description of the failure symptoms, failure mode, failure mechanism, and cause of failure for each type of failure displayed by each device type during this program. The last column in each table lists the paragraph number of the analysis report that discusses each type of failure in detail. Certain types of failures contain no detailed discussion. Failure modes which are self-explanatory, such as pin broken off, inadvertent removal, retest OK, etc., are discussed in detail only the first time such modes appear on the tables. Also, the +125C°/-55°C only failures and the 4008/4017 random failures that were not analyzed in detail are listed in the tables, but are not discussed further in the reports. ## TABLE D1. MANUFACTURER A 4001B FAILURE ANALYSIS SUMMARY | | ILED PARAMETERS OR SYMPTOMS | DIANTITY OF FAILURES BY FAILURE TIME (MOIRS) AND TEST CELL | | | | | | | | | | 4 | |-------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-----------------|----------------------------------------------------------|--------------------------------------------------------------|-------|-------------------------------------------------------------------|--------------------------------------------------------|-----------|--------------------| | C. FA | LILURE HODE<br>LILURE HECHANISM | STEP STRESS | | | ACCEPT<br>LOT C | ACCELERATED LIFE LOT 8 | | | | | | | | B. CA | USE OF FAILURE | LOT A | LOT B | LOT C | 250°C | 250℃ | 225°C | 125°C | 250°C | 225°C | 125°C | F/A<br>PARA<br>REF | | 8. Ex<br>or<br>C. Ca<br>8. Ca | S [19] ICESSIVE I <sub>DSS</sub> in M1 IN2 A is M6 Ition Brift Ition Contamination in a Gate Oxide | 30 <b>40</b> 11/275°C | | | 10120 MS | 194 MRS<br>868<br>3016<br>6632<br>3064<br>20120<br>20250 | 184 HRS<br>1832<br>3864<br>50128<br>38250<br>18600<br>201000 | | 304 103<br>606<br>5016<br>5032<br>4064<br>30120<br>40250<br>10500 | 3016 MRS<br>30364<br>30120<br>60250<br>30500<br>201000 | 10120 HRS | 3.1 | | C. Ch | N3 Or 1 <sub>ILI</sub><br>graded input Protect Diede<br>uarge Separetion<br>bile lens in the Passivation | | | | | | | | 1064 | 101000<br>402000 | | 3.2 | | C. Re | MI and I <sub>ILI</sub><br>n-Pin Short in the Glass Seal<br>duction and Precipitation of<br>Glass | | | | | 292000<br>194900 | 102000<br>204000 | | | 302000<br>804000 | | 3.1 | | C. Sa<br>Wi<br>9. Hi | re-Dia Short<br>gging or Flexing of Aluminum | | | | · | 104 | 10120 | | | 162000<br>264000 | | 3.4 | | A. I <sub>S</sub><br>B., C. | S. VOL & VOH<br>, & D. list Determined | 19164/175° | | | | | | | | | | 3. | | 8. Op | on Pin<br>on Aluminum Stripe<br>octronigration<br>cessive Drain Current | | | | | | 104000 | | | | | 3. | | B. No<br>la<br>C. No | IZ 0 +125°C Only<br>t Determined (Recovered when<br>i't on Test)<br>t Determined<br>t Determined | | | | 40120 | | | | | | | 3. | | 8. Sn<br>C. No | on Circuits<br>when Leads<br>ne<br>shandling | | | | | | | | | 19500 | 106000 | 3.4 | | • | , A C. Home<br>advertent Romoval from Tost | | | | | | 1932 | | | | | 3. | | | L3<br>. Hone (Retest OK)<br>est Error | | | | | • | 10500 | | | | | 3.0 | | TOTAL | NUMBER OF FAILED PARTS | 4 | • | • | , | 29 | 23 . | | 32 | 37 | 2 | | TABLE D2. MANUFACTURER B 4001B FAILURE ANALYSIS SUMMARY | | FAILED PARAMETERS OR SYMPTOMS | QUANTITY OF FAILURES BY FAILURE TIME (HOURS) AND TEST CELL | | | | | | | | | | 1 | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------|--------------------------------------------------|----------------|----------------------------------------------|---------------------------------------|------------------|---------------------------------------|-----------------------------|-------------|-----| | B.<br>C. | FAILURE MODE<br>FAILURE MECHANISM<br>CAUSE OF FAILURE | l | | | ACCEP! | LOT A ACCELERATED LIFE LOT B | | | | | | | | Ď. | | LOT A | LOT B | LOT C | 250°C | 250°C | 225°C | 125°C | 250°C | 225°C | 125°C | T/A | | ₿.<br>С. | I <sub>SS</sub> [17] and/or I <sub>SS</sub> [18]<br>and/or I <sub>SS</sub> [19]<br>Not Determined<br>Surface Instability<br>Loss of Hermaticity | 16275°C | 101 | 10.0 | 20250 HRS | 100 MRS<br>1016<br>1032<br>1064<br>40250 | 164 HRS<br>10120<br>68250 | n.s. | 601000 HRS<br>302000<br>404000 | 101000 HRS<br>104000 | 192000 | 6.1 | | B.<br>C. | I <sub>ILI</sub> and/or I <sub>IM1</sub><br>Not Determined<br>Surface Instability<br>Loss of Hermeticity | | | | | | | | 104000 | 164000<br>666000<br>*266000 | | 4.1 | | B.<br>C. | V <sub>IC</sub> + Open Wire Bond Corrosion Loss of Hermeticity | | | | | | | | | 296000 | | 4.1 | | в.<br>с. | I <sub>SS</sub> [17] and/or I <sub>SS</sub> [18]<br>and/or I <sub>SS</sub> [19]<br>[Leessive I <sub>DSS</sub> or<br>Degraded P-Mell Junction<br>Cation Drift or Charge<br>Separation<br>Contamination in Passivation<br>(All Parts were Hermatic) | 20250°C<br>10175°C | | | | 644<br>298<br>3932<br>4964<br>39120<br>48250 | 508<br>1916<br>4064<br>40250<br>40500 | 102000<br>106000 | 29250<br>192000 | 1632<br>164000 | | 4,2 | | <b>B.</b><br>C. | I <sub>SS</sub> [17] end/or I <sub>SS</sub> [18] and/or I <sub>SS</sub> [19] Excessive I <sub>DSS</sub> or Degraded P-Mell Cation Drift or Charge Separation Contamination or Loss of Hermaticity (These Parts were not Leak Tested) | 10250°C | | | | 164<br>1616<br>26250 | 100<br>2016<br>1064<br>20120<br>10500 | 10500 | | 197000 | 192000 | 4.2 | | в.<br>с. | Open and Shorted Pins Open Stripes and Shorted Junctions Aluminum Electromigration Open V., Connection on Program Board | 1 <b>6250°C</b> | | 10275°C | 49120<br>10250 | | | | 162:50<br>29500<br>262000<br>364000 | | | 4.3 | | B.<br>C. | Open Pin 4 and Pin 11<br>Helted Stripe<br>Electrical Overstress<br>Yest Error | | | 10275℃ | | | | | | | | 4.3 | | | B., & C. Hone<br>Inadvertently Removed from Test | | | | | 194 | | · | | | | 4.3 | | - | | <del> </del> | <del></del> | <del> </del> | <del> </del> | 1 | 1 | | · · · · · · · · · · · · · · · · · · · | <del></del> | <del></del> | 1 | +125°C Only #### . TABLE D3. MANUFACTURER C 4013B FAILURE ANALYSIS SUMMARY | 9. | FAILED PARAMETERS OR SYMPTOMS<br>FAILURE MODE<br>FAILURE MECHANISM | | | | ACCEPT | | E TIME (HOU | | ATED LEFE | | | F/A | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|---------------|--------------------|-------------------------------------|----------------------|---------|-------------------------------------------------------------------------|--------------------------------------------------------|----------|-------------------| | D. | AUSE OF FAILURE | LOT A LOT 0 LOT C | | 107 C | 101 C | 250°C 225°C 125°C 250°C 225°C 125°C | | | | | | | | 0. (<br>C. (<br>B. ( | I <sub>SS</sub> [18] or I <sub>SS</sub> [10] & [19]<br>Excessive I <sub>DSS</sub> in an M-Channel<br>"ON" Transistor<br>Cation Drift<br>Cation Contamination in the<br>Bate Oxide | , | | | 4 0 120<br>2 0 250 | | | 1 0 120 | 3 • 4<br>1 • 8<br>1 • 120<br>1 • 250<br>3 • 500<br>3 • 1000<br>6 • 2000 | 3 0 4<br>1 0 1000<br>2 0 2000<br>3 0 4000 | 3 0 120 | 9EF<br>5.1<br>5.1 | | 0. I | I <sub>SS</sub> [19] or I <sub>SS</sub> [18] A.[19]<br>Excessive I <sub>DSS</sub> in a P-Channel<br>"OM" Transistor<br>Cation Drift or Dipole<br>Polerization or Dipoles in the Oxide | | | | | 1 ● 120<br>1 ● 250 | 1 0 2000 | | 1 0 4<br>1 0 64<br>1 0 250 | 1 0 250<br>1 0 500<br>1 0 1000<br>1 0 2000<br>2 0 4000 | 1 # 1000 | 5.1<br>5.1 | | 0. E | I <sub>SS</sub> [17] and/or I <sub>SS</sub> [18]<br>and/or I <sub>SS</sub> [19]<br>beyraded Drain or P-Nell<br>Aunction<br>Charge Separation<br>lonic Contamination in the<br>Passivation | | | | | 2 0 64 | 2 0 2000 | | 1 0 000<br>1 0 1000<br>1 0 4000 | 1 0 64 | 1 0 250 | 5.1<br>5.1 | | 8. t<br>C. 3 | and/or I <sub>SS</sub> [19]<br>Inknown (Recovered)<br>Surface Instability | 1 0 175°C | 2 0 275℃ | | | 1 0 4<br>1 0 16<br>1 0 2000 | | | 104 | *2 0 250 | | 5.1<br>5.1 | | A. 1<br>0. 8<br>C. 0 | Excessive I <sub>DSS</sub> in R2 Cation Drift Cation Contamination in | | | | 1 0 120<br>1 0 250 | *1 # 4000 | | | 1 0 32<br>1 0 250<br>1 0 500<br>2 0 1000<br>3 0 2000 | 2 0 250<br>3 0 2000<br>2 0 4000 | 1 0 120 | 5.2 | | A. 1 | the Gate Oxide 101- IND- IXOUSSIVE 1055 in Pl Iation Drift or Polerization Iations or Dipoles in the Oxide | | | | | 1 0 4 1 0 6000 | | | 1 # 4000 | | | 5.2 | | 8. (C. (C. ( | 11.1<br>Danneled Input Protect Diede<br>Danne Separation<br>Lonic Contemination in the<br>easivetion | | | | | | 1 0 120 | | | | | \$.5 | | ). P | ILI OF ISS IN Shorted to Header Reduction and Precipitation Glass | | | | | 1 0 2000<br>1 0 4000<br>2 0 6000 | 5 0 2000<br>3 0 4000 | - | 1 0 500 | 1 0 4000 | | 5.3 | | 6. P | 1H1 end I <sub>SS</sub><br>legraded H15<br>robably A1-S1 Alloying<br>Hisregistered Ohmic Contact<br>Hindow | | | 2 ● 175°C | | | | | | | | 5.4 | | A. 1<br>P. 5<br>C. 6 | IN1<br>horted Gate in M6<br>Helectric Breakdown<br>Probably a Transient or Static<br>Histologie | | | | 1 # 120 | | | | | | | 5.5 | | | TH1<br>legraded Input Protect Diode<br>robably Electrical Overstress<br>Not Determined | | | | | 1 0 6000 | | | | | | 5.5 | | C. N | 1H1<br>lot Determined<br>lot Determined<br>lot Determined | | | | | 1 # 6000 | | | | | | 5.5 | | B. 0 | IC *<br>Jarrayed Ohmic Contact<br>Llectrical Overstress<br>Jot Determined | | | | | 1 0 2000 | | | | | | 5.5 | | | /! A 413690 A-1 | | • | 125°C FAILURI | S - NOT AN | | | | 1 | 1 | <b>,</b> | | | | IH <sup>/1</sup> IL 0 +125°C Only -<br>lake Recovered | | | | | 1 # 4000 | 7 # 4p00 | | | | | | | 1 | TOTAL NUMBER OF FAILED PARTS | 2 | 2 | ] ? | • | 20 | 19 | 1 | 37 | 27 | 6 | | # TABLE D4. MANUFACTURER B 4013B FAILURE ANALYSIS SUMMARY | | FAILED PARAMETERS OR SYMPTOMS<br>LATEURE MORN.<br>FAILURE MEDIANISM<br>CAUSE OF FAILURE | | | QUANTIT | LOT<br>ACCEPT | S BY FAILURE TIME (HOURS) AND TEST CELL ACCELERATED LIFE | | | | | | | | |----|-----------------------------------------------------------------------------------------|-------------|--------------|---------------|---------------|-----------------------------------------------------------|----------|-------|----------------------------------------|----------|--------------------------------------------------|-------------|--| | ۵. | | STEP STRESS | | | LOT C | LOT A | | | | LOT | | F/A<br>PASA | | | ٥. | | LOT A | LOT S | LOT C | 250°C | 250°C | 225°C | 125°C | 250°C | 225°C | 125°C | SEE | | | A. | 1 <sub>55</sub> [17], [18], and [19] | | 1 | | 8 0 250 | | | | 2 # 4000 | | | 6.1 | | | | Excessive t <sub>DSS</sub> in N20 or N22 | | | İ | | | | | 2 # 6000 | | | 6.1. | | | ζ. | Charge Accumulation in Gate<br>Oxide | | | ĺ | | | | | } | | | 0.1. | | | ٥. | force Contamination and<br>Possibly Moisture | | | | | | | | | | | | | | A. | I, [17], [18], or [19] | | 1 0 175* | 1 # 275* | 2 # 120 | | 1 # 2000 | | 104 | | | 6.1 | | | в. | Not Determined | | 1 # 250° | | 1 0 250 | | | | 1 0 1000 | | i | | | | с. | Surface Instability | | 1 | 1 | 1 | | 1 1 | | 2 8 2000 | | 1 | 6.2. | | | D. | (Bake Recoverable) Not Determined | | 1 | | | | | | 5 0 4000<br>3 0 6000 | | | i | | | _ | 1 <sub>55</sub> (1/), (18), or [19] | | | | 1 # 120 | 1 0 250 | 1 # 6000 | | 2 0 4 | 1 0 64 | | 6.: | | | ы. | | | 1 | | ļ | | | | 1 # 4000 | | 5 | | | | L. | Non Bake Recoverable Not Determined | | | | 1 | İ | 1 | | | | 1 | 6.1. | | | A. | | | <del> </del> | <del> </del> | | | 1 # 6000 | | | | <del> </del> | 1 | | | 8. | Channeled D3 | | | | ł | | i | | 1 | | ! | 6.2 | | | ĉ. | Charge Separation | | | 1 | 1 | | i | | | | 1 | 1 | | | O. | funic Contamination in the<br>Passivation | | | | 1 | | | | | | ì | 1 | | | | | | +125* | C l'AlLURES I | NOT ANALYZED | IN DETAIL | <u> </u> | · | ــــــــــــــــــــــــــــــــــــــ | <u> </u> | <del></del> | 1 | | | Α. | 1 <sub>55</sub> [1/] # +125°C Unity - | | 1 | | 2 0 120 | | | ı | 1 # 4000 | 2 0 4000 | 1 | 7 | | | | Bake Recoverable | | | | 1 # 250 | | | | | | 1 | | | | | TOTAL NUMBER OF FAILED PARTS | 0 | 2 | | 15 | 1 | 3 | 0 | 20 | 3 | 0 | 1 | | ## TABLE D5 - MANUFACTURER D 4017 FAILURE ANALYSIS SUMMARY | A. FAILURE PARAMETER OR SYMPTOMS | | | | F FAILURES A | O THE O | FAILURES | ACCELERA | | | | F/A | |--------------------------------------------------------|-------------|--------------------------------------------------|--------------|--------------|----------------|---------------|--------------|-----------------------------------|----------------|------|---------------| | B. FAILURE MODE C. FAILURE MECHANISM | LOT | LOT | LOT | LOT C | <b>—</b> | LOT A | -LULLENA | IED TIPE | 1.07 B | - | PARA. | | D. CAUSE OF FAILURE | A | 1 | c | 250°C | 250°C | 225°C | 125°C | 258°C | | 25°C | NA. | | A- Inss (Type 1) | | | 10500°C | 390120 | | | | 39500 | *18250 | | 7.1 | | | l | | 70225°C | ] - | 1 | | 1 | | <b>9</b> ,0500 | | | | B. EXCESSIVE IDSS IN NO.7 | l | | 10250°C | l | | 1 | | | 4000 | - 1 | 7.1.1 | | C. CATIGN MIGRATION | | 1 | | 1 | l | 1 | 1 1 | | l i | ı | ,,,,, | | D. IONIC CONTANINATION | | 1 | | | 1 | 1 | | | | 1 | | | AND POSSIBLY MOISTURE | !<br>! | | | 1 | | | | | | ŀ | | | A. I <sub>SS</sub> (Type 2) | | | | | 1 964 | 1 0500 | | 1012C | 802000 | | 7,' | | B. OEGRADEO P26 DRAIN | | 1 | 1 | | 1 0250 | <b>2 9500</b> | l i | 29250 | | | • | | JUNCTION | l | Į | | | 4 6500 | 8 01000 | | 10250 | | - 1 | 7-1-2 | | C. CHANGE SEPARATION | | | | 1 | *1 0500 | 14 02000 | | 10500 | | | | | O. IONIC CONTAMINATION IN | | | 1 | 1 | <b>6</b> 9500 | 1 | | | | - 1 | | | THE PASSIVATION | } | 1 | ĺ | 1 | | | | | | į | | | A. ISS (TYPE 3, 4, AND S) | | | 1 | | 194 | 1064 | | 20250 | 10120 | | 7.1 | | B. NOT DETERMINED | | | 1 | 1 | 10250 | *19500 | | *10250 | 1002000 | | | | C. SURFACE INSTABILITY | | | 1 | | 40500 | 101000 | | 40500 | 10+2000 | | 7-1-3 | | (BAKE RECOVERABLE) | | | į . | 1 | <b>©29500</b> | .5.000 | | *10500 | | | , | | O. PRUBABLY IGNIC CONTAMINATION | | | | | | | | | | | | | A. 1 <sub>SS</sub> (TYPE 6) | | <b>†</b> | | 1 | 40500 | 1 | | 104 | | | 7.1 | | | | i i | 1 | ļ | | | | | | - 1 | | | B. PIN-PIN SHORTS C. NICKEL MIGRATION (DEMORITE GROWTH | | | 1 | | <b>989</b> 500 | | | 8 <b>9</b> 500<br>*2 <b>9</b> 500 | | | • | | O. CHEMICAL RESIDUES | | | 1 | | į . | 1 | | 2000 | | | 7.1.4 | | | <del></del> | <del> </del> | <del> </del> | ┼ | 106 | 1 0120 | | 10250 | 19500 | | <del>,,</del> | | A. 1 <sub>SS</sub> (TYPES 7 THRU 15) | | | 1 | | | | | | | 1 | 7.1 | | B. NOT DETERMINED (NOT | | l | 1 | 1 | 1016 | <b>9500</b> | | 20500 | 502000 | | • | | AVALYZED) | | | 1 | ] | 39500 | ■ 9100C | | | | - 1 | 7.1.5 | | C. SURFACE INSTABILITY (RECOVERED) | | | i | | 1 | 4 02000 | | | ! | | | | D. PRUBABLY TUNIC CONTAMINATION | | <b>-</b> | ļ | ļ | <del> </del> | | | | | | | | A. 1 <sub>1H</sub> [1] | 29250°C | | 1 | - | 20120 | 20500 | Į : | 108 | 194 | | 7.2 | | B. DEGRADED D6 | 20260°C | 1 | 1 | j | 1 | 1 | 1. | 2964 | 1964 | | | | C. PROBABLY ALUMINUM-SILICON | | ł | | 1 | 1 | 1 | | 30250 | 20250 | | | | MIGRATION (ELECTRICAL | | | Į | | İ | 1 | | | 29500 | | | | OVERSTRESS) | | | 1 | ] | ł | | i . | l | 291000 | | | | D. OPEN V <sub>SS</sub> CHASSIS SOLDER JOINT | | | | | <u> </u> | 1 | | | | | | | A. 1 <sub>11</sub> [4] | | I | | Ι. | | 19250 | | | 19250 | | 7.3 | | | | 1 | 1 | ł | ł | | 1 ' | | 3.3 | | | | B. CHAMPELED D4-D5<br>C. CHARGE SEPARATION | | l | | 1 | 1 | 1 | | | 1 | | | | O. JONIC CONTARINATION | | 1 | 1 | | | 1 | | i | i i | | | | | | <del> </del> | <del> </del> | <del> </del> | 10250 | <del> </del> | 1 92000 | | | | | | A. VON2 | | | | | | | 1 | | | | | | B & C NOME (RETEST OK) | | l | ĺ | l | 1 | 1 | | ì | 1 1 | | | | D. TEST ERROR | | ├ | <del> </del> | <del> </del> | ╂ | <del> </del> | ╁ | | | | - | | A. I <sub>IL</sub> AND I <sub>IH</sub> | | 1 | | 1 | 1 | | - | | | | | | B & C NOME (RETEST OK) | | l | l | | 1 | 1 | 5 65000 | | | | | | O. TEST ERROR | | <u> </u> | | <u> </u> | L | | L | L | | | | | | | AND + | 125°C/-55°C | C FAILURES - | NOT ANALY | | ut . | · · · · · | | | | | A. 155 4-125°C ONLY - BAKE RECOVERABL | E | | | | | 19250 | ŀ | | 19250 | | | | M | | | <del> </del> | | <del> </del> | + | <del> </del> | | 202000 | | | | A. VDH2 0-125°C ONLY - BAKE RECOVERAB | LĒ | | I | | | 1 | | | 102000 | | | | A 1 TAT A SECT AM V BETWEEN | | | T | 1 | Ī | T | T | | 1 | | ļ. | | A. 1 IL [6] # -S5°C ONLY RECOVERED | | | | ĺ | 1 | | ŀ | ļ | | | | | WHEN LEFT ON TEST | | - | | | <del> </del> | <del> </del> | 10250 | | ļ | | | | A. CATASTROPHIC | | | | 1 | | | 19120 | 1 | | | l | | | | | <u> </u> | <del> </del> | <b>+</b> | <b>_</b> | 184000 | | | | | | A. COUNT STOPS AT "3" | | L | 10175°C | | 1 | | | | L | | Į. | | | | | I - | L . | | | | | | | | | A. T.T. AND VIN | | | | | 1 | 19500 | <u> </u> | | | | | | | | | · | | <u> </u> | 19500 | | - | | | | NOTES <sup>\*</sup> FAILED 155. VOH2 DR VOLZ 9 +125" OR -55°C ONLY AT 120 HRS <sup>●</sup> FAILEO 1<sub>SS</sub>, V<sub>OH2</sub> OR V<sub>OL2</sub> ● +125° OR -55°C ONLY AT 250 HRS ## TABLE D6. MANUFACTURER A 4017 FAILURE ANALYSIS SUMMARY | A. FAILED PARAMETERS OR SYMPTOMS | QUARTITY OF PAILURES BY PAILURE THE (HOURS) AND TEST CELL | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------|--------------|---------|------------------------------------------|------------------------------------------------------|--------------|---------------------|----------------------------------|----------|------| | 8. FAILURE NODE<br>C. FAILURE NECHANISM | · . | | | ACCEPT | | | ACCELERA | TED LIFE | | | FA | | D. CAUSE OF FAILURE | 1 | STEP STRESS | | LOT C | | LOY A | | | LOY 8 | | 7.00 | | 7. 002. 0 1A10. | LOT A | LOT | LOT | 250°C | 250-0 | 225°C | 19.2 | Lan. | रकर | 1.57 | M | | A. i <sub>SS</sub> , I <sub>It</sub> , I <sub>IH</sub> , or V <sub>OM2</sub> B. Pin-Pin Shurt C. Pb Reduction and Precipitation (Dendrite Growth) O. Pb Glass | | | | | 1 0 1000<br>2 0 2000<br>4 0 3000 | 1 0 250<br>1 0 500<br>2 9 2000<br>2 0 4000 | | 3 0 3000 | 1 • 1000<br>3 • 2000<br>3 • 4000 | | 8.1 | | A. VOM2 B. Channeled M-Channel Output Transistor C. Cation Drift O. Cations in the Gate Oxide | | | | | 1 0 4<br>1 0 500<br>2 0 2000 | 104 | 1 0 120 | | 104 | | 0.2 | | A. ISS B. Not Determined (Not Analyzed) C. Surface Instability (Bake Recoverable) D. Probably Jonic Contamination | 1 ● 260°C | | | 1 0 120 | 1 0 4<br>1 0 120<br>2 0 1000<br>1 0 2000 | 1 • 64<br>1 • 250<br>1 • 500<br>1 • 1000<br>1 • 2000 | 1 0 120 | 1 0 64 | | | 8.3 | | A. V <sub>OM2</sub> Catastrophic •. and C. None (Retest OK) •. Test Error | | | | | | 1 0 1000 | | | | | | | RANDOM FAILURES AND +12°C/-55°C FAI | LURES THAT I | ERE NOT ANA | LYZEO IN DET | AIL | <u> </u> | L, | <del> </del> | -l | <u> </u> | | | | A. 155 0 -55°C or +125°C Only -<br>Bake Recovered | | | | | 7 0 120<br>2 0 3000 | 2 0 250<br>2 0 4000 | | 3 0 120<br>1 0 3000 | | | | | A. V <sub>UH2</sub> 0 -55°C or +125°C GeTy -<br>Bake Recovered | | | | | 1 0 250<br>1 0 3000 | | | | | | | | A. Truth Table Errors | | | | 1 0 120 | 1 0 2000 | | | | | <b> </b> | 1 | | A. t <sub>SHL2</sub> | | 1 | 1 | 1 0 250 | | | 1 | | | | 1 | | TOTAL NUMBER OF FAILED PARTS | 1 | 0 | 0 | 3 | 28 | 10 | 2 | 1 | 1 . | 0 | 1 | ## TABLE D7. MANUFACTURER D 4008 FAILURE ANALYSIS SUMMARY | A. FAILED PARAMETERS OR SYMPTOMS | | QUANTITY OF FAILURES BY FAILURE TIME (HOURS) AND TEST CELL | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------|---------------|----------------|---------------------------|--------------------------------------|--------|----------------------------------|-------------------------------|--------|----| | B. FAILURE MODE C. FAILURE MECHANISM O. CAUSE OF FAILURE | STEP STRESS | | | ACCEPT | LOT A ACCELERATED LIFE | | | | | | | | | LOT A | LOT B | LOT C | 250°C | 250°C | 225°C | 125°C | 250°C | LOT B<br>225°C | 125°C | PA | | A. I <sub>SS</sub> B. Not Determined C. Surface Instability (Bake Recoverable) D. Probably lonic Contamination | | | | 20120 | 2#250<br>8#500<br>20#1000 | 1864<br>581000<br>1282000<br>1084000 | | 1016<br>10120<br>10250<br>260500 | 29500<br>2392000 | | 9. | | A. 1 <sub>1H1</sub> B. Degraded Input Protection Diode C. Electrical Overstress D. Excessive Forward Current due to Open Chassis Solder Joint | | 1032H/200°C | | 10120 | 1#120<br>1#250 | 1#32<br>1#500<br>1#1000<br>1#2000 | 1#4000 | 2964<br>19250 | 1#4<br>1#16<br>2#250<br>1#500 | | 9. | | A. I <sub>IHI</sub> or I <sub>IL1</sub> B. Channeled Input Protection Diode C. Charge Separation O. lonic Contamination | | | | 1#120<br>3#250 | 10250<br>101000 | 10120<br>101000 | | 184<br>18120 | 10250<br>10500<br>102000 | | S | | A. YIC * B. & C. None (Retest OK) D. Test Error | | | | | | 1#1000 | | | | | | | A. None B. None C. None D. Inadvertent Removal | | | 1048H/225°C | | | | | | | | | | | | +125 | *C/-55*C FAIL | URES THAT | WERE NOT | ANALYZFO IN | DETAIL | <del></del> | <del></del> | 1 | 1 | | A. i <sub>jel</sub> A +125°C Only -<br>Base Recovered | | | | | | | 6P4000 | | | 194000 | | | A. 1 <sub>55</sub> 0 +125°C or -55°C Only -<br>Rake Pecovered | | | | 3#120<br>5#250 | 20120<br>30250<br>101000 | 2 <b>0</b> 120<br>30250 | | 2#120<br>1#250 | 39120<br>492000 | 194000 | | | 10 TAL NUMBER OF FAILED PARTS | 0 | 1 | 1 | 15 | 40 | 40 | , | 37 | 40 | 5 | | ### TABLE D8. MANUFACTURER C 4008 FAILURE ANALYSIS SUMMARY | A. FAILED PARAMETERS OR SYMPTOMS | | QUANTITY OF FAILURES BY FAILURE TIME (HOURS) AND TEST CELL | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------|--------------|--------------|--------------|---------------------------------------|--------|---------------|--------------|--------------------------------------------------|---------------| | B. FAILURE HIDE<br>C. FAILURE HICHARISM | 1 | | | | <u></u> | ACCELERATED LIFE | | | | | | | D. CAUSE OF FAILURE | <u> </u> | STEP STRES | | L01 C | | LOT A | , | | 101 8 | | #11.4<br>#1.5 | | | L07 A | LOT B | FUL C | 250°C | 250°C | 225°C | 125°C | 250°C | 225°C | 125℃ | 4. | | A. 1 <sub>55</sub> | | | 1 | 1#250 | 201000 | 1916 | 10500 | 342000 | 1#2000 | | 11. | | P. Constant Constant | | | i | 10230 | 792000 | 2032 | 16200 | 284000 | | | 1.1 | | 8. Frinarily Ercessive IDSS | | | 1 | | \$ | l . | 1 | 264000 | 294000 | | | | In an Off N-Channel Transisto | | | 1 | 1 | 984000 | 1064 | 1 | | | | | | C. Surface Instability (Bake<br>Recoverable) | | | i | | İ | 10120 | 1 | | | | | | b. Probably Ionic Contamination | | | 1 | 1 | | 192000<br>1 <del>01</del> 000 | | | | | | | The state of s | | | <del>-</del> | <b> </b> | | 14-000 | | | | ļ | | | A. Itil or Iss | | | | | 10500 | 492000 | | 10250 | 101000 | | 10. | | B. Fin-to-Header Short | ſ | | 1 | | | 394000 | 1 | 284000 | 182000 | 1 | 1 | | C. Fb Peduction & Precipitation | 1 | | Ì | İ | - | | | | 204000 | | i | | D. Pb Glass | | | | | İ | | | | 244500 | | | | | | | + | <del> </del> | - | ļ | | | | <del></del> | | | A. I <sub>[H]</sub> or I <sub>[L]</sub><br>B. Channeled Input Drode | | | | | | | 184000 | | | 10250 | 10. | | C. Charge Secaration | | | | | 1 | | | | | | | | D. Ionic Contamination | [ | | ! | | | | | | | | 1 | | ti. 10hit Contamination | | | | | | | | | | | 1 | | A, v <sub>IC</sub> + | <del> </del> | | + | <del> </del> | 101000 | · · · · · · · · · · · · · · · · · · · | | | | | _ | | 8. & C. None (Retest OK) | 1 | | ļ | | | | | | 1 | | 1 | | D. Test Error | | | | | 1 | | | | | | 1 | | | <del> </del> | | <del> </del> | | <del> </del> | | | <del> </del> | | <del> </del> | 1 | | A. 1 <sub>55</sub> 8 125°C 4 -55°C | | | | | | 10120 | | 1 | | | Ī | | B. fipen Pin 7 | | | 1 | | i . | | | 1<br><b>1</b> | | 1 | | | C. Broken Lead | | | - | | | | | | Ì | | 1 | | D. Mishandling | | | _ [ | 1 | | | | İ | | | ] | | A. None | 1#32H/290°C | | | 1 | | | | 302000 | | | | | B, Nune | 1964H/250°C | | | | | | | | | | 1 | | C. None | | | | | | | | | | | | | D. Instructiontly Recoved from | | | l | | | | | | ļ | | | | Test or Test Error | | | İ | | | | İ | | | | | | | RANDOM F | LILURES UR | +125*0/-55*6 | FAILURES N | NOT ANALYZE | IN DETAIL | | | | ··· | 1 | | A. Yours and Visco | | | | | | | | 192000 | | | 1 | | A. V. 113 8 -5577 Only - Bake | | | | | | | | | 1#4000 | | 1 | | aed | | | | | | | | | | | 1 | | Part Company of the C | 1 | | | | <del> </del> | | | | <del> </del> | <del> </del> | 1 | | $A_{\rm f}=f_{\frac{1}{2}\rm{loc}}$ and $f_{\frac{1}{2}\rm{L}}$ at Pins 5 Å 6 $\Phi$ . | | | | | | 184000 | | 1 | | | | | *) '- ( cr*y - Hike Estimated) | | | | | | | | 1 | | | | | A. I Mil. Hity Risks | | | | | 36170 | 2#4000 | | 1 1#120 | 19130 | i | 1 | | his vered | 1 | | İ | | ,1940,000 | | | (PAHOD | 28350 | 1 | | | | - | ļ | | <del></del> | , 4410M) | ļ | ļ | пригри. | (17/20 | + | 1 | | and his wind was a way of a Akas | 2 | D | | 1 | 1 ., | 18 | 2 | 14 | 11 | 1 | | #### 3.0 4001 QUAD TWO-INPUT NOR GATE - MANUFACTURER A ## 3.1 $I_{SS}$ FAILURES - SURFACE INSTABILITY (CATION DRIFT) One hundred-six parts (44 Lot A, 61 Lot B, 1 Lot C) failed due to excessive quiescent current, inputs low ( $I_{SS}$ [19]). The failed values ranged from 1.03 to 291 microamperes and all failures were bake recoverable, indicative of a surface instability mechanism. The excessive $I_{SS}$ was traced to high $I_{DSS}$ in two transistors of each NOR gate of the device. In each part, the N1 transistor of NOR gates A and C, the N2 transistors of NOR gates B and D, and the N4 output transistors of each NOR gate had degraded. For example, S/N A213 exhibited an $I_{\varsigma\varsigma}$ value of 3100 nA (at $V_{\rm DD}$ = 15 V) after 64 hours in 250°C life, as shown in Figure D1. Each NOR gate in the part was contributing approximately 700 to 800 nA of leakage. The N1-N2 transistor pair of NOR gate A was isolated from the rest of the circuit and measured. $I_{DSS}$ of the pair was 350 nA at $V_{DS}$ =15V and the $I_{DSS}$ vs. $V_{DS}$ characteristic was channeled, as shown in Figure D2. Because the two transistors shared a common drain diffusion and because their sources were shorted together via an n+ diffusion, the individual $I_{DSS}$ 's of each transistor could not be measured directly. However, the leakage could be isolated to a specific transistor by isolating the gate terminals and applying a negative voltage to each gate in turn. A $V_{GS}$ of -4 VDC applied to N1 (with $V_{GS}$ =0V on N2) pinched off the leakage to zero nanoamperes, whereas -4 VDC applied to the gate of N2 had no effect on $I_{DSS}$ of the pair. This established that N1 of the pair was degraded and that the anomalous current was caused by inversion of the region beneath the gate stripe. Examination of the threshold voltage characteristics of each transistor, shown in Figure D3, disclosed that the threshold voltage of N1 was low compared to that of N2. This indicated that the inversion was located in the channel region of the N1 transistor. Further investigation of S/N A213 disclosed degradation in the N1 transistor of gate C, the N2 transistor of gate B, the N2 transistor of gate D, and the N4 transistor of each gate simular to that displayed by N1 of gate A. A 16 hour, 250°C bake of the part caused the degraded transistors to V<sub>DD</sub> = 2 VOLTS/DIV. S/N A 213(64 HRS/250°C) FIGURE D1 - ISS[19] I-V CHARACTERISTIC OF S/N A213. $V_{DS} = 2 \text{ VOLTS/DIV.}$ S/N A213(64HRS/250°C) FIGURE D2 - IDSS I-V CHARACTERISTIC OF THE GATE A N1-N2 TRANSISTOR PAIR OF S/N A213. $V_{DS} = 0.2 \text{ VOLTS/DIV. } \text{S/N 213(64HRS/250°C)}$ FIGURE D3 - THRESHOLD VOLTAGE CHARACTERISTICS OF N1 (L/H) AND N2 (R/H) OF GATE A OF S/N A213. V<sub>TH</sub> CHARACTERISTIC = I<sub>DS</sub> V3. V<sub>DS</sub> WITH V<sub>GS</sub> = V<sub>DS</sub>. 630X S/N B223 (16 HRS/225°C) EIGURE D4 - EXAMPLE OF A GATE A N1 TRANSIS-TOR (DEGRADED) AND N2 TRANSIS-TOR (NORMAL) AFTER METALLIZATION REMOVAL. recover and microscopic examination of the transistors before and after removal of the metallization disclosed no visible anomalies. A typical gate A, N1-N2 transistor pair of a failed device after removal of the metallization is shown in Figure D4. During step-stress and life test of the 4001, input pins 1, 5, 8, and 12 were biased high and input pins 2, 6, 9, and 13 were biased low. This applied +15 VDC across the gate oxide of the N1 transistors of gates A and C and the N2 transistors of gates B and D. The output of each gate was low, thus, each N4 output transistor also had had +15 VDC across its gate oxide. Therefore, it was concluded that the gate oxide of the transistors contained cation contamination, probably sodium ions. In the transistors with a positive field across the gate oxide, the cations $e_{i}$ ifted to the $\text{Si/Si0}_{2}$ interface. The accumulation of positive charge at the interface inverted the underlying p-type channel region causing an increase in $I_{\text{DSS}}$ and a reduction of the threshold voltage. During the $I_{\text{SS}}$ [19] test, all eight affected n-channel transistors are in the off state, consequently, the measured value is the sum of all eight $I_{\text{DSS}}$ currents. ## 3.2 I<sub>IH</sub>/I<sub>IL</sub> FAILURES - SURFACE INSTABILITY (CHARGE SEPARATION) Three parts failed due to excessive $I_{IH1}$ , one part failed due to excessive $I_{IH1}$ , and $I_{IL1}$ during accelerated life. The $I_{IH}$ failures were traced to a degraded input-to- $V_{SS}$ protection diode (D3 or D6) and the $I_{IL}$ failures were traced to a degraded input-to- $V_{DD}$ protection network (D1/D2/R1 or D4/D5/R2). The degraded diodes exhibited channeled or exponential reverse leakage and the leakage recovered after baking. The degraded diodes had been reverse biased during life test (the $I_{IH}$ failures occurred at inputs that were connected to +15 volts and the $I_{IL}$ failures occurred at inputs that were grounded during life). Thus, the degradation probably was caused by mobile ions in or on a passivation layer which separated in the fringing field of the reverse biased junction and inverted the underlying silicon. #### 3.3 1<sub>IH</sub>/I<sub>IL</sub>/I<sub>SS</sub> FAILURES - PIN-PIN SHORTS (LEAD PRECIPITATION) Eleven parts (6 Lot A and 5 Lot B) failed $I_{IH}$ , $I_{IL}$ , and $I_{SS}$ [17] or $I_{SS}$ [18] during accelerated life. Each failure was caused by a high resistance (kilohm) short between one input pin and its respective output pin. Due to the short, the input pin was connected to an "on" transistor of the output stage during measurement of $I_{IL1}$ , $I_{IH1}$ , or $I_{SS}$ [17] or $I_{SS}$ [18]. This resulted in excessive $I_{IH}$ and $I_{IL}$ current at the input, as shown in Figure D5a and D5b and excessive $I_{SS}$ [17] or $I_{SS}$ [18] current (depending on which input was shorted) as shown in Figures D5c and D5d. Two parts contained a short between pin 2 (input) and pin 3 (output), two parts contained a short between pin 5 (input) and pin 4 (output), one part contained a short between pin 12 (input) and pin 11 (output), and three parts contained a short between pin 13 (input) and pin 11. The exact location of the short in three parts was unknown because the short had cleared prior to analysis. The shorts were traced to conductive paths in the glass frit used to seal the package. Each part contained grey deposits on the exterior of the glass seal and discoloration of the tin-plated external leads, as illustrated in Figure D6. These conditions were not present in unstressed parts, but removal of the grey deposits did not cure the shorts. Cross-sections of the packages revealed dark stains in the glass emanating from the internal lead frame members, as illustrated in Figure D7. The leads that were shorted together always contained a bridging trail of stain between the leads. Under SEM examination, the stain appeared to be a dendrite growth, as shown in Figure D8. The largest concentration of growth always occurred at the package leads that were most negatively biased (grounded inputs or low outputs) indicating a probable electrolytic reaction. SEM X-ray analysis of the glass disclosed that it contained lead (Pb) and zinc (Zn) indicating that it probably was a PbO - ZnO- B2O3 glass. These findings indicate that the growth most likely was caused by reduction of lead-oxide in the glass and precipitation of Pb (a positive ion) in the vicinity of the negatively biased package leads. The package contains two lead (Pb) reducing agents, the aluminum plating on the internal portion of the lead frame and the tin plating on the external FIGURE D5. DIAGRAM OF ONE GATE SHOWING THE PATH OF THE EXCESSIVE CURRENT DURING EACH LEAKAGE CURRENT TEST AFFECTED BY AN INPUT TO OUTPUT SHORT (RX) 4 X S/N A242 (2000 HRS/250°C) FIGURE D6 - GREY DEPOSITS (ARROW) ON THE GLASS FRIT AND DISCOLORED LEADS TYPICAL OF THE PARTS WITH SHORTED PINS. 10X S/N A242 (2000 HRS/250°C) FIGURE D7 - CROSS-SECTION OF THE PACKAGE SHOWING DARK STAIN AROUND THE LEADS. THIS PART CONTAINED A SHORT BETWEEN PINS 4 AND 5 AND HAS A BRIDGING STAIN (ARROW) BETWEEN PINS 4 AND 5. S/N A135 (4000 HRS/225°C) FIGURE D8 - SEM PHOTO OF THE STAIN. 24X 250X (SEM-1.3 K.V.) S/N A225 (4 HRS/250°C) FIGURE D9 - EXAMPLE OF SILICON LASER SCRIBE HILLOCK (ARROW) AT THE FAILURE SITE EXPOSED BY LIFTING THE ALUMINUM WIRE. portion of the lead frame; however, no obvious reducing medium (electrolyte) was found. The electrolyte may have been simply trace amounts of moisture entrapped in the glass. #### 3.4 IIL FAILURES - WIRE-TO-DIE SHORTS Two Lot A and three Lot B parts failed due to excessive $I_{IL1}$ ranging from 350 nA to 1400 nA (maximum measurement capability) during accelerated life test. In each instance, the leakage was caused by a high resistance short (0.5 to 43 megohms) between an input pin and $V_{DD}$ . The shorts were traced to contact between the aluminum interconnect wire and the edge of the silicon die (which is connected to $V_{DD}$ ). In four of these parts, the aluminum wire shorted to a hillock of melted silicon from the laser scribe operation. Figure D9 shows an example of a hillock, exposed by bending back the aluminum wire. This hillock protruded eight microns above the die surface. Figure D10 shows the hillock from another view and indicates the point of contact on the wire. In one part, the wire was shorted to the unpassivated kerf area of the die. Lifting the wire cleared the short and exposed a residue at the point of contact in the kerf, as shown in Figure D11. This indicated that the wire had shorted to some entrapped particulate matter. In each case, the wire-to-die short was caused by insufficient clearance between the wire and the kerf due to the presence of laser-scribe hillocks or a contaminant particle. The failure mechanism probably involved sagging or flexing of the aluminum wire during life test until the wire contacted the hillock or particle. #### 3.5 MISCELLANEOUS FAILURES One Lot A part failed ISS [17], ISS [18], and ISS [19] and $V_{OL}$ 's and $V_{OH}$ 's at pin 4 after the 16 hour, 175°C step during step-stress. The failures were caused by a condition in gate A that caused the n-channel and 850X (SEM-1.3 K.V.) S/N A225 (4 HRS/250°C) FIGURE D10 - CONTACT SITE (AFTER LIFTING THE WIRE) SHOWING THE SILICON LASER SCRIBE HILLOCK (ARROW #1) AND Si-Al RESIDUE ON THE WIRE (ARROW #2). FIGURE D11 - RESIDUE IN THE KERF (ARROW) AT THE POINT OF THE SHORT (AFTER REMOVING THE WIRE). the p-channel transistor of the output stage (N4 and P4) to both conduct simultaneously during the parameter measurements. A 16 hour, 250°C bake did not improve the condition. Delidding the part and removal of the glassivation did not affect the failure mode, but when the output stage was probed, the part completely recovered. Examinations of the output stage disclosed no explanation for the failure and the failure could not be re-induced. No similar failure occurred during accelerated life. Consequently, the cause of this failure was not determined. One Lot A part failed due to an open pin 7 ( $V_{SS}$ ) after 4,000 hours at 225°C. Examination of the part disclosed that the pin 7 aluminum stripe had migrated open, as shown in Figure D12. The stripe contained migration voids in several areas and no other part examined displayed this condition after accelerated life indicating that the electromigration probably was caused by excessive $I_{SS}$ current in this part rather than any stripe deficiency. Examination of the life test monitor reading disclosed that the part was drawing 276 mA after reaching temperature at the start of the final 2000 hour period (2000 hours - 4000 hours). Nominal current is about 0.2 mA. After 4000 hours, the current had dropped to 13 mA at temperature which was still excessive. Examination of the part had disclosed no deficiency which could account for the excessive current. Possibly, the excessive currect was caused by an intermittent external pin 7 ( $V_{SS}$ ) chassis solder joint which allowed a pair of complementary transistors to conduct simultaneously as described in Section 4.3 of this appendix. Four Lot C parts failed $I_{1H2}$ at pin 1 or pin 2 at +125°C only. Two of these parts also failed $V_{0H}$ at pin 11 at +125°C only. All four parts failed at 120 hours during Lot C acceptance testing. All four parts were left on test to 250 hours. As shown in Table D9, the failed parameters in each part returned to their pre-stress values at 250 hours. The complete recovery indicates that the failures were probably caused by a test set malfunction rather than by any part deficiency. 256X S/N A102 (4000 HRS/225°C) FIGURE D12 - ELECTROMIGRATION VOIDS (ARROWS) IN THE PIN 7 STRIPE. TABLE D9. PARAMETER HISTORY OF THE LOT C 120 HOUR FAILURES AT +125°C ONLY | | | | MEASURE | D VALUES (+125 | s°C) | |-----|-----------------------|-----------------|----------|----------------------|---------------------| | S/N | PARAMETER | SPECIFIED LIMIT | PRE-TEST | 120 HOUR | 250 HOUR | | C35 | I <sub>IH2</sub> (2) | 1.0 µA MAX | 0.001 µA | 63.102 μА | 0.006 µА | | | V <sub>OH1</sub> (11) | 4.6V MIN | 4.933 V | 3.421 V | 4.933 V | | C42 | I <sub>IH2</sub> (1) | 1.0 µA MAX | 0.036 µA | 8. <b>49</b> 0 μA | $0.031~\mu\text{A}$ | | | V <sub>OH1</sub> (11) | 4.6V MIN | 4.934 V | 3.506 V | 4.933 V | | C43 | I <sub>IH2</sub> (1) | 1.0 µA MAX | 0.036 µA | 8.998 μΑ | 0.031 μ <b>A</b> | | C52 | I <sub>IH2</sub> (1) | 1.0 µA MAX | 0.033 μΑ | 6.898 <sub>µ</sub> A | 0.032 μΑ | #### 3.6 TEST ERRORS Two Lot B parts were removed from test because one or two of their package leads were accidently broken off during parametric testing. One unfailed Lot A part was inadvertently removed from test after 32 hours. The error was discovered too late to return the part to life test. One Lot A part failed $V_{0L3}$ at pin 10 and at pin 11 after 500 hours at 225°C. The measured values were 14.232 to 14.399 volts (specified limit = 1.5 volts maximum). A bench test of the part disclosed that $V_{0L3}$ at pin 10 and at pin 11 was 0.00 volts (nominal). Further electrical tests and examination of the part disclosed no sign of an intermittency which could account for the failures. Consequently, this failure was probably caused by a faulty test socket or a test set malfunction. #### 4.0 4001 QUAD TWO-INPUT NOR GATE - MANUFACTURER B ## 4.1 $I_{SS}$ , $I_{IH}$ , $I_{IL}$ , AND $V_{IC}$ FAILURES - NONHERMETIC PACKAGE Forty-six parts (17 Lot A, 27 Lot B, and 2 Lot C) failed during life test because they contained or developed leaks in the package seal which allowed moisture to enter the package. Forty-four parts were gross leakers and two parts exhibited only a fine leak. One part contained no visible leak path, but in the other 45 parts the leaks were traced to: - cracks in the glass seal (27 parts), as illustrated in Figure D13, due to thermal expansions and contractions of the package during insertion and removal of the parts from elevated temperature (all 27 parts failed at or after the 250 hour test point or 7 cycles). - 2) gaps along the interface of the glass seal and the lead (10 parts), as illustrated in Figure D14, due to fracturing of the glass meniscus during lead forming (all 28 parts failed at or before the 250 hour test point) and probably propagation of cracks into the packages. - 3) voids in the lid seal (8 parts), as illustrated in Figure D15, due to deficiencies in the lid seal operation. The moisture that entered the package caused three types of failure modes/mechanisms. Thirty-four parts failed due to excessive $I_{SS}$ [17] and/or $I_{SS}$ [18] and/or $I_{SS}$ [19]. All 34 parts recoverd when baked, thus, the ultimate mechanism in these parts probably involved charge separation or drift of mobile ions brought in by or accelerated by the moisture. Ten parts failed due to excessive $I_{IL1}$ and/or $I_{IH1}$ caused by inversion of an input protection network and moisture trails across the networks. These parts recovered when baked or delidded. One part failed due to an open pin 13 and one part failed due to an open pin 7 and pin 9. The opens were traced to wire bonds at the lead frame that had corroded open in the presence of the moisture, as illustrated in Figure D16. 17X S/N B143 (2000 HRS/250°C) FIGURE D13 - EXAMPLE OF CRACKS (ARROWS) IN THE GLASS SEAL. 10X (SEM) S/N A91 (250 HRS/250°C) FIGURE D14 - EXAMPLE OF GAPS AT THE GLASS SEAL MENISCUS. 37X (SEM) S/N B154 (1000 HRS/250°C) FIGURE D15 - EXAMPLE OF SOLDER VOIDS IN THE LID SEAL. D29 150X (SEM) S/N B175 (6000 HRS/225°C) FIGURE D16 - CORRODED OPEN PIN 13 WIRE BOND AT THE LEAD FRAME. S/N B53 (2000 HRS/125°C) FIGURE D17 - EXAMPLE OF A DEGRADED N-CHANNEL "ON" TRANSISTOR (N4 OF GATE B) AFTER METAL REMOVAL. ## 4.2 I<sub>SS</sub> FAILURE - SURFACE INSTABILITY Sixty-five parts (58 Lot A and 7 Lot B) failed during step-stress and accelerated life due to excessive $I_{SS}$ current(s). One part failed $I_{SS}$ [17] only, five parts failed $I_{SS}$ [18] only, 13 parts failed $I_{SS}$ [19] only, seven parts failed $I_{SS}$ [17] and $I_{SS}$ [18], 19 parts failed $I_{SS}$ [18] and $I_{SS}$ [19], and 20 parts failed $I_{SS}$ [17], $I_{SS}$ [18] and $I_{SS}$ [19]. The failed values ranged from 1.01 to 848 microamperes. All the failures were reversible, indicative of a surface related mechanism. Some major obstacles were encountered during analysis of these parts. The unfailed $I_{\varsigma\varsigma}$ currents in most of the parts were quite high and often approached the value of the failed $I_{\mbox{SS}}$ currents. In all, 46 parts exhibited high or failed values for all three $\mathbf{I}_{\text{SS}}$ parameters. Consequently, the $\mathbf{I}_{\text{SS}}$ tests were, in general, of no use in troubleshooting the parts externally (at least one $I_{cc}$ parameter must be zero or substantially lower than all others in order to externally isolate the leakage to a specific gate or transistor in the device) to classify the parts into failure mode categories. Failure mode/mechanism classification could only be achieved by systematic die level stripe severing and probing of each part. This would be much too time consuming and impractical. Furthermore, bench tests of the failed parts disclosed that many had recovered while awaiting analysis, and preliminary analysis of representative parts disclosed many would recover during analysis. Consequently, it was decided, in agreement with the RADC project engineer, that only as many parts would be analyzed in detail, as necessary to determine what different failure modes existed in these parts. Fifteen parts had been delidded for analysis without leak testing (to avoid affecting their leakage currents) as part of the preliminary analysis. Consequently, these 15 parts are segregated from the other 49 parts (which were leak tested and found to be hermetic) in the analysis summaries since it is uncertain whether these failures should be classified as hermetic or non-hermetic. In addition to these 15 parts, ten of the hermetic parts were analyzed in detail; thus, in all, 25 of the 64 parts were analyzed in detail. In nine parts, the leakage either recovered during the analysis or changed to the extent that it was not possible to pin-point the location of the leakage. Analysis of the other 16 parts disclosed three types of failure modes: 1) excessive $I_{DSS}$ in an n-channel transistor that had been "on" during life test, 2) excessive $I_{DSS}$ in a p-channel or an n-channel transistor that had been "off" during life test, and 3) a channeled p-well junction. Each failure mode is discussed below. In general, most of the parts exhibited more than one failure mode and most exhibited p-well junction leakage to some degree which is the reason most of the parts exhibited high or failed values for all three $I_{SS}$ parameters. 1) Excessive $I_{DSS}$ in an "on" n-channel transistor. In three parts the principal cause of the $I_{SS}$ leakage was traced to excessive $I_{DSS}$ in n-channel transistors N2 of gate C (one part) and N4 of gate A or B (two parts). The degraded transistors exhibited a channeled $I_{DSS}$ characteristic and relatively low threshold voltage. The excessive $I_{DSS}$ could be pinched off by applying negative voltage to the gate. This indicated that the excessive $I_{DSS}$ was caused by inversion of the channel region due to the acumulation of a net positive charge at the $SiO_2/Si$ interface. The degraded transistors recovered after a 16 hour, $250^{\circ}$ C bake. Examination of the transistors before and after removal of the metallization disclosed no anomaly. A typical degraded transistor is shown after metal removal in Figure D17. During the life test, +18 VDC had been applied across the gate oxide of the degraded transistors (biased "on"). Therefore, their failure mode indicated that the gate oxide of the transistors contained cation contamination, probably sodium ions. Under the influence of the positive gate bias, the cations drifted to the interface and inverted the underlying p-type channel region. 2) Excessive $I_{DSS}$ in an "off" transistor. In four parts the principal cause of the $I_{SS}$ leakage was traced to excessive $I_{DSS}$ in N4 of each gate (one part), P1 of gate B (one part), or P4 of each gate (two parts). The degraded transistor exhibited a channeled $I_{DSS}$ characteristic, no threshold voltage shift and the excessive leakage could not be pinched off with reverse gate voltage. This indicated that the transistors contained a degraded drain junction. The degraded transistors recovered after a 16 hour, 250°C bake. During life test, the drain junctions of Pl of gate B, N4, and P4 were reverse biased (the transistors were off). Thus, the degradation probably was caused by mobile ions in or on a passivation layer which separated in the fringing field of the reverse biased junction and inverted the underlying silicon. 3) Channeled p-well junction. In nine parts, the principal cause of the $I_{DSS}$ leakage was traced to a leaky p-well junction. The reverse I-V characteristic of the degraded junction was channeled, as shown in Figure D18, and the leakage recovered after a 16 hour, 250°C bake. The p-well junctions were reverse biased during life test, thus, the degradation probably was caused by mobile ions in or on a passivation layer which separated in the fringing field of the reverse biased junction and inverted the underlying silicon. #### 4.3 TEST ANOMALIES Fifteen parts (1 Lot A, 8 Lot B, and 6 Lot C) failed during the tests due to open, resistive, or shorted pins. During step stress one Lot A part, S/N A42, failed at the 64 hour/250°C step due to an open pin 12 and one Lot C part, S/N C104, failed at the 80 hour/275°C step due to an open pin 6 and a shorted pin 13. Examination of these parts disclosed aluminum electromigration at the ohmic contacts of the input protection networks. For example, S/N A42 contained depleted aluminum at the pin 5, pin 8, and pin 12 (open) ohmic contacts and aluminum accumulation at the pin 6 and pin 13 ohmic contacts where shown in Figure D19. During step-stress inputs 1, 5, 8, and 12 were high (+18 VDC) and inputs 2, 6, 9, and 13 were low (ground). The depleted aluminum at the inputs biased high and the accumulation of aluminum at the inputs biased low indicated that sustained high current flowed into each high S/N A234 (64 HRS/225°C) FIGURE D18 - REVERSE I-V CHARACTERISTIC OF THE GATE A P-WELL JUNCTION. 105X S/N A42 (250°C STEP) FIGURE D19 - DIE PHOTO OF S/N A42 SHOWING THE LOCATION OF THE DEPLETED ALUMINUM (D) AND THE ALUMINUM ACCUMULATION (A). input and out each corresponding low input probably due to a latch-up condition. Special tests of sample parts showed that no latch-up would occur under normal bias conditions at temperatures up to 300°C. However, it was found that if the pin 7 ( $V_{SS}$ ) connection was opened at temperatures above 250°C, excessive current flowed into the high inputs and out of the grounded inputs. In view of these findings, the step-stress program boards were examined and it was discovered that the pin 7 solder joint for S/Ns A42 and C104 were open which accounted for their failure. Consequently, during all subsequent testing, the continuity of the pin 7 solder joint of each part was checked before placing the part in the ovens at each test interval. Despite this precaution, five Lot C parts failed during the 250°C lot acceptance test and eight Lot B parts failed during the 250°C accelerated life test due to open and shorted pins. Examination of these parts disclosed the same conditions found in the step-stress failures. Each part contained depleted alumninum at the ohmic contacts of the input pins that had been biased high and accumulation of aluminum at the ohmic contacts of the inputs that were grounded, as illustrated in Figure D20. In addition, all of the parts showed evidence of electromigration at the ohmic contacts of complementary pairs of p-channel/ n-channel transistors, as illustrated in Figure D21. This type of damage coincided with a migrated open on an input line that had been biased high. When the high input opened, the p-channel input transistor that was biased off by the +18 VDC (P1 or P2) apparently switched on causing excessive current to flow in the complementary transistor pairs from VDD to ground through the grounded inputs. Many of the parts contained electromigration damage at the pin 7 pad, as illustrated in Figure D22. For this to happen, the external pin 7 solder joint must have been intermittent and opened long enough at temperature to induce a latch-up condition, then closed and allowed the excessive current to flow to ground through pin 7. Intermittency at temperature would explain why the faulty solder connections were not detected by the room temperature continuity checks. One Lot C part, S/N C95, failed during step-stress due to an open drain in the pin 4 and the pin 11 n-channel output transistor, N4. Examination of the transistors disclosed that in each instance the drain stripe had melted 256X S/N C134 (120 HRS/250°C) FIGURE D20 - PIN 5 AND PIN 6 INPUTS OF A 120 HOUR/250°C LOT C FAILURE SHOWING ALUMINUM DEPLETION (D) AT THE HIGH INPUT AND HILLOCK GROWTH OR ACCUMULATION (A) AT THE GROUNDED INPUT. FIGURE D21 - EXAMPLE OF ALUMINUM ELECTROMIGRATION (ARROWS) AT THE TRANSISTOR CONTACTS OF GATE B. 256X S/N B124 (4000 HRS/250°C) FIGURE D22 - EXAMPLE OF ALUMINUM DAMAGE AT THE PIN 7 PAD. 491X S/N C95 (275°C STEP) FIGURE D23 - MELTED OPEN DRAIN STRIPE ON THE PIN 11 OUT-PUT TRANSISTOR. open, as illustrated in Figue D23. No deficiency and no other damage was present, thus, the opens probably were caused by electrical overstress of the two outputs. One unfailed Lot A part was inadvertently removed from 250°C life after the four hour parametric test. The error was discovered too late to return the part to test. #### 5.0 4013 DUAL FLIP-FLOP - MANUFACTURER C ## 5.1 I<sub>SS</sub> FAILURE - SURFACE INSTABILITY Seventy-five parts (16 Lot A, 53 Lot B, and 6 Lot C) failed during the tests due to excessive $I_{SS}$ [17] and/or $I_{SS}$ [18] and/or $I_{SS}$ [19]. Five parts failed $I_{cc}$ [17] only, 21 failed $I_{cc}$ [18] only, eight failed $I_{cc}$ [19] only, three failed $I_{SS}$ [17] and $I_{SS}$ [19], 32 failed $I_{SS}$ [18] and $I_{SS}$ [19], and six failed $I_{SS}$ [17], $I_{SS}$ [18], and $I_{SS}$ [19]. All failures were reversible, indicative of a surface-related mechanism. The variety of failure symptoms indicated that this group of failures probably contained several different failure modes. Preliminary analysis of these failures indicated that parts with the same failure symptoms contained different failure modes or mechanisms. This meant that the parts could not be classified into failure categories on the basis of their failure symptom, i.e., on the basis of which of the three $I_{cc}$ tests the part had failed. The Manufacturer C 4013 contains 48 transistors and eight transmission gates, thus, random or even systematic die level probing of every failed part to determine the degraded transistor(s) for purposes of classification was impractical. The preliminary investigation had indicated that the excessive $I_{\varsigma\varsigma}$ was due to high leakage current in a transistor or transistors that were "off" during the ${\rm I}_{\rm SS}$ test. Because each half of the 4013 contains three inputs, it is possible to obtain eight $(2^3)$ unique sets of different logic levels on the internal transistors of each half with the clocks low. Thus, the $I_{SS}$ tests can be expanded to eight tests ( $I_{SS1}$ through $I_{SS8}$ ), as shown in Table D10. Furthermore, during the $I_{SS7}$ and $I_{SS8}$ tests the output states can be switched either high or low, which adds two additional sets of information. From these ten tests and a knowledge of the logic state of each transistor during each test, the leaky transistor (or transistors) can be reasonably pin-pointed externally. To aid in interpreting the results of the ten tests, the matrix column in Figure D24 was developed. The first ten vertical columns represent the ten $I_{\varsigma\varsigma}$ tests and the horizontal rows represent each suspect transistor or combination of transistors. A shaded square is placed in each row in the appropriate column if the particular transistor is off during the particular $I_{\varsigma\varsigma}$ test and can contribute leakage to the $I_{\varsigma\varsigma}$ test. # TABLE D10. INPUT LOGIC CONDITIONS FOR THE EIGHT POSSIBLE ISS TESTS ## INPUT LOGIC LEVEL (CLOCK = LOW) | Iss TEST | SET | DATA | RESET | |----------------------------------|-----|------|-------| | I <sub>SS1</sub> * | LOW | LOW | ні | | I <sub>SS2</sub> * | ні | LOW | LOW | | I <sub>SS3</sub> * | HI | LOW | ні | | I <sub>SS4</sub> | LOW | HI | HI | | I <sub>SS5</sub> | HI | HI | LOW | | I <sub>SS6</sub> | HI | HI | HI | | I <sub>SS7</sub> (Q High or Low) | LOW | LOW | LOW | | I <sub>SS8</sub> (Q High or Low) | LOW | HI | LOW | <sup>\*</sup> Standard Specified Tests | | | | | | LE | AK/ | AGE | TES | Υ. | | | | |-------------------------------------------|------------|--------------|---------------|-----------------|----------|----------|------------|-------------|-------------|---------------|---------------|------------| | | | ([22] ([22]) | (SS2 (SS(1B)) | (181) SS1 (181) | SS4 | SSS | SSe | SS7 (Q LOW) | SSS (Q LOW) | ISS7 (Q HIGH) | ISSB (Q HIGH) | CLOCK HIGH | | | N2 | *** | | $\vdash$ | | Т | | *** | | | | ┢ | | | N3 | | | | | | | * | | | | | | | P2 | | | *** | | | | | | | | Г | | | P3 | + | **** | **** | *** | $\vdash$ | | | *** | _ | *** | $\vdash$ | | | N4 | $\top$ | | - | 20002 | | | H | *** | $\vdash$ | *** | - | | | N5 | + | <b>***</b> | ┝╌ | $\vdash$ | | | ┝ | | $\vdash$ | *** | H | | | P4 | + | 0000 | *** | | ***** | *** | | 1000 | - | 2000 | - | | Ž. | P5 | +- | - | | **** | ┢ | **** | *** | | | | ┝ | | POSSIBLE DEGRADED TRANSISTORS OR JUNCTION | N7 | ╁╌ | *** | - | - | *** | | **** | | | | - | | Š | | ╀ | | - | - | | - | - | | | *** | - | | OR | N8 | | | **** | | | **** | _ | _ | *** | *** | _ | | SHC | P7 | 1 | _ | | ļ | L | | 500000 | ×0000X | <u> </u> | L., | L | | ST | P8 | 50000 | | <u> </u> | >>>> | <u> </u> | | | <b>**</b> | | | | | SN. | N9 | | | _ | | L | <u> </u> | | | | | _ | | Ŧ | N10 | | L | | | L | | | | | | | | ΣED | P9 | L | | <b>***</b> | | | | | L | | | | | RAC | P10 | | | | | | | | | | <b>***</b> | | | EG | N16 | П | | | | *** | <b>***</b> | | | | | | | LE | P13 | T | | | | | | | | | | | | SiB | N13 | <b>***</b> | | | *** | | | | | | | | | õ | P16 | | | | | | | | | | | | | | P2 & P3 | 10000 | | | | | | 2000 | | | *** | | | | P4 & P5 | *** | K2433 | | | | | <b>***</b> | | | ****** | | | | P7 & P8 | | - | | | - | | | | | H | _ | | | P9 & P10 | - 1000 | | | | *** | | 00000 | 3333 | *** | *** | | | | N14 OR P15 | **** | | | | | | *** | *** | | | | | | P-WELL | - | - | | | | | | | | | *** | FIGURE D24. MANUFACTURER C 4013 $I_{SS}$ DIAGNOSTIC MATRIX A blank square means that the transistor is on during the particular $I_{SS}$ test or, in the case of certain individual p-channel transistors, that the transistor is off, but in series with another transistor which is also off during that test. The possibility that two series p-channel transistors are both leaky is taken into account by the 21st through the 24th rows. If one or both of the off transistors of the clock circuit (N14 and P15) are leaky or if a p-well junction is leaky, the part will exhibit the same high leakage during all ten tests. By raising the clock input from low to high these two failure modes can be separated, and this is the reason for the final two rows and the eleventh column. All ten I<sub>SS</sub> values were then measured on a curve tracer for each flip-flop of each failed device and, using the matrix, the leaky transistor or transistors were determined. Then, the parts were classified into failure categories and representative samples of each category were analyzed in detail. Many of the parts contained more than one failure mode or had completely recovered before the analysis proceeded or during the analysis. In the case of a part with more than one failure mode, the part was classified according to the worst case (in terms of leakage current) failure mode. If the part had recovered and could not be classified on the basis of its symptoms, its failure mode was classified as not determined. The details of each category of failure mode are given in the following sections. 5.1.1 Excessive $I_{DSS}$ in an "On" N-Channel Transistor - In 39 parts (1 Lot A, 32 Lot B, and 6 Lot C), the high $I_{SS}$ was attributed to excessive $I_{DSS}$ in one or more of the following transistors: N4, N5, N7, N8, or N16. Parts with a degraded N4, N5, N7, or N8 transistor had failed $I_{SS}$ [18] and parts with a degraded N16 transistor had failed $I_{SS}$ [18] and $I_{SS}$ [19]. For example, S/N B95 exhibited $I_{SS}$ [18] and $I_{SS}$ [19] values of 3 $\mu$ A after 4 hours in 250°C life. Curve tracer tests established that $I_{SS2}$ , $I_{SS3}$ , $I_{SS5}$ , $I_{SS6}$ , $I_{SS7}$ (Q high), and $I_{SS8}$ (Q high) of flip/flop 1 (F/F1) were each 3 $\mu$ A, whereas $I_{SS1}$ , $I_{SS4}$ , $I_{SS7}$ (Q low), and $I_{SS8}$ (Q low) were zero. No leakage existed in F/F2. The matrix indicated that N16 was the only single transistor that could give these symptoms, therefore N16 of F/F1 was isolated and measured. $I_{DSS}$ of N16 was about 3 $\mu A$ at $V_{DS}$ = 15V and the $I_{DSS}$ vs. $V_{DS}$ characteristic was channeled, as shown in Figure D25. The excessive $I_{\rm DSS}$ could be pinched off by applying a -0.8 volt from gate to source and $V_{TH}$ of N16 was lower than that of a typical transistor (N13) in the same part, as shown in Figure D26. This indicated that the anomalous current was caused by inversion of the channel region. A 16 hour, 250°C bake caused the degraded transistor to recover and examination of the transistor before and after removal of the metallization disclosed no visible anomaly. A typical failed N16 transistor after removal of metallization is shown in Figure D27. Many devices contained more than one degraded transistor. For example, S/N C52 exhibited an $I_{\mbox{\footnotesize{SS}}}$ L18] value of 28 $\mu\mbox{\footnotesize{A}}$ and an $I_{SS}$ [19] value of 2 $\mu A$ after 120 hours at 250 °C. Curve tracer tests of F/F1 disclosed that $I_{SS2}$ , $I_{SS5}$ , and $I_{SS8}$ (Q high) were 14 $\mu A$ , $I_{SS3}$ and $I_{SS6}$ were 1 $\mu$ A, I $_{SS8}$ (Q low) was 2 $\mu$ A, I $_{SS7}$ (Q high) was 12 $\mu$ A, and I $_{SS1}$ , I $_{SS4}$ , and I $_{SS7}$ (Q low) were zero. Similar $I_{SS}$ values were found in F/F2. The matrix indicated that these values were probably caused by various levels of leakage in transistors N4-N5, N7-N8, and N16 in each flip-flop. The suspect transistors were isolated and measured disclosing the following values of $I_{DSS}$ at $V_{DS}$ = 15 volts: in F/F1 N16 = 1 $\mu$ A, N4-N5 = 2 $\mu$ A and in F/F2 N16 = 1 $\mu$ A, N4-N5 = 9 $\mu$ A, and N7-N8 = 4 $\mu$ A. In each transistor the $I_{DSS}$ vs. $V_{DS}$ characteristic was channeled and the excessive leakage could be pinched off by applying negative voltage from gate to source. During the life test of the 4013, the set, data, and clock inputs were biased low and the reset inputs were biased high. This applied +16 volts across the gate oxide of transistors N4-N5, N7-N8, and N16. Therefore, it was concluded that the gate oxide of the transistors contained cation contamination, probably sodium ions. The cations drifted to the Si/SiO $_2$ interface under the influence of the positive field and inverted the underlying p-type channel region causing an increase in $I_{\rm DSS}$ and a reduction of $V_{\rm TH}$ . 5.1.2 Excessive $I_{DSS}$ in an "On" P-Channel Transistor - In 13 parts (three Lot A and ten Lot B), the high $I_{SS}$ was attributed to excessive $I_{DSS}$ in one or more of the following transistors: P2, P3, P9, or P10. Parts with a degraded FIGURE D25 - I<sub>DSS</sub> CHARACTERISTIC OF N16 OF F/F1. V<sub>GD-S</sub> FIGURE D26 - THRESHOLD VOLTAGE CHARACTERISTIC OF N16 OF F/F1 (L/H TRACE) COMPARED TO THAT OF A NORMAL N-CHANNEL TRANSISTOR (N13) IN F/F1 (R/H TRACE). V<sub>TH</sub> CHAR ACTERISTIC = V<sub>DS</sub> VS. L<sub>DS</sub> WITH V<sub>GS</sub> = V<sub>DS</sub>. FIGURE D27 - TYPICAL FAILED N16 TRANSISTOR AFTER METALLIZATION REMOVAL. V<sub>DS</sub> S/N B101 (4 HRS/250 C) FIGURE D28 - I<sub>DSS</sub> CHARACTERISTIC OF P9 OF F/F2. P2, P3, or P9 and P10 had failed $I_{SS}$ [18] and $I_{SS}$ [19] and parts with a degraded P9 had failed $I_{SS}$ [19]. In each part examined, the degraded transistor exhibited a channeled $I_{DSS}$ characteristic, but nominal threshold voltage, and the excessive $I_{DSS}$ was reversible. For example, S/N B101 contained a degraded P9 transistor in F/F2 after 4 hours at 250°C. $I_{DSS}$ at $V_{DS}$ = 15V of P9 was about 1.6 $\mu$ A and the characteristic was channeled as shown in Figure D28. The excessive leakage could be pinched off by applying +5 volts from gate to source. $V_{TH}$ of P9 was -2.21 volts, which was nominal. After recovery $I_{DSS}$ of P9 was 132 nA, but $V_{TH}$ had not changed significantly (-2.27V). The high $I_{\text{DCS}}$ and the fact that the leakage could be pinched off with positive gate bias indicated that the degradation in these transistors was due to inversion of the n-type substrate beneath the gate metal caused by the accumulation of a net negative charge at the SiO<sub>2</sub>/Si interface. Since the threshold voltage of the transistors was not affected, the inversion probably was not located in the channel region or at least not along its entire width. Each of the failed transistors contained a strip of thick field oxide, covered by gate metal, between the source and drain at the sides of the channel, as illustrated in Figure D29. This might be the possible location of the inversion. During the life tests, -18 volts was applied across the gate oxide of P2, P3, P9, and P10 (these transistors were "on" during life). Inward drift of mobile negative ions in the oxide beneath the gate metal would account for the accumulation of negative charge at the interface. However, mobile anions do not ordinarily exist in normal oxides. It is more probable that the oxide contained a distributed mobile positive species in conjunction with an immobile negative species (outward drift of the cations in the negative field would expose a layer of negative charge at the interface) or that the oxide was phosphorous doped and the negative field polarized the phosphorous dipoles. 5.1.3 <u>Degraded P-Well or Drain Junction</u> - In nine parts the excessive $I_{SS}$ was traced to high $I_{DSS}$ in N2, N14, P4, P5, or P16. Parts with a degraded H2 had failed $I_{SS}$ [17], parts with a degraded P4 or P5 had failed $I_{SS}$ [17] and $I_{SS}$ [18], and parts with a degraded N14 had failed $I_{SS}$ [17], [18], and [19]. One 400X S/N A132 (120 HRS/250°C) FIGURE D29 - P2 AND P3 OF F/F2 AFTER METALLIZATION REMOVAL SHOWING THE STRIP OF FIELD OXIDE (ARROWS) ALONG THE SIDES OF THE CHANNELS. of these parts had failed at +125°C only. But bench tests disclosed that $I_{SS}$ was also failed at 25°C and analysis of the part established that the high $I_{SS}$ was due to a degraded N14. In each case, the degraded transistor exhibited a channeled characteristic, as illustrated in Figure D30, no threshold voltage shift, and the leakage could not be pinched off by application of reverse gate voltage. This indicated that the transistors contained a degraded drain junction. In three parts the excessive $I_{SS}$ was traced to a degraded p-well junction. These parts had failed $I_{SS}$ [17], [18], and [19]. In each case the reverse I-V characteristic of the junction was channeled, as illustrated in Figure D31. In all cases, the leakage recovered when the part was baked. During life test, the p-wells and the drain junctions of N2, N14, P4, P5, and P6 were reverse biased (the transistors were off). Thus, the degradation probably was caused by mobile ions in or on the passivation which separated in the fringing field of the reversed biased junctions and inverted the underlying silicon. 5.1.4 Failure Mode Not Determined - The exact failure mode of 11 parts was not determined because the excessive $I_{SS}$ recovered before the failure mode could be established. All step stress failures were intentionally baked before analyzing and four parts recovered, indicating that their failure was caused by surface instability. The Lot A 175°C failure and one of the Lot B failures had failed $I_{SS}$ [18] ( $I_{SS2}$ ) only. The matrix indicates that the failure mode of these parts was either a degraded N4, N5, N7, or N8 (n-channel "on") or P13 (p-channel "off"); thus, their failure mode could not be established on the basis of the original symptoms. The other two parts had failed $I_{SS}$ [19] ( $I_{SS3}$ ) only. The matrix indicates that the failure mode was either a degraded P4 or P7 (p-channel "off") or P9 (p-channel "on"); thus, the failure mode of these two parts was not established. Two life test parts that had failed $I_{SS}$ [18] only, the Lot A 16 hour failure and the Lot B 4 hour failure, recovered before the curve tracer $I_{SS}$ tests could be performed. Two other Lot A parts had failed $I_{SS}$ [18] and $I_{SS}$ [19], and the matrix of $I_{SS}$ tests indicated that the parts contained FIGURE D31 - REVERSE I-V CHARACTERISTIC OF THE DEGRADED P-WELL JUNCTION. FIGURE D32 - I<sub>DSS</sub> CHARACTERISTIC OF N1 OF F/F1. multiple failure modes. However, these parts recovered after delidding or during die level probing and the specific failure modes could not be determined. Although the failure modes were not established, the recovery of these four parts indicated that their failure probably was caused by a surface related problem. Two Lot B parts exhibited excessive $I_{SS}$ [19] at a test temperature of +125°C at 250 hours. The two parts were left on test through 4,000 hours. They did not fail any 25°C parametric test through 4,000 hours and passed all +125°C parametric tests at 4,000 hours. One Lot A part exhibited excessive $I_{SS}$ [18] and $I_{SS}$ [19] at +125°C only at 4,000 hours. This part was left on test to 6,000 hours and $I_{SS}$ had recovered at 6,000 hours. In each case the recovery indicated that the failures were probably caused by a surface-related mechanism. ### 5.2 $I_{\overline{1}H}$ FAILURE - SURFACE INSTABILITY Twenty-one parts (2 Lot A, 17 Lot B, and 2 Lot C) failed due to excessive $I_{\rm IH1}$ (all inputs together) during life test. The failed values ranged from 117 to 384 nanoamperes (specified limit = 100 nA max). The leakages were channeled and were bake recoverable, indicative of a surface related mechanism. In each case the excessive current was traced to one or both of the data inputs (pin 5 of F/F1, pin 9 of F/F2). In each Lot B and Lot C part examined, the leakage was caused by excessive $I_{\rm DSS}$ in the n-channel transistor of the input transmission gate (N1), as illustrated in Figure D32. In each Lot A part, the leakage was caused by excessive $I_{\rm DSS}$ in the p-channel transistor of the input transmission gate (P1). During life test, N1 and P1 were "on," thus, the failure mechanisms of N1 and P1 were probably the same as those responsible for the $I_{\rm SS}$ failures described in Sections 5.1.1 and 5.1.2. ### 5.3 $I_{IL}/I_{SS}$ FAILURE - LEAD PRECIPITATION Fourteen parts (12 Lot A and 2 Lot B) failed due to a pin-pin short during accelerated life. Thirteen parts exhibited excessive $I_{\mbox{\sc ILl}}$ (all inputs together). The failed values ranged from -123 to in excess of -1423 nano-amperes (specified limit = -100 nA min). The leakage was quasi-exponential and usually intermittent or erratic. In 12 of these parts the leakage was traced to a high resistance short between pin 11 (the clock of F/F2) and pin 14 $(V_{nn})$ and in one part the leakage was traced to a high resistance short between pin 5 (the data input of F/F1) and pin 14. One part exhibited excessive $I_{SS}$ [17], [18], and [19] caused by a high resistance short between pin 7 ( $V_{SS}$ ) and pin 14. The shorts were isolated to a conductive path in the glass seal between the pin 11, 5, or 7 lead frame and the deposited gold header (which is connected to $V_{nn}$ ) where shown in Figure D33. The gold header extends under the glass seal beneath the tip of the lead frame, as shown in Figure D34. Cross sections of the glass seal disclosed faint traces of dark stains, similar to that found in the Manufacturer A 4001 package (Section 3.3), bridging from the lead frame to the gold header. The glass in this package is of the same composition (Pb0-Zn0- $B_2O_3$ ) as that of the Manufacturer A package and pins 5, 7, and 11 were negatively biased with respect to pin 14 (V<sub>DD</sub>) during life test. Thus, the failure of these parts was probably also caused by the same Pb reduction/precipitation mechanism responsible for the Manufacturer A 4001 failures. ### 5.4 I<sub>SS</sub>/I<sub>IH</sub> FAILURE - MASK MISALIGNMENT Two Lot C parts, S/Ns C85 and C91, failed during step-stress after the 16 hour/175°C step due to excessive $I_{SS}$ [17] and $I_{IH1}$ . Also, pin 1 of S/N C85 was stuck low and pin 2 was stuck high. The failed parameters did not improve after baking. Curve tracer tests of the parts disclosed that F/Fl of each part was drawing very high current, above 1.5 volts, during the $I_{cc}$ [17] and $I_{\mbox{\footnotesize{IH1}}}$ tests. The high $I_{\mbox{\footnotesize{IH1}}}$ in S/N C91 was traced to high $I_{\mbox{\footnotesize{DSS}}}$ in n-channel transistor N15 of the clock circuit caused by a degraded drain junction. Figure D35 shows the I-V characteristic of the N15 drain junction of S/N C91. The excessive leakage reduced the Cl high level output voltage such that the transmission gate transistor P1 of F/F1 was not being turned off during the ${ m I}_{ m IH1}$ test. This allowed excessive ${ m I}_{ m IH}$ current to flow into pin 5 through P1 to $V_{SS}$ via P11-N11 and N4 (which are on during the $I_{TH1}$ test). Examination of N15 after removal of the aluminum metallization disclosed that its drain contact opening was misregistered, placing the contact against the drain junction, as shown in Figure D36. As a result, an aluminum alloy pit in the contact penetrated and degraded the drain junction, as shown in Figure D37. 18X S/N B224 (4000 HRS/225°C) FIGURE D33 - INTERIOR OF THE PACKAGE (AFTER DISCONNECTING THE PIN 11 AND PIN 14 (VDD) WIRES TO ISOLATE THE LEAKAGE) SHOWING THE LOCATION OF THE CONDUCTIVE PATH 105X S/N A223 (4000 HRS/225°C) FIGURE D34 - CROSS-SECTION OF THE PACKAGE THROUGH PIN 11 SHOWING THAT THE GOLD HEADER PLATING EXTENDS UNDER THE LEAD FRAME. V<sub>DS</sub> = 2 VOLTS/DIV. S/N C91 (175°C STEP) FIGURE D35 - I-V CHARACTERISTIC OF THE DEGRADED DRAIN JUNCTION OF N15 (F/F1) OF S/N C91. FIGURE D36 - MISREGISTERED DRAIN CONTACT (ARROW) OF F/F1 N15 OF S/N C91. 780X S/N C91 (175°C STEP) FIGURE D37 - F/F1 N15 DRAIN AFTER SILICON ETCH SHOWING AN ALLOY PIT (ARROW) THAT PENETRATED THE DRAIN JUNCTION. Similarly, the failure of S/N C85 was traced to misregistration of the N15 drain ohmic contact. Figure D38 shows the N15 transistors of F/F1 and F/F2 of S/N C85 aligned as they are oriented on the die. The ohmic contacts are displaced to the left in the photos and this placed the drain ohmic contact of N15 of F/F1 (and N14 of F/F2) over the junction. Note also the misregistration of the thin gate oxide which left a strip of thick field oxide along one end of each channel. The exact cause of the $I_{SS}$ [17] failure in each part was not determined, but the curve tracer tests had indicated that the $I_{SS}$ [17] failure was probably caused by the same type of defect responsible for the $I_{IH1}$ failure. The misregistration problem would likely be lot dependent but strangely no Lot C part failed due to this problem during the Lot C acceptance test even though this test was performed at 250°C. Five parts that survived the Lot C life test were delidded and examined. All five contained misregistered ohmic contacts. The worst case example is shown in Figure D39. This suggests that the mechanism that caused the contact to progress to failure may not have been time-temperature dependent, but rather was induced by random stress such as an electrical transient. ### 5.5 MISCELLANEOUS I<sub>IH</sub>/I<sub>IL</sub>/V<sub>IC+</sub> FAILURES One Lot A part failed due to excessive $I_{IL1}$ (113 nA) which was traced to pin 5, the data input of F/F1. The leakage was channeled and recovered after baking, indicative of a surface related mechanism. Pin 5 was grounded during life test, reverse biasing the input protection diodes to $V_{DD}$ . Thus, the channel was probably caused by charge separation in the fringing field of the reverse biased junctions. One Lot A part failed $I_{\rm IH1}$ (120 nA) which was traced to pin 8, the set input of F/F2. The leakage was resistive and intermittent, indicative of a mechanical problem, but the package was destroyed during delidding and the cause of the leakage was not determined. FIGURE D38 - N14-N15-N4-N5 OF F/F1 AND F/F2 (METAL REMOVED) SHOWING THE MISPLACED OHMIC CONTACTS THAT OVER-LAPPED THE DRAIN JUNCTIONS (ARROWS). FIGURE D39 - F/F1 N15 OF A LOT ACCEPTANCE TEST SURVIVOR SHOWING THE DRAIN CONTACT (ARROW) OVERLAPPING THE JUNCTION. FIGURE D40 - DIELECTRIC BREAKDOWN SITE (ARROW) IN THE GATE OXIDE OF N4 OF F/F2. One Lot C part failed $I_{IH1}$ due to a 3% ohm short from pin 10 (reset of F/F2) to pin 7 ( $V_{SS}$ ). The short was traced to a gate to body short in n-channel transistor N4. The gate oxide contained a dielectric breakdown site as shown in Figure D40 and the amount of damage present indicated that the breakdown was probably caused by an electrical transient or static discharge. One Lot A part failed $I_{IH1}$ (167 nA) which was traced to pin 3, the clock of F/F1. The leakage was isolated to the input-to- $V_{SS}$ protect diode and was not bake recoverable. The diode contained no flaw or visible damage. Pin 3 was grounded during life test; consequently, there was no bias applied to the diode during life. Thus, it is suspected that the diode was damaged by an electrical transient or possibly was due to opening of the $V_{SS}$ connection at elevated temperature. (See discussion of Manufacturer D 4008 $I_{1H}$ failures, Section 9.2, for explanation of this failure mechanism.) One Lot A part failed $V_{\rm IC+}$ at pin 10 (1.6 volts) and at pin 4 (2.0 volts). The high forward voltage was traced to damage at the ohmic contact between the input stripe and the input to $V_{\rm DD}$ protection network. The aluminum was melted and swollen from overheating at the contacts, as illustrated in Figure D41. This indicated that pins 4 and 10 probably had been electrically overstressed. 256X S/N A144 (2000 HRS/250°C) FIGURE D41 - MELTED/SWOLLEN ALUMINUM (ARROW) AT THE PIN 10 OHMIC CONTACT. #### 6.0 4013 DUAL FLIP-FLOP - MANUFACTURER B ### 6.1 I<sub>SS</sub> FAILURES Thirty-eight parts (3 Lot A, 22 Lot B, 13 Lot C) failed during step-stress and accelerated life due to excessive $I_{SS}[17]$ and/or $I_{SS}[18]$ and/or $I_{SS}[19]$ at 25°C. Two parts failed $I_{SS}[17]$ , eight failed $I_{SS}[18]$ , two failed $I_{SS}[19]$ , one failed $I_{SS}[17]$ and $I_{SS}[18]$ , three failed $I_{SS}[17]$ and $I_{SS}[19]$ , four failed $I_{SS}[18]$ and $I_{SS}[19]$ , and 18 failed $I_{SS}[17]$ , $I_{SS}[18]$ , and $I_{SS}[19]$ . The three step-stress failures had been baked and had recovered. The other 35 failures were examined on the curve tracer. The ten diagnostic $\mathbf{I}_{SS}$ parameters developed for the Manufacturer C 4013 shown in Table D19 were measured. Four parts showed no parameter out of tolerance which indicated that the parts had recovered while awaiting analysis. Twelve parts (eight Lot C and four Lot B) exhibited excessive leakage for all ten tests with the clocks low and no leakage for all ten tests with the clocks high. This indicated that the degraded transistor was located in a clock circuit (N2O, N22, or P21). The remaining 19 parts displayed ten different patterns of failure, as shown in Table D11. These parts would required a diagnostic matrix to analyze. The matrix developed for the Manufacturer C 4013, Figure D24, could not be used for the Manufacturer B 4013 because the circuit designs are completely different. Since there were too few parts per lot/per failure pattern and since some of the parameters in six of the parts had recovered, it was decided not to develop a diagnostic matrix for these random failures. Consequently, only the 12 parts with a degraded clock transistor were analyzed in detail. All other parts were leak tested, baked, and delidded for examination only. 6.1.1 $I_{SS}$ Failures Degraded Clock Transistor - $I_{SS}$ of the 12 parts with a degraded clock transistor ranged from 1 to 300 $_{\mu}$ A. In all eight Lot C parts and in two of the Lot B parts the leakage was associated with F/F2. In the other two Lot B parts, the leakage was associated with F/F1. The leakage was TABLE D11 - PATTERNS OF ISS FAILURE BASED ON CURVE TRACER TESTS | LOT- | TIME OF | | | | | | | 1 <sub>SS</sub> | TE: | ST | NUMB | ER | | | | |------------------|-----------------|------------------------------|------------------|-----------|-----|------------|-----|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|--| | TEMP | FAILURE | S/N | FL1P-F | LOP | 1 | 2 | | 4 | <u>5</u> | 6 | <u>7L</u> | <u>7H</u> | <u>8L</u> | <u>8</u> H | | | A-250°<br>B-250° | 250<br>1K<br>4K | A133<br>B135<br>B105<br>B121 | 1<br>1<br>1<br>2 | | | | | | X<br>X<br>X | | | X<br>X<br>X | | X<br>X<br>X | | | C-250° | 120<br>250 | C104<br>C113 | 1+2 | | | | | | X | | | X | | X | | | A-225°<br>B-250° | 2K<br>6K<br>2K | A225<br>A183<br>B91 | 1+2<br>1+2 | | XXX | | | X<br>X<br>X | X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | | | | | | 1+2 | | עא | | | X | | | X | • | Α | | | | B-250° | 4 | B94<br>B142 | 1 2 | | | X<br>X | X | | X | X | | X | | X | | | B-250° | 2K | B154 | 1 | | | | Ø | X | | X | X | X | | | | | C-250° | 120 | C75 | 1 | | X | | | | | | X | | | | | | B-225° | 64 | B201 | 1 | | Ø | <b>(X)</b> | (X) | | | | X | X | | | | | B-250° | 4K | B124 | 2 | | | | | | | | X | X | | | | | 8-250° | 4 | B141 | 2 | | | X | | X | | | X | X | X | X | | | B-250° | 6K | B101 | 1 | | | | X | | | X | | | | | | | B-250° | <b>4</b><br>6K | B153<br>B103 | 1<br>1<br>2 | | כו | | X | X<br>X | | X | x | X | x | x | | | B-250° | 4K<br>6K | B114 ar<br>B151 | nd B122 | RECOVERED | ) | | | | | | | | | | | | C-250° | 120 | CB5 | | | | | | | | | | | | | | NOTES: X = IN EXCESS OF 14A DURING THE CURVE TRACER BENCH TEST. [] = STANDARD SPECIFIED TEST (I<sub>SS</sub> [17],[18],[19]) IN EXCESS OF 14A DURING ELECTRICAL PARAMETER MEASUREMENT. traced to excessive $I_{DSS}$ in n-channel transistor N2O or N22 of the clock circuit. $I_{\mbox{DSS}}$ was channeled, as illustrated in Figure D42, and the drainto-source leakage could be pinched off by applying a negative voltage from gate to source. The leakage would drift at room temperature. Application of a positive gate voltage for a few minutes would cause $I_{\text{DSS}}$ to increase about one order or magnitude and negative gate voltage stress would cause $I_{\text{DSS}}$ to decrease to within specification. These findings indicate that the gate oxide contained highly mobile positive charges. During life test, zero volts had been applied across the gate oxide of N2O and N22 (their body, source, and gates were grounded). Thus, it does not appear that the charge accumulation resulted from conventional charge migration through the gate oxide. This n-channel transistor failure mode has been observed and investigated during previous high-temperature accelerated life tests conducted by this laboratory for NASA and for RADC. In both instances, the instability was attributed to moisture that had accumulated in the package due to cracked glass seals [1] or due to outgassing of epoxy die attach material [2]. However, the Manufacturer B 4013 utilizes eutectic die attach and leak tests of the 12 parts disclosed that all but two were hermetic. Possibly, the Manufacturer B 4013 had developed the onset of cracks such as those that had occurred in the Manufacturer B 4001 and moisture was drawn into the cavity by a package breathing phenomenon. <sup>[1]</sup> G. M. Johnson, "Voltage Stress Effects On Microcircuit Accelerated Life Test Failure Rates", NASA Contract NAS8-31177, July, 1976. <sup>[2]</sup> G. M. Johnson, "Evaluation of Microcircuit Accelerated Test Techniques", RADC-TR-76-218, July, 1976, A029757. V<sub>DS</sub> S/N C54 (250 HRS/250°C) FIGURE D42 - I<sub>DSS</sub> CHARACTERISTIC OF N20 OF F/F2. V<sub>R</sub> = 2 VOLTS/DIV. S/N A185 (6000 HRS/225°C) FIGURE D43 - REVERSE I-V CHARACTERISTIC OF D3 OF PIN 5. Random and Recovered I<sub>SS</sub> Failures - The remaining 26 parts were leak tested and baked as necessary. The results of these tests are shown in Table D12. The parts were baked for 24 hours at 250°C, then retested. Any part that failed after this bake was delidded and baked for 72 more hours at 250°C. The table shows the final results after all bakes. Each part was delidded and microscopic examination of the interior and the die disclosed no visible anomaly in any part. The results of the bakes indicated that there were possibly 14 different failure patterns in the 19 failed parts rather than the original suspected ten categories. However, since the 19 parts were not analyzed in detail, all parts are shown in only two failure categories, bake recoverable (surface instability) and non-bake recoverable, on the failure summary tables. ### 6.2 I<sub>IL</sub> FAILURE One Lot A part exhibited excessive (285 nA) $I_{IL1}$ (all inputs together) that was traced to pin 5, the data input of F/F1. The leakage was caused by a degraded input to $V_{DD}$ protection diode, D3. D3 displayed a channeled reverse characteristic, as shown in Figure D43, and the leakage was recoverable. Pin 5 had been grounded during life test, thus, D3 had been reverse biased. Therefore, the degradation was attributed to a charge separation mechanism in the fringing field of the junction caused by ionic contamination in or on the passivation layers. ## TABLE D12 - RESULTS OF THE LEAK TESTS AND BAKES OF THE 26 PARTS NOT ANALYZED IN DETAIL ### LEAK TEST RESULTS (P=PASSED, F=FAILED) | <u>S/N</u> | FINE | GROSS | RESULTS OF UNPOWERED BAKES | |----------------------------------------------|------------------|------------------|-----------------------------------------| | A133<br>B135<br>B105<br>B121<br>C104<br>C113 | P<br>P<br>P<br>P | P<br>F<br>F<br>P | WORSE<br>RECOVERED | | A225<br>A183<br>B91 | P<br>P<br>P | P<br>P<br>P | RECOVERED<br>WORSE<br>RECOVERED | | Б94<br>Б1 <b>4</b> 2 | F<br>P | P<br>P | NC CHANGE<br>RECOVERED | | B154 | Р | Р | RECOVERED | | C75 | Р | Р | NO CHANGE | | B201 | Р | Р | NO CHANGE | | B124 | Р | Р | RECOVERED | | B141 | Р | Р | NO CHANGE | | B101 | Р | F | RECOVERED | | B153<br>B103 | P<br>P | P<br>F | WORSE<br>RECOVERED | | B114<br>B122<br>B151<br>C85 | Р<br>Р<br>Р | P<br>P<br>F<br>P | (RECOVERED AWAITING ANALYSIS) | | B45<br>B34<br>C35 | P<br>P<br>P | Р<br>Р | (BAKED AND RECOVERED AFTER STEP STRESS) | #### 7.0 4017 DECADE COUNTER/DIVIDER - MANUFACTURER D ### 7.1 I<sub>SS</sub> FAILURES One hundred seventy-nine (179) parts (72 Lot A, 59 Lot B, and 48 Lot C) failed $I_{SS}$ [14] (inputs low) and/or $I_{SS}$ [15] (inputs high) during stepstress and accelerated life. Of these, twenty-eight (28) parts had first failed $I_{SS}$ , $V_{OH2}$ , or $V_{OL2}$ , at +125°C or -55°C only, were left on test, and eventually failed $I_{SS}$ at 25°C. Therefore, for purposes of statistical analysis and failure categorization these parts were considered as 25°C $I_{SS}$ failures at the time of the 25°C failure. Because the two specified $I_{SS}$ tests do not give sufficient information about the part to troubleshoot or even categorize these failures, the $I_{SS}$ leakage of each part was examined on a curve tracer while applying all combinations of inputs and while manually stepping through a counting sequence. The results of these tests, shown in Table D13, disclosed that there were 15 types of failures (the table lists only 166 parts because 9 Lot C step-stress failures had been baked and had recovered and because 4 life test failures had recovered while awaiting analysis). These patterns were not always clear cut since many of the parts displayed varying amounts of leakage during the majority of combinations of input conditions and counts. Such parts were listed according to the pattern which showed the greatest amount of constant leakage. Because of the complexity of the device, it was evident that all 15 failure types could not be fully investigated within the scope of this program. Consequently only the first six types of failure, representing 83% of the total $I_{SS}$ failures, were investigated in detail. The 4017 consists of five master/slave flip-flops (F/F0 through F/F4) connected as a Johnson counter through transmission gates. It also contains a gating circuit between F/F1 and F/F2, a carry-out inverter, and ten output NOR gates. The type 6 failures showed excessive current only when outputs "0" and "1" were high, which indicated that the problem was located at the "0" and "1" # TABLE D13 - RESULTS OF CURVE TRACER TROUBLESHOOTING OF THE ISS FAILURES | FAILURE | EATLUDE DATTON | | TITY OF P | | |---------|-------------------------------------------------------------------|-------|-----------|-------| | TYPE | FAILURE PATTERN | Lot A | Lot B | Lot C | | 1 | $I_{SS}$ GREATEST WITH 0, 1, 2, 3, 4 HIGH (C <sub>OUT</sub> HIGH) | 0 | 5 | 39 | | 2 | 1 <sub>SS</sub> GREATEST WITH 7, 8, 9, 0, 1 HIGH | 37 | 13 | 0 | | 3 | I <sub>SS</sub> GREATEST WITH 9, 0, 1, 2, 3 HIGH | 5 | 1 | 0 | | 4 | I <sub>SS</sub> GREATEST WITH 6, 7, 8, 9, 0 HICH | 2 | 15 | 0 | | 5 | I <sub>SS</sub> GREATEST WITH 8, 9, 0, 1, 2 HIGH | 4 | 5 | 0 | | 6 | 1 <sub>SS</sub> GREATEST WITH 0 AND 1 HIGH | 12 | 11 | 0 | | 7 | $I_{SS}$ GREATEST WITH 5, 6, 7, 8, 9 HICH ( $C_{OUT}$ LOW) | 3 | 0 | 0 | | 8 | I <sub>SS</sub> GREATEST WITH 1, 2, 3, 4, 5 HIGH | 0 | 1 | 0 | | 9 | 1 <sub>SS</sub> GREATEST WITH 1 HIGH | 1 | 0 | 0 | | 10 | 1 <sub>SS</sub> GREATEST WITH RESET HIGH | 1 | 0 | 0 | | 11 | 1SS GREATEST WITH CLOCK HIGH | 1 | 1 | 0 | | 12 | ISS GREATEST WITH ALL COMBINATIONS OF INPUTS | 0 | 1 | 0 | | 13 | OUTPUTS 3 AND 7 DON'T SWITCH | 0 | 1 | 0 | | 14 | COUNT STOPS AT 4 | 1 | 0 | 0 | | 15 | RANDOM PATTERNS | _2 | 4 | 0 | | | | 69 | 58 | 39 | output pins or in their NOR gates. The other five types of failure occurred only during a specific counting sequence. The possible locations of the leakage were determined from the diagnostic diagram shown in Figure D44. The diagram contains the states of the outputs of the master and the slave sections of each flip-flop, the output of the $C_{O(1)}$ inverter, and the output of the gating circuit during the counting sequence. By comparing the pattern of $I_{cc}$ during counting to the pattern of logic states in the diagram, the suspect stages could be pin-pointed. The type 1 failures showed the greatest leakage when "0" through "4" were high, specifically during transitions listed in Figure D44 beneath the diagnostic diagram. The pattern indicated that the leakage was located in the $C_{OUT}$ inverter or the slave of F/F4. The type 2 failures displayed the most leakage when "7" through "1" were high as shown in Figure D44, indicating that the leakage was located in the gating circuit or the slave of F/F1. Likewise, the types 3, 4 and 5 failures were indicative of leakage in the slave of F/F3, the slave of F/F0, and the slave of F/F2, respectively. 7.1.1 Type 1 Failures - Every Lot C part that failed during lot acceptance (39 parts) and five Lot B parts exhibited excessive $I_{SS}$ due to leakage in the $C_{OUT}$ inverter or the slave of F/F4. The leakage was very high, ranging into the tens of milliamperes. All of the Lot C parts had exhibited $V_{OH1}$ and $V_{OH2}$ parametric failures at pin 12 ( $C_{OUT}$ ) due to the high leakage and this indicated that the leakage was located in the $C_{OUT}$ stage rather than the F/F4 slave. Also, all of the Lot C parts exhibited $V_{OH1}$ and $V_{OH2}$ parametric failures at pin 11 ("9") and many of the parts also exhibited excessive leakage during count "9", which indicated that the Lot C parts also contained leakage in the pin 11 output NOR gate. ## OUTPUT STATE OF EACH STAGE (H=HIGH, L=LOW) CLOCK: 0 1 2 3 4 5 6 7 8 9 0 | SI | TAGE | | |----|------|--| | | | | F/FO - MASTER - SLAVE **HHLLLLLLLLLLHHHHHHHHH** F/F1 - MASTER LLHHHHHHHHHH - SLAVE LHHHHHHHH F/F2 - MASTER LLHHHHHHH - SLAVE F/F3 - MASTER - SLAVE H H H H H H H L LLLLLLLHHHH F/F4 - MASTER SLAVE HHHHHHHHHHLLLLLLLLLLLHHCOUT INVERTER **HHHHHHHHHLLLLLLLLL** GATING CIRCUIT **####** #### FAILURE TYPE TYPE 1: **X X X X X X X X X** X TYPE 2: X X X X X X X X XXXX TYPE 3: FAILURE X X X X X X X XXXX SYMPTOMS TYPE 4: X X TYPE 5: **x x x x x x** X X X X X $X=I_{SS}$ GREATEST DURING THESE TRANSITIONS FIGURE D44-1 CS DIAGNOSTIC DIAGRAM FOR THE MANUFACTURER D 4017 Analysis of these parts established that the high leakage was due to excessive $I_{DSS}$ in N-channel transistor N17 of the $C_{OUT}$ inverter (all parts) and N-channel transistor N2O of the "9" NOR gate (most of the parts). $I_{ m DSS}$ of N17 and N20 were channeled, as illustrated in Figures D45 and D46, and the drain to source leakage could be pinched off by applying a negative voltage from gate to source. In each case, the leakages were bake recoverable. These findings indicated that the high $I_{DSS}$ was due to inversion of the channel region caused by the accumulation of a net positive charge at the gate oxide/silicon interface. During life test, the gate, drain, and source-body of N2O were low and the gate and source-body of N17 were low. Since there was no applied field across the gate oxides of N2O or N17, the charge accumulation could not have resulted from conventional cation drift through the gate oxide. An identical n-channel transistor failure mode in a Manufacturer D CMOS device has been observed and investigated during a previous high temperature accelerated life test conducted for RADC by this laboratory [1]. In this instance, the instability was attributed to moisture that had accumulated in the package due to outgassing of the epoxy die attach material used by Manufacturer D. Since the Manufacturer D 4017 also uses epoxy die attach, it is suspected that these failures may also have been caused by outgassing. 7.1.2 Type 2 Failures - Thirty-seven (37) Lot A parts and thirteen (13) Lot B parts showed greatest leakage during counts "7" through "1" indicating that the leakage was located in the F/F2 input gating circuit or the slave of F/F1. Analysis of these parts established that the leakage was due to excessive $I_{\rm DSS}$ in p-channel transistor P26 of the gating circuit. P26 exhibited a channeled reverse characteristic, as illustrated in Figure D47, nominal threshold voltage, and the drain-source leakage could not be pinched off with positive gate-source voltage. These findings indicated that P26 contained a degraded drain junction. The degradation was bake reversible indicating a <sup>[1]</sup> G. M. Johnson, "Voltage Stress Effects on Microcircuit Accelerated Life Test Failure Rates", NASA Contract NASS-31177, July 1970. $\mathbf{I}_{\mathrm{DSS}}$ $I_{\text{DSS}}$ V<sub>D-S</sub> S/N C82 (120 HRS/250°C) FIGURE D45 - IDSS CHARACTERISTIC OF N17 OF THE COUT INVERTER. V<sub>D-S</sub> S/N C82 (120 HRS/250°C) FIGURE D46 - I<sub>DSS</sub> CHARACTERISTIC OF N20 OF THE "9" OUTPUT STAGE. ${\rm I}_{\rm DSS}$ V<sub>D-S</sub> S/N A193 (1000 HRS/225°C) FIGURE D47 - I<sub>DSS</sub> CHARACTERISTIC OF P26. 4UX S/N A212 (500 HRS/225°C) FIGURE D48 - EXAMPLE OF THE CONDITION OF FIGURE D48 - EXAMPLE OF THE CONDITION OF THE DIE AFTER PARTIAL GLASS-IVATION ETCH. surface related mechanism. During life test, the drain junction of P26 was reverse biased (P26 was "off"), thus the degradation was probably caused by mobile ions in the passivation which separated in the fringing field of the reverse biased junction. 7.1.3 Type 3,4 and 5 Failures - Eleven (11) Lot A parts and twenty-one (21) Lot B parts exhibited $I_{SS}$ patterns that, in terms of greatest leakage, indicated that the leakage was located in the slave section of F/F0, F/F2, or F/F3. However, the patterns in these parts were almost always ambiguous due to overlapping of patterns, and due to the presence of other leakages within the part. For example, S/N221 exhibited the pattern shown in Table D14 in the "initial test" column. $I_{\varsigma\varsigma}$ was a constant (30 $\mu A$ ) during counts "6" through "O", indicative of leakage in the slave of F/FO. $I_{SS}$ also was appreciable and was fluctuating during counts "1" through "5", indicating that there were several other leakage sites within the circuit. Also, the Icc values drifted with time and applied bias of room temperature. The second and third columns (1st retest and 2nd retest) of Table D14 shows the values of $I_{cc}$ of S/N B221 after two one-minute intervals of applied bias. Because the patterns were ambiguous and because they were not repeatable, it was not possible to externally pin-point the leaky transistors or to establish the component values of the leakages with any certainty. Die level probing of representative samples of these type failures to isolate the leakages was unsuccessful. The glassivation layer on these parts would etch unevenly, as illustrated in Figure D48, and as a result the glassivation on the interior of the die was removed before the glass on the periphery of the die. The transistors of interest were located close to the periphery, but before they could be completely exposed for probing the interior transistors were undercut and severely degraded making quantitative and qualitative investigation of $I_{\varsigma\varsigma}$ impossible. It was suspected that the uneven etching was caused by uneven distribution of phosphorous in the glassivation, but it is not known whether the glassivation problem had contributed to the failure of these devices. Because of the difficulties encountered, this group of failures was not investigated further. # TABLE D14 - I<sub>SS</sub> VALUES OBTAINED DURING CURVE TRACER TESTS OF S/N B221 | COUNT | CLOCK STATE | I <sub>SS</sub> (microamperes) | | | | | | |-------|-------------|--------------------------------|------------|------------|--|--|--| | | | INITIAL TEST | 1st RETEST | 2nd RETEST | | | | | 0 | Н | 30 | - | - | | | | | | L | 30 | - | - | | | | | 1 | Н | 20 | 200 | 250 | | | | | | Ł | 8 | 150 | 200 | | | | | 2 | Н | 18 | 160 | 210 | | | | | | L | 5 | 110 | 150 | | | | | 3 | Н | 18 | 150 | 180 | | | | | | L | 5 | 100 | 130 | | | | | 4 | Н | 18 | 130 | 150 | | | | | | L | 4 | 80 | 100 | | | | | 5 | н | 15 | 50 | 70 | | | | | | L | 2 | 10 | 20 | | | | | 6 | Н | 30 | 160 | 180 | | | | | | L | 30 | 130 | 140 | | | | | 7 | Н | 30 | 200 | 220 | | | | | | L | 30 | 180 | 200 | | | | | 8 | Н | 30 | 240 | 250 | | | | | | L | 30 | 200 | 230 | | | | | 9 | Н | 30 | 250 | 280 | | | | | | L | 30 | 230 | 260 | | | | | 0 | Н | 30 | 300 | 300 | | | | | | L | 30 | 300 | 340 | | | | All remaining parts were baked and recovered, thus these failures could be at least categorized as surface related failures. 7.1.4 Type 6 Failures - Twelve (12) Lot A and eleven (11) Lot B parts exhibited excessive $I_{SS}$ whenever "0" and "1" were high. Also, most of these parts exhibited $V_{OL}$ and $V_{OH}$ high failures and timing errors associated with these two outputs and other outputs as well. The failures were traced to high resistance shorts between adjacent pins. Each part contained a resistive short (ranging from 2K ohms to 100K ohms) between pin 3 ("0") and pin 2 ("1"). Some parts also contained a short between pins 12 ( $C_{OUT}$ ) and 13 (Inhibit) or pins 11 ("9") and 12 or pins 16 ( $V_{DD}$ ) and 1("5"). The shorts were caused by a trail of conductive dendritic growth bridging between the internal deposited package lead frames as illustrated in Figures D49 through D51. The growth was located on the surface of the ceramic and usually emanated from an obvious residue on the edge of the frame. The growth always occurred between a pin that had been positively biased and a pin that had been grounded during life test indicative of electrolytic reaction. SEM x-ray analysis of a failure site, Figure D52, disclosed that the growth was composed of nickel (from the lead frame), as shown in Figure D53, and that the residue contained phosphorous and chlorine as shown in Figure D54. These findings indicated that a chemical residue had been left in the package during manufacturing and this, combined with the applied bias (and possible moisture from outgassing of the die attach epoxy), caused an electrolytic reaction to occur that resulted in migration of nickel across the surface of the ceramic. 7.1.5 Type 7 Through 15 Failures (Not Analyzed in Detail) - These 17 parts were baked and $I_{SS}$ of all but one part recovered. Fine and gross leak tests of the parts disclosed no loss of hermeticity in any part. These 17 bake recoverable parts, along with the 4 life test failures that had recovered while awaiting analysis, are listed together as surface-related failures on the analysis summaries. S/N A72 (500 HRS/250°C) 19X FIGURE D49 - INTERIOR OF THE PACKAGE SHOWING DENDRITE GROWTH (A) BETWEEN PINS 2 AND 3 AND BETWEEN PINS 12 AND 13, THE RESIDUE ON PINS 3 AND 12 (B), AND THE BIAS ON EACH PIN DURING LIFE TEST. (+ : +15 VOLTS, - = GROUND). 80X S/N A72 (500 HRS/250°C) FIGURE D50 - CLOSE-UP OF THE GROWTH BETWEEN PINS 12 AND 13. 256X S/N A72 (500 HRS/250°C) FIGURE D51 - CLOSE-UP OF THE GROWTH BETWEEN PINS 2 AND 3. 80X S/N A112 (500 HRS/250°C) FIGURE D52 - CLOSE-UP OF THE GROWTH AND RESIDUE IN THE PART EXAMINED USING SEM X-RAY ANALYSIS SHOWING THE AREAS SCANNED (ENCIRCLED). FIGURE D53 - X-RAY SPECTRUM OF THE DENDRITE GROWTH (AREA "A" OF FIGURE D52). FIGURE D54 - X-RAY SPECTRUM OF THE RESIDUE (AREA "B" OF FIGURE D52). V<sub>IH</sub> (2 VOLTS/DIV.) S/N A273 (260°C STEP) FIGURE D55 - EXAMPLE OF PIN 13 I<sub>IH</sub> I-V CHARACTERISTIC. #### 7.2 I<sub>IH</sub> [1] FAILURES - DAMAGED INPUT DIODE Eight (8) Lot A parts and fourteen (14) Lot B parts failed due to excessive $I_{IH}$ [1] current at pin 13, the clock inhibit, during step-stress and accelerated life. The failed values ranged from 17 nA to 13 $\mu$ A. The leakage was always exponential, as illustrated in Figure D55, and was not bake recoverable, which was indicative of a bulk-related mechanism. The leakage was traced to a degraded input protection diode, D6, between pin 13 and $V_{\text{CC}}$ . In instances where the leakage was in the nanoampere range, the diode contained no discernible damage or defect as illustrated in Figure D56. In instances where the leakage was in the microampere range, the diode contained visibly burned or swollen metallization at the cathode ohmic contact as illustrated in Figure D57. The damage indicated that the degradation was caused by excessive current through D6. During life test, pin 13 and $V_{\varsigma\varsigma}$ were connected to ground, thus no current should have flowed through D6 at elevated temperature. However, the other two inputs, pins 14 and 15, were connected to $V_{\mathrm{DD}}$ (+15 volts) during life test and in no instance did a pin 14 or a pin 15 sustain any damage. This suggested that the damage was related to life test conditions and not the result of an external overstress that occurred during handling or testing of the parts. A possible explanation was that the external connection between the $V_{\varsigma\varsigma}$ lead and ground opened at elevated termperature. With $V_{\varsigma\varsigma}$ open, the entire device current would flow to ground via D6 and pin 13. Experiments disclosed that the device current under these conditions (open ${\rm V}_{\rm SS}$ and elevated temperature) was excessive (due to a latch-up effect) and of sufficient magnitude to damage D6. Continuity checks of the life test chassis disclosed open $V_{\varsigma\varsigma}$ solder joints associated with the parts that had failed $I_{ m IH}$ [1], thus confirming the suspected cause of failure. 490X S/N A273 (260°C STEP) FIGURE D56 - DIODE D6 (ARROW) AFTER SILICON ETCH. 256X S/N B162 (250 HRS/225°C) FIGURE D57 - EXAMPLE OF DAMAGED D6 CATHODE OHMIC CONTACT (ARROW). ### 7.3 $I_{IL}$ [4] FAILURES - CHANNELED INPUT DIODE One Lot A and one Lot B part failed due to excessive $I_{IL}$ [4] current (22 nA and 47 nA, respectively) at pin 13 during 225°C life. The leakage was channeled and bake recoverable indicative of a surface instability mechanism. During life test, pin 13 was grounded, which reverse biased the input diodes to $V_{DD}$ , D4 and D5. Therefore, the degradation was attributed to ionic contamination in the passivation which separated in the fringing field of the reverse biased junction and inverted the underlying silicon. #### 8.0 4017 DECADE COUNTER/DIVIDER - MANUFACTURER A ### 8.1 I<sub>SS</sub>, I<sub>IH</sub>, OR V<sub>OH2</sub> FAILURES - PIN-PIN SHORTS (Pb PRECIPITATION) During accelerated life, thirteen (13) Lot A and ten (10) Lot B parts failed $I_{SS}$ , $I_{IH}$ , $I_{II}$ , or $V_{OH2}$ due to high resistance (kilohn to megohm), sometimes intermittent, shorts between adjacent package leads. A complete summary of the location of the short in each part and the resultant parametric failures is presented in Table D15. Eleven parts contained a short between pin 13 (clock enable) and pin 14 (clock). The pins 13-14 shorts resulted in $\rm I_{IH}$ [1] and $\rm I_{IH}$ [2] failures, ranging from 33 nA to 1 mA, since one pin is connected to $\mathrm{V}_{\mathrm{DD}}$ and the other to $\mathrm{V}_{\mathrm{SS}}$ during measurement of $I_{TH}$ . Two parts contained a short between pin 12 ( $C_{OHT}$ ) and pin 13. The pins 12-13 shorts resulted in I $_{ m IL}$ [4] failures, 14 and 39 nA, since pin 13 is connected to $V_{SS}$ and pin 12 is high during measurement of $I_{II}$ [4]. Ten parts contained a short between pin 9 (count "8") and pin 8 ( $V_{SS}$ ). The pins 9-8 shorts resulted in $V_{OH2}$ failures at pin 9, ranging from 14.977 to 14.642 volts, because the short loaded the output during measurement of $V_{OH2}$ . The shorts resulted in $I_{SS}$ [14] (all inputs low) failures, ranging from 25 to 469 nA, because pin 9 may be high during measurement of $I_{cc}$ [14] (low). The shorts were traced to lateral trails of conductive dendrite growth in the glass seal, bridging between adjacent package pins as illustrated in Figure D58. The growth was identical to that which occurred in the Manufacturer A 4001 package and was attributed to Pb reduction and precipitation as described in Section 3.3. The Manufacturer A 4017 package is identical to the 4001 package, therefore, the 4017 failures were likewise attributed to Pb dendrite growth. 8.2 $V_{OH2}$ FAILURES - CATION DRIFT Seven (7) Lot A parts and one (1) Lot B part failed $V_{OH2}$ at pin 1 (3 parts), pin 3 (1 part), pin 6 (3 parts), or pin 7 (1 part) during accelerated #### TABLE D15 - SUMMARY OF FAILURES DUE TO PIN-PIN SHORTS 40X S/N A203 (2000 HRS/225°C) FIGURE D58 - CROSS-SECTION OF THE PACKAGE SHOWING THE DENDRITE GROWTH (ARROW) BETWEEN PINS 8 AND 9. $V_{DRAIN-SOURCE}$ ( $V_{GS}$ = 0V) S/N A141 (500 HRS/250°C) FIGURE D59 - EXAMPLE OF A CHANNELED I<sub>DSS</sub> CHAR-ACTERISTIC OF N19 OF PIN 1. life. The failed values ranged from 14.987 to 14.120 volts. The low $V_{\rm OH2}$ was traced to loading of the output caused by excessive leakage (7 µA to 2.3 mA) in the n-channel output transistor, N19, that is off during the $V_{\rm OH2}$ test. N19 displayed a channeled $I_{\rm DSS}$ characteristic, as illustrated in Figure D59, and the leakage was bake recoverable, indicative of a surface related mechanism. In most instances, the drain-source leakage could be pinched off by the application of negative gate-source voltage. This indicated that the leakage was due to inversion of the channel caused by the accumulation of a net positive charge at the gate oxide/silicon interface. During life test the pins 1, 6, and 7 N19 transistors were "on" ("5", "7", and "3" were low), thus the charge accumulation in these transistors was probably caused by cation drift through the gate oxides. The pin 3 N19 transistor was "off" during life test ("0" was high), thus the failure of this transistor was probably caused by charge separation in the fringing field of the reverse biased drain junction. ### 8.3 MISCELLANEOUS $I_{SS}$ FAILURES - SURFACE INSTABILITY Twelve (12) Lot A, one (1) Lot B, and one (1) Lot C parts failed I<sub>SS</sub> [14] and/or [15] during step-stress or life test due to surface related mechanisms. The results of curve tracer troubleshooting of these 14 parts, in the manner described in Section 8.1.0, is presented in Table D16. The step-stress failure had been baked and had recovered, and 4 parts had recovered while awaiting analysis. The other 9 parts exhibited 8 different types of failures; consequently, these 9 random failures were not analyzed in detail. All 9 parts were baked and every part recovered. Fine and gross leak tests of these parts disclosed no loss of hermeticity and microscopic examination of their interiors revealed no discrepancy. Thus, these 14 failures were classified as surface related and the exact failure mode, mechanism and cause was not established. TIBLE D16 - RESULTS OF CURVE TRACER TROUBLESHOOTING OF THE ISS FAILURES | CATHURE DATTERN | QU | - 1 A T K | 100 8 | | | | |-----------------------------------------|-------------|---------------|---------------|---------------|---------------|-------| | FAILURE PATTERN | STEP-STRESS | 250°C | 225°C | 125°C | 250°C | 250°C | | ISS GREATEST WITH 7, 8, 9, 0, OR 1 HIGH | 0 | 0 | 0 | 1 | 0 | 0 | | 2, 3, 4, 5, OR 6 HIGH | 0 | 0 | 0 | 0 | 0 | 1 | | 5, 6, 7, 8, 9, OR O HIGH | 0 | 1 | 0 | 0 | 0 | 0 | | 0, 1, 2, 3, 4, 6, 7, 8, OR 9 HIGH | 0 | 0 | 0 | 0 | 1 | 0 | | 9, 0, 1, OR 2 HIGH* | 0 | 1 | 0 | 0 | 0 | 0 | | ANY OUTPUT HIGH | 0 | 1 | 1 | 0 | 0 | 0 | | RESET HIGH | 0 | 0 | 1 | 0 | 0 | 0 | | RESET LOW | 0 | 1 | 0 | 0 | 0 | , | | ISS RECOVERED WHILE AWAITING ANALYSIS | 0 | 1 | 3 | 0 | 0 | 0 | | I <sub>SS</sub> RECOVERED AFTER BAKING | 1 | <u>0</u><br>5 | <u>0</u><br>5 | <u>0</u><br>1 | <u>0</u><br>1 | 0 | <sup>\*</sup>COUNT 8 IS STUCK HIGH DURING THESE COUNTS. #### 9.0 4008 FOUR BIT FULL ADDER - MANUFACTURER D #### 9.1 I<sub>SS</sub> FAILURES One hundred-fourteen (114) parts (58 Lot A, 54 Lot B, and 2 Lot C) failed due to excessive $\mathbf{I}_{SS}$ during accelerated life and lot acceptance. Each part failed from 2 to 28 of the specified 28 $I_{\varsigma\varsigma}$ tests, and there were no distinct patterns by which to categorize the failures. The 28 $I_{\varsigma\varsigma}$ tests were of no use in troubleshooting the parts to isolate the leakage to a specific transistor(s) within the part. This was because the 4008 contains nine inputs and therefore a total of 512 (29) combinations of inputs conditions would be necessary to completely isolate any leakage in the part. The specified $I_{cc}$ tests represent only a random selection of 28 of these combinations. Examination of all 28 $I_{SS}$ values (both failed and unfailed) of each part revealed that all 28 values were either failed or high in 91% (104/114) of the parts. This meant that most of the parts either contained a leaky p-well junction or contained multiple leaky transistors (or both). To determine if the parts could possibly contain a single common failure mode, five parts failing all 28 $I_{\text{SS}}$ tests were selected and their p-well junctions were evaluated. The Manufacturer D 4008 contains three p-well diffusions. The diffusions were isolated, probed, and measured in each part. Two of the parts each contained one degraded p-well that accounted for the $I_{\varsigma\varsigma}$ failures displayed by each part. The reverse I-V characteristic of the p-wells was channeled, as illustrated in Figure D60, and was bake recoverable indicative of a surface related mechanism. The other three parts contained no p-well leakage and this indicated that the excessive $I_{\varsigma\varsigma}$ was due to multiple leaky circuit transistors. There was no way to determine externally which of the five parts contained a leaky p-well and which did not. Consequently, the failure categorization and failure modes of these parts could only be established by die level probing of every part. This would be impractical in the case of parts with multiple leaky transistors since the Manufacturer D 4008 contains 168 transistors and external tests could not establish which transistors were leaky. Therefore, the remaining parts were not analyzed in detail. All parts S/N A112 (64 HRS/225°C) FIGURE D60 - EXAMPLE OF THE REVERSE I-V CHARACTERISTICS OF A DEGRADED P-WELL JUNCTION. V<sub>IH</sub> = 2 VOLTS/DIV S/N B33 (200°C STER FIGURE D61 - I<sub>IH</sub> I-V CHARACTERISTIC OF PIN 7 (L/H TRACE) AND PIN 15 (R/H TRACE). 089 A CONTRACTOR OF THE PARTY OF were baked and $I_{SS}$ in each part recovered, therefore all 114 $I_{SS}$ failures were classified as surface instability failures. ### 9.2 $I_{IH1}$ FAILURES - DAMAGED INPUT DIODE During the tests 17 parts (7 Lot A, 9 Lot B, and 1 Lot C) failed due to excessive $I_{IH1}$ ( all inputs together ) that was not bake reversible. Troubleshooting disclosed that each part contained one to three degraded inputs. One part contained a degraded pin 5, six a degraded pin 6, seventeen a degraded pin 7, and four a degraded pin 15. The leakage was always exponential, as illustrated in Figure D61, and ranged from 15 to 6500 nanoamperes. The leakage was traced to a degraded input-to-V<sub>SS</sub> protection diode. Each input of the Manufacturer D 4008 device contains two input-to- $V_{SS}$ diodes, one on either side of the input series resistor. In each instance, only the diode connected directly to the input pin (D18, D21, D24 or D3) was degraded. Examinations of the diodes disclosed no bulk damage, as illustrated in Figure D62. During life test, pins 5, 6, 7, 15, and $V_{SS}$ were connected to ground, consequently no bias was applied across the diodes which had degraded and no current should have flowed through the diodes at elevated temperature. The absence of obvious damage and the fact that the diodes which had failed had had zero applied bias suggested that the degradation might have been due to static discharge during handling or electrical transients during testing. However, the other five inputs of the device, pins 1, 2, 3, 4 and 9 were connected to $V_{\mathrm{DD}}$ (+15 volts) during life test and no instance of this type of degradation occurred at one of these inputs. This indicated that the degradation was related to the life test conditions and not the result of an external overstress. A possible explanation was that the external connection between the $V_{S,S}$ lead and ground had opened at elevated temperature. With ${ m V}_{{ m SS}}$ open, the entire device current would flow to ground by forward biasing the input diodes of the grounded inputs. Experiments showed that the device current at elevated temperature was excessive with $V_{\varsigma\varsigma}$ open (due to a latch-up effect) and of sufficient magnitude to degrade the input dioues not protected by the series resistor (those connected directly to the input). 490X S/N B114 (250 HRS/225°C) FIGURE D62 - P-N JUNCTION (ARROW) OF THE DEGRADED PIN 7-TO-VSS INPUT DIODE (DELINEATED BY SILICON ETCH). Continuity checks of the life test chassis disclosed instances of open $V_{SS}$ solder joints associated with the parts that contained a degraded pin 5, 6, 7 or 15 input, which substantiated the hypothesis. ## 9.3 $I_{IH1}$ OR $I_{IL1}$ FAILURE - CHANNELED INPUT DIODE During accelerated life and lot acceptance, 11 parts (4 lot A, 4 Lot B, and 3 Lot C) failed due to excessive $\mathbf{I}_{\mathbf{IH1}}$ (all inputs together) and 2 parts (1 Lot B and 1 Lot C) failed due to excessive $I_{11,1}$ (all inputs together) that were bake reversible. Troubleshooting established that each part failing $I_{\text{TH1}}$ contained one degraded input. One part contained a degraded pin 1, three contained a degraded pin 2, two contained a degraded pin 3, two contained a degraded pin 4, and one contained a degraded pin 9 (two parts had recovered while awaiting analysis). Of the parts failing $I_{111}$ , one contained a degraded pin 6, the other a degraded pin 7. The leakage was always channeled and ranged from 10 to 370 nanoamperes. The leakage was traced to channeled input protection diodes between the input and ${ m V}_{ m SS}$ in the ${ m I}_{ m IH}$ failures and between the input and $V_{\overline{DD}}$ in the $I_{\overline{IL}}$ failures. During life, pins 1, 2, 3, 4 and 9 were connected to ${ m V}_{ m DD}$ which reverse biased the input-to- ${ m V}_{ m SS}$ diodes. Pins 5 and 6 were grounded which reverse biased the input-to- $V_{\mathrm{DD}}$ diodes. Therefore the reversible degradation was attributed to charge separation in the fringing field of the reverse biased junctions caused by the presence of ionic contamination in or on the passivation layers. #### 10.0 4008 FOUR BIT FULL ADDER - MANUFACATURER C ### 10.1 $I_{SS}$ FAILURES - SURFACE INSTABILITY During accelerated life and lot acceptance, thirty-five (35) parts (26 Lot A, 8 Lot B, and 1 Lot C) failed due to excessive $I_{SS}$ . Each part failed 3 to 28 of the 28 specified $I_{SS}$ parametric tests. The 28 specified tests were of no use in troubleshooting or categorizing these failures, but the pattern of failure in each part did indicate that it would be possible to troubleshoot these failures to some extent if an appropriate method were developed. The 4008 contains four full adder stages (F.A. 1 through F.A. 4) and a high speed parallel carry-out circuit. By evaluating the leakage of each part on a curve tracer using the sequence shown in Table D17, the leakage could be isolated to a particular stage of the device and then narrowed down to a few suspect transistors when the device contained a single leaky transistor or contained one transistor with leakage appreciably greater than the leakage of any other transistor. Tests 1 through 26 were used to getermine if the leakage was located in one of the full adders. If the leakage was located in a full adder the suspect transistor(s) could be determined by evaluating the pattern of leakage using the diagnostic matrix shown in Figure D63. The explanation of the diagnostic matrix is similar to that for the 4013 matrix discussed in section 5.1. If a failure, originally detected in a full adder, did not match a pattern shown in the matrix or if no leakage were detected in any full adder the high speed parallel carry circuit was investigated. Tests 27 through 40 were performed to determine the location of leakage in the high speed parallel carry circuit. The results of curve tracer diagnostic tests of the 35 parts are shown in Table D18. Seven parts had recovered while awaiting analysis and two parts contained multiple random leakages, all of similar value, which could not be deciphered. The other 26 parts exhibited ten types of failure indicating a variety of possible problems. To completely categorize these failures most of # TABLE D17 INPUT LOGIC STATES FOR THE 1SS DIAGNOSTIC TESTS | | | INPUT LO | OGIC STATE | S | | | |-------------------------------------------|------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | | A4 B4 | A <sub>3</sub> B <sub>3</sub> | A <sub>2</sub> B <sub>2</sub> | A <sub>1</sub> B <sub>1</sub> | <u>c</u> 1N | | | TEST NO. | | | | | | POSSIBLE LEAKY TRANSISTORS OR STAGES | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0<br>0 0 | 0 0<br>0 0<br>0 1<br>0 1<br>1 0<br>1 0<br>1 1<br>1 1<br>0 0<br>1 1 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | F. A. #1 | | 11<br>12<br>13<br>14<br>15<br>16 | 0 0<br>0 0<br>0 0<br>0 0<br>0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>0 1<br>0 1<br>1 0 | 1 0<br>1 0<br>1 1<br>1 1<br>0 0<br>1 1<br>0 0 | 0 0<br>1 1<br>0 0<br>1 1<br>0 0<br>0 0 | 0 0 0 0 0 0 | F. A. #2 | | 18<br>19<br>20<br>21<br>22<br>23<br>24 | 0 0<br>0 0<br>0 0<br>0 1<br>0 1<br>1 0 | 1 0<br>1 1<br>1 1<br>0 0<br>1 1<br>0 0 | 1 1<br>0 0<br>1 1<br>0 0<br>0 0<br>0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>0 0 | 0 0 0 0 0 0 | F. A. #3 | | 25<br>26<br>27<br>28<br>29 | 1 1<br>1 1<br>1 0<br>1 0<br>1 0 | 0 0<br>1 1<br>1 0<br>1 0<br>1 0 | 0 0<br>0 0<br>1 0<br>1 0<br>1 1 | 0 0<br>0 0<br>1 1<br>1 0<br>1 1<br>0 0 | 0<br>0<br>0<br>0<br>0 | N20+N21+N22+N23+N24+N26+N27+N28<br>N18+N19+N20+N21+N22+N23+P24+P25+P26+P27<br>N24+N26+N20+N21+N22+N23+P18*(P17+P19)<br>N24+N26+N27*N29+P18+P20 | | 31<br>32<br>33<br>34<br>35 | 1 0<br>1 0<br>1 1<br>1 0<br>1 0 | 1 1<br>1 1<br>0 0<br>1 0<br>1 0 | 0 0<br>1 1<br>0 0<br>1 0<br>0 0 | 0 0<br>0 0<br>0 0<br>0 0<br>1 0 | 0 0 0 0 | N24+N30+N26+P18<br>N24+N30+(N26+N29+N27)+P2C+P18<br>N25+P18<br>P20+P25+P30+P29+P28+N18<br>P21+P25+P30+P29+P27+P28+N18 | | 36<br>37<br>38<br>39<br>40 | 1 0<br>0 0<br>0 0<br>1 0<br>0 0 | 0 0<br>1 0<br>0 0<br>1 0<br>1 1 | 1 0<br>1 0<br>0 0<br>0 0<br>1 1 | 1 0<br>1 0<br>1 0<br>0 0<br>1 1 | 0<br>0<br>1<br>1 | P22+P25+P20+(P29+P28)+N18<br>P23+P25+P24+(P30+P29+F28)+N18<br>P25+P24+P30+N17+N18<br>P25+P30+P29+P27+P20+P21+N18+N17<br>P24+P25+P23+N17+N18 | | | | | | | | | | | 18-61 | |------------------|--------|-----|---|---|------|--------|----------|---|-------| | | Ci | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | INPUT | 8, | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | Aj | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | P1 | | | | | | | | | | | P2 | | | | | | | | | | | N1 | | | | | | - | | | | | N2 | | | | | | | | | | | N1-N2 | | | | | | | | | | | P3 | | | | | | | | | | Γ | P4 | | | | | | | | | | | P3-P4 | | | | | | | | | | | N3 | | | | | | | | | | | N4 | | | | | | | | | | | P5 | | | | | | | | | | | N5 | | | | | | | | | | - | P6 | | | | | | | | | | 8 | P7 | | | | | | | | | | SIST | P6-P7 | | | | | | | | | | LEAKY TRANSISTOR | N6 | | | | | | | | | | E | N7 | 1 | | | | | | | | | AK | P8 | | | | | | | | | | 1.5 | N8 | | | | | | | | | | | P9 | | | | | | | | | | | P10 | | | | | | | | | | | P9 P10 | | | | | | | | | | | N10 | | | | | | | | | | | P11 | | | | | | | | | | | N11 | | | | | | | Ī | | | Ī | P12 | | | | | | | | | | | N12 | | | | | | | | | | | P14 | | | | | | | | | | | N14 | T | | | | | | | | | | P13 | | | | | | T | | | | | N13 | | | | | | | | | | | P15 | i - | | | (A) | 1.00 | 100000 | | | | | N9 | | | | wi.k | . (33) | 71.0vs.0 | | | NOT VALID FOR FULL ADDER 4 FIGURE D63. $I_{SS}$ DIAGNOSTIC MATRIX FOR A FULL ADDER # TABLE D18 - RESULTS OF THE CURVE TRACER DIAGNOSTIC TESTS | | | QUANT | TITY OF I | PARTS | |----------------------------|-------------------------------|----------------|-------------|---------------| | POSSIBLE LEAKY TRANSISTORS | LOCATION OF LEAKY TRANSISTORS | LOT A | LOT B | LOT C | | N6, N7, N9, P8, OR P15 | F. A. 1<br>F. A. 2<br>F. A. 3 | 1<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>0 | | N14 | F. A. 2<br>F. A. 3 | 0 | 1<br>0 | 0 | | P11 | F. A. 1 | 0 | 1 | 0 | | P9, P19 or N11 | F. A. 1 | 5 | 0 | 0 | | N3, N4, or P7 | F. A. 4 | 2 | 0 | 0 | | NI or P3 | F. A. 1 | 1 | 0 | 0 | | P14 | F. A. 2 | 1 | 0 | 0 | | N2O, N21, N22, or N23 | PARALLEL CARRY | 4 | 1 | 0 | | N24 and/or N27 | PARALLEL CARRY | 3 | 1 | 0 | | N17 | PARALLEL CARRY | 1 | 0 | 0 | | P-WELL JUNCTION | • | 0 | 0 | 1 | | MULTIPLE RANDOM | • | 2 | 0 | 0 | | RECOVERED | • | <u>3</u><br>26 | 4 8 | <u>0</u><br>1 | the parts would have to be individually probed and analyzed which was impractical. Consequently only representative examples were analyzed in detail. All other parts were baked and recovered. Analysis of the representative samples disclosed that the most common cause of the high $I_{\text{SS}}$ was excessive $I_{\text{DSS}}$ in an n-channel transistor that was "off" during life test. Five of eight parts investigated contained this failure mode. For example, S/N A234 failed 14 of the 28 specified $I_{\mbox{\footnotesize{SS}}}$ parametric tests (about 80 $\mu\mbox{\footnotesize{A}}$ each) after 1000 hours at 250°C. Curve tracer tests disclosed a leakage of 36 $\mu$ A (partial recovery had ocurred) and external troubleshooting indicated that the leakage was caused by a leaky P9, P10, or N11 in F.A. 1. Die level probing of these transistors established that all of the leakage was confined to N11, the n-channel output transistor of F.A. 1. $I_{DSS}$ of N11 was channeled, as shown in Figure D64, and recovered when the part was baked. During life test N11 was off (the output of F.A. 1 was high) which reverse biased the drain junction of N11. Therefore, the degradation was probably due to charge separation in the fringing field of the reverse biased junctions caused by ionic contaminaton in or on the passivation. Of the other three parts investigated, one contained excessive $I_{DSS}$ in an n-channel transistor that had been "on" during life test, one containd a degraded p-well junction, and one recovered upon delidding. ### 10.2 $I_{SS}$ OR $I_{IL1}$ FAILURES - PIN-HEADER SHORTS (Pb Precipitation) During accelerated life, 8 Lot A and 7 Lot B parts failed $I_{SS}$ , $V_{OH2}$ , $I_{IH1}$ , or $I_{IL1}$ due to high resistance shorts (kilohm to megohm) between pins or between a pin and the header ( $V_{SS}$ ). A complete summary of the location of the short in each part and the resultant parametric failure is presented in Table D19. The shorts were traced to trails of Pb dendrite growth in the glass seal bridging between adjacent package leads or between a package lead and the header. This is the same mechanism that occurred in the Manufacturer A 4001 and 4017 and the Manufacturer C 4013 packages. # 10.3 I<sub>IH1</sub> OR I<sub>IL1</sub> FAILURE - CHANNELED INPUT DIODE During 125°C life, one Lot A part failed $I_{\rm IL1}$ (38 nA) and one Lot B part failed $I_{\rm IH1}$ (29 nA) traced to a degraded input diode. The Lot A part contained a degraded pin 5 input-to-V $_{\rm DD}$ diode (D3) and the Lot B part V<sub>DRAIN-SOURCE</sub> S/N A234 (1000 HRS/250°C) FIGURE D64 - I<sub>DSS</sub> I-V CHARACTERISTIC OF N11. V<sub>R</sub> = 2 VOLTS/DIV S/N A294 (4000 HRS/125°C) FIGURE D65 - REVERSE I-V CHARACTERISTIC OF THE PIN 5 INPUT-TO-V<sub>DD</sub> DIODE (D3). TABLE D19 - SUMMARY OF FAILURE DUE TO PIN-HEADER SHORTS | CELL | S/N | TIME OF FAILURE | FAILED PARAMETER(S) | LOCATION OF SHORT | |---------|------|-----------------|------------------------------------|------------------------| | A-250°C | A163 | 500 HRS | I <sub>IL1</sub> | PIN 5 TO HEADER | | A-225°C | A71 | 2000 | IILI | PIN 15 TO HEADER | | | A73 | i | | P1N 15 | | | A141 | | 1 | PIN 5 | | | A81 | + | | PIN 5 | | | A63 | 4000 | | P1N 15 | | | A83 | | | PIN 5 | | | A142 | <b>\</b> | <b>↓</b> | PIN 6 | | B-250°C | B211 | 250 | IILI | PIN 15 TO HEADER | | B-225°C | B103 | 4000 | IIL1 | PIN 15 TO HEADER | | B-250°C | B171 | 4000 | ISS & IIHI | PIN 7 TO HEADER | | | 8151 | <b>\</b> | ISS. IIH1. & VOH2 | PINS 13 & 15 TO PIN 14 | | B-225°C | B63 | 1000 | ISS & IIHI | PIN 7 TO HEADER | | | B93 | 2000 | 1 <sub>SS</sub> & V <sub>OH2</sub> | PINS 13 & 15 TO PIN 14 | | | B34 | 4000 | ISS. VOHZ. I IHI & IILI | 1 | contained a degraded pin 9 input-to- $V_{SS}$ diode (D18). In each instance the leakage was channeled, as illustrated in Figure D65, and bake recoverable. During life testing, pin 5 was grounded which reverse biased D3, and pin 9 was connected to $V_{DD}$ which reverse biased D18. Therefore, the degradation was attributed to charge separation in the fringing field of the reverse biased junction caused by ionic contamination in or on the passivation layers. #### MANUFACTURER CODES | <u>Manufacturer</u> | <u>Cod</u> e | |------------------------|--------------| | Motorola | Α | | Solid State Scientific | В | | National | С | | RCA | מ | # MISSION of Rome Air Development Center RADC plans and executes research, development, test and selected acquisition programs in support of Command, Control Communications and Intelligence (C3I) activities. Technical and engineering support within areas of technical competence is provided to ESD Program Offices (POs) and other ESD elements. The principal technical mission areas are communications, electromagnetic quidance and control, surveillance of ground and aerospace objects, intelligence data collection and handling, information system technology, ionospheric propagation, solid state sciences, microwave physics and electronic reliability, maintainab lity and compatibility.