Fermi level unpinning of GaSb (100) using plasma enhanced atomic layer deposition of Al₂O₃

A. Ali,¹,a) H. S. Madan,¹ A. P. Kirk,² D. A. Zhao,¹ D. A. Mourey,¹ M. K. Hudait,³ R. M. Wallace,² T. N. Jackson,¹ B. R. Bennett,³ J. B. Boos,⁴ and S. Datta¹

¹Penn State University, University Park, Pennsylvania 16802, USA
²The University of Texas at Dallas, Richardson, Texas 75080, USA
³Virginia Tech, Blacksburg, Virginia 24061, USA
⁴Penn State University, University Park, Pennsylvania 16802, USA

(Received 14 May 2010; accepted 2 September 2010; published online 4 October 2010)

N-type and p-type GaSb metal-oxide-semiconductor capacitors (MOSCAPs) with atomic-layer-deposited (ALD) and plasma-enhanced-ALD (PEALD) Al₂O₃ dielectrics are studied to identify the optimum surface preparation and oxide deposition conditions for a high quality oxide-semiconductor interface. The ALD Al₂O₃/GaSb MOSCAPs exhibit strongly pinned C-V characteristics with high interface state density (Dᵢ) whereas the PEALD Al₂O₃/GaSb MOSCAPs show unpinned C-V characteristics (low Dᵢ). The reduction in Sb₂O₃ to metallic Sb is suppressed for the PEALD samples due to lower process temperature, identified by x-ray photoelectron spectroscopy analysis. Absence of elemental Sb is attributed to unpinning of Fermi level at the PEALD Al₂O₃/GaSb interface. © 2010 American Institute of Physics. [doi:10.1063/1.3492847]

Antimonide based compound semiconductors have gained considerable interest in recent years due to their superior electron and hole transport properties.¹,² Mixed anion InAsₓSb₁₋ₓ quantum-wells (QWs) with high electron mobility are candidates for integration with high hole mobility InₐGa₁₋ₐSb QW for low power complementary logic applications.³ Recently, InAs/AlₐGa₁₋ₐSb heterojunction field effect transistors (H-TFETs) have been proposed for low-power high-performance applications.⁴ Integrating a high quality dielectric is key to demonstrating a scalable metal-oxide-semiconductor QWFET (MOS-QWFET) or H-TFET architecture for low-power logic applications. We hypothesize that an ultrathin GaSb surface layer is more favorable toward high-κ dielectric integration than Alₙ(InGa)₁₋ₙSb barrier layer for the QWFET or AlₙGa₁₋ₙSb channel layer for the H-TFET, as it avoids Al at the interface and the associated surface oxidation. Hence, it is imperative to carefully examine the electrical characteristics of high-κ/GaSb semiconductor interface.

GaSb has a highly reactive surface and on exposure to air it will form a native oxide layer composed of Ga₂O₃ and Sb₂O₃ (2GaSb → Ga₂O₃ + Sb₂O₃). The Sb₂O₃ can further react with the GaSb surface forming elemental Sb and Ga₂O₃ (Sb₂O₃ + 2GaSb → Ga₂O₃ + 4Sb).⁶ Chemical treatments based on HCl are effective in removing native oxides on GaSb.⁶,⁷ Here, we study the effects of HCl treatment on the capacitance-voltage characteristics (C-V) and the surface chemistry of n-type and p-type GaSb(100) MOS capacitors fabricated with both atomic-layer-deposited (ALD) and plasma enhanced ALD (PEALD) Al₂O₃ dielectrics. PEALD was employed to reduce the thermal budget of dielectric deposition, particularly important for antimonide based semiconductors. In this Letter, we demonstrate an unpinned Fermi level in GaSb MOS system with a high-κ PEALD Al₂O₃ dielectric, using temperature resolved admittance spectroscopy and monochromatic x-ray photoelectron spectroscopy (XPS) analysis.

Both n-type and p-type GaSb(100) MOS capacitors were fabricated with high-κ Al₂O₃ gate dielectric. The samples were degreased in acetone and ethanol for 5 min each and rinsed in isopropyl alcohol (IPA). The degrease step was followed by a dip in concentrated HCl (HCl:H₂O = 1:2) for 5 min to remove surface oxides followed by an IPA rinse. GaSb MOS capacitors were fabricated with Al₂O₃ deposited by ALD at 300 °C from trimethylaluminum (TMA) and water or by PEALD at 200 °C from TMA and CO₂.⁸ Pt/Au gate metallization was done using electron beam evaporation after defining gate patterns using optical lithography. Pd/Au backside Ohmic contacts were deposited using electron beam evaporation. No post deposition anneal was done for any of the samples.

Capacitance voltage (C-V) and conductance voltage (G-V) measurements were obtained with HP 4285A precision LCR meter. Figure 1(a) shows the C-V measurements on ALD Al₂O₃/n-GaSb and PEALD Al₂O₃/n-GaSb MOS capacitors. The ALD sample shows weakly pinned C-V characteristics with very fast interface trap density (Dᵢ) response whereas PEALD sample demonstrates good Fermi level modulation. The accumulation side of C-V characteristics for the PEALD sample shows the effect of high Dᵢ near the conduction band (CB) and the negative bias regime shows the effect of inversion response along with a low Dᵢ response. The accumulation side of the admittance data is analyzed using the standard depletion/accumulation model⁹ and the inversion side using an alternative.¹⁰ The circuit model in inversion accounts for the supply of minority carriers through bulk thermal generation and diffusion across the space charge layer along with interface state contribution, which enables accurate modeling of the admittance data in inversion. Figure 1(b) shows C-V characteristics of the ALD Al₂O₃/p-GaSb and PEALD Al₂O₃/p-GaSb samples with HCl treatment for different temperatures. The ALD sample shows strongly pinned C-V characteristics with both accumulation and inversion regimes completely dominated by interface states. For the PEALD sample, there is minimal dispersion of capacitance in accumulation due to less Dᵢ near

⁶Electronic mail: aua176@psu.edu.
Fermi level unpinning of GaSb (100) using plasma enhanced atomic layer deposition of Al2O3
the valence band (VB) whereas the inversion response shows contributions from minority carriers as well as high Dit near the CB. The 200 K C-V shows a clear Fermi level movement from accumulation to depletion for the PEALD sample whereas ALD sample exhibits pinned C-V characteristics. C-V measurements for the n-type (p-type) MOS capacitors were done at 300 and 250 K (300 and 200 K). The reason is that the backside contact (Pd/Au) on GaSb is Ohmic for holes whereas it forms a Schottky barrier for electrons (~0.6 eV Schottky barrier height for electrons due to the Fermi stabilization energy in GaSb being ~0.1 eV from the VB.11 This Schottky barrier gives rise to higher contact resistance for electrons at lower temperatures, which causes frequency dispersion in the accumulation capacitance of the n-type metal-oxide-semiconductor capacitors (MOSCAPs). For the p-type devices this is not a problem as the contacts are Ohmic for holes, and the measurement can be done at very low temperature. Hence, the above measurement temperatures were employed.

Figure 2 shows the conductance contour map \( G/\omega \) of n-type and p-type PEALD samples as a function of gate voltage and small-signal frequency. The V-shaped trajectory of the peak value of conductance, \( G/\omega_{\text{peak}} \), along the frequency axis shows that the Fermi level moves freely on either side of the midgap of GaSb. PEALD Al\(_2\)O\(_3\)/GaSb samples demonstrate an unpinned Fermi level at the interface, even though the Fermi stabilization energy for GaSb is 0.1 eV from the VB.11 The extracted capture cross section values are \( 9 \times 10^{-15} \text{ cm}^2 \) for traps near the VB and \( 8 \times 10^{-19} \text{ cm}^2 \) for traps near the CB, indicating that the traps near the VB are faster than those near the CB. Hence, the conductance plots were done at lower temperature for the p-type samples where the conductance peaks were visible. The capture cross section values are consistent with Ref. 12, where irradiated p-type GaSb showed acceptor type traps near the VB with higher capture cross-section.

Figure 3 shows the monochromatic XPS analysis of the Sb 4d region for the ALD and PEALD samples with HCl treatment.13 All PEALD and ALD samples show presence of Ga-oxides. The ALD samples show no detectable Sb-oxides whereas the PEALD samples have significant Sb-oxides. As
mentioned before, Sb2O3 reacts with GaSb forming Ga2O3 and elemental Sb. The kinetics of this reaction is enhanced at higher temperatures > 200 °C. Enhanced thermal desorption of Sb-oxides are also anticipated at such temperatures. The ALD, which was done at 300 °C, could therefore result in significant formation of elemental Sb, thereby reducing the available Sb2O3. In contrast, the PEALD was done at 200 °C where the reduction is significantly suppressed. The 4d orbital binding energy of elemental Sb is similar to that for GaSb. Hence, due to the Al2O3 thickness, it is difficult to conclude whether the PEALD samples are free from elemental Sb. It is possible that the Fermi level, EF, unpinning for PEALD samples is due to the absence of elemental Sb at the Al2O3/GaSb interface. Further, the absence of water in PEALD, coupled with low thermal budget, leads to a better quality interface. Finally, F was detected in all samples by XPS and is attributed to reactor O-ring decomposition. The role of F remains a topic of investigation. We have also studied the C-V characteristics of GaSb samples with ALD Al2O3 deposited at 200 °C. The C-V characteristics (not shown here) showed better gate modulation (i.e., higher Cmax/Cmin ratio) compared to the 300 °C ALD sample. This is due to the reduced amount of elemental Sb formation at 200 °C. However, the 200 °C ALD sample still exhibits high Dit toward VB side of GaSb, and is inferior to the 200 °C PEALD sample. We also speculate that the oxide anions in the plasma during the PEALD process may more efficiently oxidize the elemental Sb back to Sb2O3.

Figure 4(a) shows the Dit extracted from the n-type and p-type samples. The Dit extracted from the n-type MOSCAP data using the inversion mode model (Ref. 9) is consistent with the analysis on the p-type sample. Figure 4(b) shows the Fermi level movement efficiency of the ALD and PEALD samples. Fermi level movement efficiency is defined as the ratio of the change in the Fermi level at the oxide-semiconductor interface in the presence of Dit to the change in Fermi level without Dit, for a unit applied gate voltage. Mathematically, it can be represented as follows:

$$E_F\text{ movement efficiency } = \frac{1 + C_{\text{dep}}/C_{\text{ox}}}{1 + (C_{\text{dep}} + C_d)/C_{\text{ox}}} \%.$$  (1)

The PEALD sample with HCl pretreatment shows a 90% EF movement efficiency near the VB making it suitable for MOS-QWFEt or H-TFET device operations, where the Fermi level sweeps near the VB of GaSb.

In summary, we have demonstrated GaSb MOS capacitors (p-type and n-type) with unpinned Fermi level using PEALD Al2O3 by minimizing elemental Sb at the GaSb/Al2O3 interface. The reduction of Sb2O3 to metallic Sb is suppressed with PEALD due to lower deposition temperature, which is confirmed by XPS analysis. The Dit is low near the valence band which makes GaSb-PEALD Al2O3 a good interface for composite barrier design with AlxIn1−xSb and AlxGa1−xSb barrier layers in mixed-anion MOS-QWFETs or H-TFETs for ultralow power logic applications.

Some of the authors gratefully acknowledge the financial support from the FCRP for Materials, Structures, and Devices (MSD) sponsored by the SRC and DARPA.

143502-3 Ali et al.

FIG. 4. (Color online) (a) Extracted Dit from n-type and p-type samples showing low Dib near VB for PEALD MOSCAPs. The inversion side for the n-type MOSCAPs was modeled to evaluate Dit (Ref. 9) which is consistent with the data obtained from p-type samples. (b) Fermi level movement efficiency of GaSb MOSCAPs with ALD and PEALD Al2O3.