# **Final Project Report**

### High Power Gallium Nitride Devices for Microwave and RF Control Applications

### Contact Number N00014-98-1-0895

### submitted to Program Monitor

John Zolper Program Officer Electronics Division Office of Naval Research (ONR 312) 800 North Quincy Street Ballston Tower One Arlington, VA 22217-5660 (703) 696-1437 zolperj@onr.navy.mil

by

Robert H. Caverly Department of Electrical and Computer Engineering Villanova University 800 Lancaster Avenue Villanova, PA 19085 Phone: (610) 519-5660 FAX: (610) 519-4436 caverly@ece.vill.edu

10 March, 2000

DTIC QUALITY INSPECTED 3

DISTRIBUTION STATEMENT A Approved for Public Release Distribution Unlimited

# 20000315 020

| REPORT DOCUMENTATION PAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                |                 |                                                                            | Form Approved<br>OMB No. 0704-0188                                   |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| Public reporting burden for this collection of information is estimated to average 1 hour per response, including the time for reviewing instructions, searching data sources, gathering and maintaining the data needed, and completing and reviewing the collection of information. Send comments regarding this burden estimate or any other aspect of this collection of information, including suggestions for reducing this burden to Washington Headquarters Service, Directorate for Information Operations and Reports, 1215 Jefferson Davis Highway, Suite 1204, Artington, DC 22020-4302, and to the Office of Management and Budget, Paperwork Reduction Project (0704-0188) Washington, DC 20503. |                                |                 |                                                                            |                                                                      |  |  |
| PLEASE DO NOT RETURN YOUR FOR<br>1. REPORT DATE (DD-MM-YYYY)<br>10-03-2000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2. REPORT DATE<br>Final Report |                 | 3. DATES COVERED (From - To)<br>Sept. 1998 - Dec. 1999                     |                                                                      |  |  |
| 4. TITLE AND SUBTITLE<br>High Power Gallium Nitride Devices for Microwave<br>and RF Control Applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                | icrowave        | 5a. CONTRACT NUMBER<br>5b. GRANT NUMBER<br>N00014-98-1-0895                |                                                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                |                 | Sc. PROGRAM ELEMENT NUMBER                                                 |                                                                      |  |  |
| 3. AUTHOR(S)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                |                 | 5d. Pl                                                                     | 5d. PROJECT NUMBER<br>98PR08166-00                                   |  |  |
| Caverly, Robert H.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                | 5e. TASK NUMBER |                                                                            |                                                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                |                 | 5f. WORK UNIT NUMBER                                                       |                                                                      |  |  |
| 7. PERFORMING ORGANIZATION NAME(S) AND ADDRESS(ES)<br>Villanova University<br>800 Lancaster Avenue<br>Villanova, PA 19085                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                |                 | 1                                                                          | 8. PERFORMING ORGANIZATION<br>REPORT NUMBER                          |  |  |
| 9. SPONSORING/MONITORING AGENCY NAME(S) AND ADDRESS(ES)<br>Office of Naval Research<br>ONR 251 - Elizabeth Ford<br>Ballaton Centre Tower One                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                |                 |                                                                            | 10. SPONSOR/MONITOR'S ACRONYM(S)<br>ONR<br>11. SPONSORING/MONITORING |  |  |
| 800 North Quincy Street<br>Arlington, VA 22217-5660<br>12. DISTRIBUTION AVAILABILITY STATEMENT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                |                 |                                                                            |                                                                      |  |  |
| APPROVED FOR PUBLIC RELEASE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                |                 |                                                                            |                                                                      |  |  |
| 13. SUPPLEMENTARY NOTES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                |                 |                                                                            |                                                                      |  |  |
| 14. ABSTRACT<br>Gallium Nitride devices were studied for use in microwave and RF control applications,<br>primarily as electronic switch elements. For the test devices studied, broadband<br>switch cutoff frequencies in excess of 130 GHz were seen, with cutoff frequencies as<br>high as 400 GHz possible with the next generation devices. Second order distortion<br>intercept points of greater than 50 dBm should be achievable with current gallium<br>nitride technologies.                                                                                                                                                                                                                         |                                |                 |                                                                            |                                                                      |  |  |
| 15. SUBJECT TERMS<br>gallium nitride, G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | aN, microwave and RI           | F control,      | , swi                                                                      | tch technology                                                       |  |  |
| 16. SECURITY CLASSIFICATION OF:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 17. LIMITATION OF              | 18. NUMBER      | 19a. NA                                                                    | ME OF RESPONSIBLE PERSON                                             |  |  |
| a. REPORT b. ABSTRACT c. THIS<br>U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PAGE                           | 34              | MILTON T. COLE<br>19b. TELEPONE NUMBER (Include area code)<br>610 519-4220 |                                                                      |  |  |

# **Final Project Report**

# High Power Gallium Nitride Devices for Microwave and RF Control Applications

### Contact Number N00014-98-1-0895

# submitted to Program Monitor

John Zolper Program Officer Electronics Division Office of Naval Research (ONR 312) 800 North Quincy Street Ballston Tower One Arlington, VA 22217-5660 (703) 696-1437 zolperj@onr.navy.mil

### by

Robert H. Caverly Department of Electrical and Computer Engineering Villanova University 800 Lancaster Avenue Villanova, PA 19085 Phone: (610) 519-5660 FAX: (610) 519-4436 caverly@ece.vill.edu

10 March, 2000

# **Table of Contents**

| Executive Summary                                                          | 3  |  |  |
|----------------------------------------------------------------------------|----|--|--|
| Project Outcomes: List of Publications Arising From This ONR Funding       |    |  |  |
| Brief Statement of Technology Advancement from Original Proposal           |    |  |  |
| Detailed Discussions of Work                                               |    |  |  |
| Small Signal Modeling of the AlGaN/GaN FET Microwave and RF Switch         | 5  |  |  |
| Distortion Modeling of the AlGaN/GaN FET Microwave and RF Switch           | 14 |  |  |
| Large Signal Modeling of the AlGaN/GaN FET Microwave and RF Switch         | 17 |  |  |
| Bibliography                                                               | 22 |  |  |
| Appendix A: 2DEG Resistance Model                                          | 24 |  |  |
| Appendix B: Capacitance Modeling Details                                   |    |  |  |
| Appendix C: Theoretical Discussion of Distortion in AlGaN/GaN FET Switches |    |  |  |
| Appendix D: Typical Values of Simulation Parameters                        |    |  |  |

.

#### **Executive Summary**

This project focused on the small and large signal behavior of gallium nitride (GaN) FETs in high power microwave control applications. A small signal linear equivalent circuit model was developed that shows good agreement with experimental data taken on GaN HFETs provided to Villanova University by Les Eastman of Cornell University. For 0.25 micron gate length AlGaN/GaN devices with 2DEG sheet resistances of 1900 $\Omega$ /sq, the microwave on-state resistance is approximately 2.6 Ohm-mm at +1.5 volts gate bias. For 500  $\Omega$ /sq sheet resistances, the microwave on-state switching resistance is anticipated to be approximately 1.0 Ohm-mm at the same bias level. With the improved sheet resistance wafers, viable microwave and RF switching devices that compare favorably with current GaAs switch technology in terms of switch insertion loss and isolation can be made with 250 micron gate peripheries. Off-state switch capacitances of 400 fF/mm are achievable at -3.0 volts gate bias for source-drain spacings of 2.0 microns. The off-state capacitances are shown to not be a function of gate length. For the 500  $\Omega$ /sq (1900  $\Omega$ /sq) devices, broadband switch cutoff frequencies in excess of 400 GHz (130 GHz) are easily achievable.

A physical model describing the origin of the distortion in microwave and RF switches using AlGaN/GaN HFETs indicates that the field-dependent mobility in the channel two dimensional electron gas is the dominant mechanism in generating distortion in these devices. The model indicates HFET turn-off voltages in the range of -1.0 to -1.5 volts provide the lowest distortion in series switch configurations using AlGaN/GaN HFET devices. The intercept point can be increased (distortion reduced) by decreasing the channel resistance of the HFET. A comparison of the HFET switch with MESFET switches shows that the HFET switch generates more distortion than its MESFET counterpart. In addition, the frequency response of HFET switches is the opposite of the MESFET switch, with less distortion at low frequencies. The distortion is found to be nearly constant with frequency. Second order distortion intercept points in the range of 50 to 60 dBm should be achievable with current AlGaN/GaN technology.

Under high power operation it was found that the on-state resistance was a function of the applied microwave power. This resistance changed up to 20% over the range of -5 to 20 dBm applied microwave power with shunt connected devices. This phenomenon showed a weak frequency dependence. Modeling efforts appear to verify this increase in resistance over the range of powers tested. This effect may limit the use of these devices for very high power operation

3

# **Project Outcomes: List of Publications Arising From This ONR Funding**

1. "On-state Distortion in High Electron Mobility Transistor Microwave and RF Switch Control Circuits", Robert H. Caverly and Kennith J. Heissler, *IEEE Transactions on Microwave Theory and Techniques*, January, 2000.

2. "GaN-Based Microwave and RF High Power Control Circuits", *IEEE Transactions on Microwave Theory and Techniques*, with N. Dorozdovski, in revision.

3. "GaN Based Microwave and RF High Power Switches", presentation at 1999 1<sup>st</sup> Gallium Nitride Electronic Device Workshop, Cornell University.

4. "GaN Based High Electron Mobility Transistors for Microwave and RF Control Applications", 1999 International Microwave and Optoelectronics Conference IMOC'99, with N. Dorozdovski.

5. "AlGaN/GaN Material Properties and HFET Shunt Switch RF Performance", 1999 International Conference on Solid State Devices and Materials SSDM-99, with N. Dorzdovski.

# Brief Statement of Technology Advancement from Original Proposal

The 15 month effort completed **Phase 1, Task A**, as defined in the proposal originally submitted to the Office of Naval Research. This task, *Develop a linear model for GaN-based devices as a microwave and RF control element*, is discussed in detail in this report and shows good agreement with experimental data performed on experimental AlGaN/GaN devices obtained from Lester Eastman's research group at Cornell University. An initial approach for **Phase 1, Task B**, *Develop a nonlinear model to predict harmonic and intermodulation distortion generated by these devices*, has been completed for the on-state switch with the results published. This on-state model was refined and used to predict large signal effects in AlGaN/GaN microwave and RF switching devices. **Phase 3, Task A**, *Validate, and modify if necessary, these models with actual devices currently being fabricated by other ONR funded programs*, was also done. The HFETs from Cornell that we measured exhibited 2DEG sheet resistances of 1900  $\Omega$ /sq. The **Phase 1, Task A**, effort is based on measurements of these devices.

# Small Signal Modeling of the AlGaN/GaN HFET Microwave and RF Switch

### General Modeling Principles

The simplified small-signal equivalent circuit for the GaN-based heterojunction field effect transistor (HFET) in a switch application (Fig.1) consists of a parallel resistance  $R_{sd}$  and capacitance  $C_{sd}$ . The values of these equivalent circuit parameters are determined by the semiconductor material properties, transistor geometry and DC gate control voltage. From the equivalent circuit, the on-state resistance of the switching FET  $R_{sd}$  can be written as:

$$R_{sd} = R_{ch} + R_s + R_d, \tag{1}$$

where,  $R_{ch}$  is the heterointerface (or channel) resistance, and  $R_s$  and  $R_d$  are the parasitic source and drain resistance, respectively. The contribution of  $R_s$  and  $R_d$  to the total on-state switch resistance  $R_{sd}$  is negligible compared with the channel reistance  $R_{ch}$ . Since the two dimensional electron gas (2DEG) governs the resistance in the conductive channel, the total channel resistance may be estimated as:

$$R_{ch} = \rho_s \times \frac{L_{ch}}{W},\tag{2}$$



Figure 1. GaN HFET and its small-signal equivalent circuit.

where,  $\rho_S$  is the sheet resistance of Al<sub>x</sub>Ga<sub>1-x</sub>N/GaN interface 2DEG, W is the gate width of HFET, and L<sub>ch</sub> is the channel length (drain-source distance). The value of the sheet resistance is computed as:

$$\rho_s = \frac{1}{\mu_n n_s q},\tag{3}$$

where q is the single charge,  $\mu_{n}$  is the low-field mobility of 2DEG and  $n_{s}$  is the two-dimensional electron gas (2DEG) density which is the function of the DC control gate voltage and interface geometry. The full derivation for the channel resistance  $R_{ch}$  is in Appendix A.

The model for capacitance  $C_{sd}$  includes both voltage dependent and parasitic capacitances. The important parasitics are the source and drain metal coupling capacitance through air to the gate, the extrinsic capacitances that couple the source and drain above the semiconductor, and the intrinsic capacitances that couple through the GaN and substrate layers. The last three capacitances are present only in the off-state, when the 2DEG is suppressed by the gate voltage. These capacitances may be estimated using standard equations for MESFETs. The voltage dependent capacitances are presented by source-gate and drain-gate capacitances and capacitances between gate and inner side of the drain or source contacts. The full derivation for the capacitance  $C_{sd}$  is in Appendix B.

Measurements were performed on Cornell University GaN FETs to test the theoretical models on as-fabricated devices. Swept S-parameters measurements were performed on a variety of the devices over the frequency range of 2.5 to 7.0 GHz at a power level of 0 dBm, keeping the device in its so-called small signal regime. Figure 2 shows a typical computed and experimental DC control gate voltage characteristic of source-drain resistance at frequency of 2.5 GHz. The particular AlGaN/GaN FET chosen for this illustration exhibited a 150 micron gate width, a 0.3 micron gate length and a 2.0 micron source-drain spacing. The theory and experimental data show that, in the off-state  $R_{sd}$  (or  $R_{OFF}$ ) is on the order of  $k\Omega$ , while in on-state  $R_{sd}$  (or  $R_{ON}$ ) is about 30 Ohms, in good agreement. Source-drain capacitance  $C_{sd}$  does not exceed 100 femtofarades in both states as shown in Figure 3. Note also the agreement between both the measured and model resistance and capacitance curves. Appendix D contains typical values of simulation parameters. Similar results hold for other frequencies and devices tested.

6





Figure 2. Measured On-State Drain-source switch resistance R<sub>sd</sub> versus DC gate control voltage.

Figure 3. Measured Off-State Drain-source switch capacitance  $C_{sd}$  versus DC gate control voltage.

The model and experimental data indicate that both the resistance and capacitance vary rapidly in the vicinity of the threshold voltage, approximately -1.25 volts as shown in Figures 2 and 3. The lower value of capacitance for gate voltages below threshold is advantageous since lower insertion loss or isolation (depending on switch configuration) occurs with small capacitance values. The rapidly varying resistance in the voltage range of approximately zero volts to threshold indicates that the control device may also be used as a voltage variable resistance, a key factor for the development of variable microwave and RF attenuators. Of particular interest to designers of microwave and RF switch designers and fabricators is the relatively low resistance at zero volts gate bias. For control circuits using these devices, a unipolar power supply structure may be possible to effect the appropriate switching action. This requires a higher gate periphery than if +1.5 volts could be used, at the expense of increased off-state capacitance.

Figures 4 and 5 show simulations of on-state resistance  $R_{ON}$  and off-state capacitance  $C_{OFF}$  as functions of various parameters.  $R_{ON}$  is heavily dependent on 2DEG sheet resistance and ranges from 1.0 Ohm-mm to 2.9 Ohm-mm in 500 Ohm/sq and 1900 Ohm/sq devices, respectively, at 0.25 micron gate lengths. The figures also indicate that  $R_{ON}$  slightly decreases with increasing gate length when the gate voltage increases from 0.0 volts to +1.5 volts for both low and high 2DEG sheet resistance values.

7

This effect is due to the reduction of resistance directly under the gate while the source-gate and gatedrain resistances remain voltage-invariant. As the gate length increases, these parasitic resistances become smaller in value, for a given source-drain spacing, yielding the reduction in on-state resistance with increasing gate length. The off-state capacitance is seen to be constant for a given source-drain spacing over a range of gate lengths, with higher off-state capacitances for smaller source-drain spacings. The capacitance is relatively independent of 2DEG sheet resistance. The model indicates an off-state capacitance of 400 fF/mm for 2 micron source-drain spacing. A reduction in source-drain spacing increases the off-state capacitance but reduces the parasitic resistance in the on-state.









Figures 6 and 7 show measured on-state resistance at zero and +1.5 volt gate bias as a function of gate length for 150 micron and 75 micron Cornell University AlGaN/GaN devices. For +1.5 volts gate bias, the model and measurements show an on-state resistance of approximately 3.5 Ohm-mm for 1900 Ohm/sq devices. Note the predicted slight decrease in R<sub>ON</sub> at the higher gate bias voltage for larger gate length devices. Also shown in the figures is that the model underestimates the on-state resistance for smaller gate periphery. This may be due to measurement error.



Figure 6. On-state resistance versus gate length for 0.0 volts gate bias.

Figure 7. On-state resistance versus gate length +1.5 volts gate bias.

Figure 8 shows measurements of the off-state capacitance at -2.0 volts gate bias as a function of gate length for 75 micron and 150 micron gate periphery. With the exception of two outlying data points (more than likely due to measurement error), the model accurately predicts a constant off-state capacitance as a function of gate length at 380 fF/mm.



Figure 8. Off-state capacitance as a function of gate length at -2.0 volts gate bias.

The HFET on-state resistance R<sub>ON</sub> and an off-state capacitance value, C<sub>OFF</sub>, can be used to define

the broadband switch cutoff frequency:

$$f_C = \frac{1}{2\pi R_{ON} C_{OFF}}$$

This cutoff frequency can be used as a control circuit figure of merit in comparing different microwave and RF control technologies. Figure 9 shows  $f_C$  as a function of gate periphery W at different bias levels and device gate lengths for 2DEG sheet resistances of 1900 and 500  $\Omega$ /sq.



Figure 9. Switch cutoff frequency as a function of gate periphery W at different bias levels, device gate lengths and 2DEG sheet resistances.

The upper curves (dotted lines) show the cutoff frequency at +1.5 volts bias (minimum  $R_{ON}$ ) and -3.0 volts bias (minimum  $C_{OFF}$ ). The results show a weak dependence on both gate periphery and length, with broadband switch cutoff frequencies greater than 400 GHz for gate peripheries of 100 microns and larger for 500  $\Omega$ /sq sheet resistance devices.

# Series and Shunt Microwave and RF Switch Characteristics

The main control FET parameters are on-state resistance  $R_{ON}$  (called  $R_{sd}$  for DC gate voltage above the threshold voltage) and off-state capacitance  $C_{OFF}$  (DC voltage is beyond the threshold voltage). These parameters determine the switch's RF impedance in the two switch states and therefore the two main RF switch parameters, insertion loss and isolation, are strongly dependent on them. In the case of the shunt FET configuration, the isolation is determined by  $R_{ON}$ , while insertion loss by  $C_{OFF}$ . Multi-throw FET switches (for example, SPDT and nPmT) utilize a combination of series and shunt elements to improve insertion loss, isolation and linearity; therefore both device configurations (series and shunt) need to be studied for completeness. For the following discussion, single FET switch elements will be considered in a SPST switch configuration.

The two important switch parameters, insertion loss and isolation, may be written in the SPST shunt configuration as

$$IL = 10\log[1 + (0.5\omega C_{off} Z_0)^2] \text{ and } ISO = 20\log[1 + \frac{Z_0}{2R_{on}}]$$
(4)

whereas in the series SPST configuration, the two important switch parameters are given by:

$$IL = 20\log[1 + \frac{R_{on}}{2Z_0}] \text{ and } ISO = 10\log[1 + (\frac{1}{2\omega C_{off}Z_0})^2]$$
 (5)

where both parameters are in terms of dB.

For switching or control GaN FETs, the value of the sheet resistance at the  $Al_XGa_{1-X}N/GaN$ 2DEG interface strongly influences the on-state resistance, therefore strongly affecting the shunt isolation or series insertion loss. Figures 10 and 11 illustrate this influence for series and shunt connected GaN FETs used as microwave and RF control elements. The curves show computed GaN HFET shunt and series connected switch losses versus DC gate voltage for different values of sheet resistance. For the shunt connected switch, there is little influence of the sheet resistance on the level of insertion loss, because they are determined by the C<sub>OFF</sub>, but there is significant change in isolation as sheet resistance is changed. The converse in true in the series case; the isolation is high in the off state and independent of sheet resistance whereas the insertion loss is small for positive gate voltages.



10 Isolation ρ = **2000**Ω / 🖾 1500 Loss, dB 1000 500 250 Insertion loss Al(x)Ga(1-x)N/GaN HFET W = 150 mc, L = 0.3 mc f = 10 GHz0.1 -2 0 2 3 -3 U gate, V

Figure 10. Shunt connected FET switch loss versus DC gate control voltage with sheet resistance as a parameter.

Figure 11. Series connected FET switch loss versus DC gate control voltage with sheet resistance as a parameter.

From Figure 11, a 500  $\Omega$ /sq. 2DEG will yield a series switch insertion loss of approximately 0.5 dB at 10 GHz for the switch geometry indicated, comparable with some current GaAs MESFET switch technologies. Further improvement in insertion loss can be obtained by increasing the gate width W of the GaN FETs; however, this will also increase the off-state capacitance and a subsequent degradation of series isolation. This effect is illustrated in more detail in Figures 12 and 13. In Figure 12, series connected GaN FET (W=150 microns, L=0.3 microns) insertion loss and isolation is plotted versus two different 2DEG sheet resistances, 1900  $\Omega$ /sq. and 450  $\Omega$ /sq.. These two sheet resistance values were chosen because they represent past and current fabrication technologies of the Cornell devices. By reducing the sheet resistance and thereby improving the 2DEG conducting properties, the insertion loss may be improved to 0.6 dB from 2.0 dB. The insertion loss is primarily determined by the on-state resistance and is constant up to 20 GHz. Since the capacitance is not a function of sheet resistance, the isolation is the same for the two devices and is approximately 10 dB at 10 GHz. Figure 13 shows additional improvement in insertion loss can be achieved by increasing the gate width from 150 to 250 microns. The insertion loss reduction is from 0.6 to 0.3 dB, comparable with current commercially available GaAs FET control devices. The increase in gate width, however, also increases the device capacitance with a corresponding decrease in isolation by approximately 2 dB.





Figure 12. Series switch insertion loss and isolation for two different GaN sheet resistances as a function of frequency The gate length and width are 0.3 and 150 microns, respectively.

Figure 13. Series switch insertion loss and isolation for two different GaN gate widths as a function of frequency. The sheet resistance for the simulations is 450  $\Omega$ /sq.

Similar phenomenon occur for the GaN FET is shunt connected switch configurations. Figures 14 and 15 illustrate shunt switch isolation and insertion loss for different sheet resistances and gate widths. A reduction in sheet resistance (Figure 14) yields an improvement in switch isolation of approximately 4 dB with negligible effect on switch insertion loss. Increasing the gate width (Figure 15) yields a further 4 dB improvement in shunt switch isolation but at the expense of a slight increase in shunt insertion loss.

Ins. loss, dB





Figure 14. Shunt SPST switch insertion loss and isolation versus frequency with 2DEG sheet resistance as a parameter.

Figure 15. Shunt SPST switch insertion loss and isolation versus frequency with gate width W as a parameter.

# Distortion Modeling of the AlGaN/GaN FET Microwave and RF Switch

### Introduction

This section of the report presents the theoretical background describing the mechanism governing the nonlinearity in AlGaN/GaN high electron mobility transistor (HFET) switches. From the analytical study based on a model velocity-electric field profile in the AlGaN/GaN two dimensional electron gas, a method to predict the distortion products as a function of AlGaN/GaN HFET electrical parameters are presented. The current-voltage characteristics of the AlGaN/GaN HFET operating in the triode region are derived using a simple charge density and field-dependent mobility model. From these characteristics, load referenced distortion intercept points are derived. The theoretical discussion is found in Appendix C.

The combination of Equations C2 and C9 provide a means to compute the second and third order distortion intercept points for the GaN HFET switch. Using these equations, Figures 16 and 17 were produced, showing IP2 and IP3 as a function of the turn off voltage  $V_{off}$  for an AlGaN/GaN HFET at 1000 MHz and a zero gate voltage.



Figure 16. Second order distortion intercept point for the series connected GaN HFET microwave switch plotted versus GaN HFET turn-off voltage  $V_{Off}$  with the saturated drain current  $I_{DSat}$  as a parameter.



Figure 17. Third order distortion intercept point for the series connected GaN HFET microwave switch plotted versus GaN HFET turn-off voltage  $V_{Off}$  with the saturated drain current  $I_{DSat}$  as a parameter.

The drain saturation current  $I_{DSat}$  is used as a parameter for this illustration. The results indicate that GaN HFET turn-off voltages in the range -1.0 to -1.5 volts provide the highest levels of distortion intercept point (implying the lowest distortion) for a given drain current saturation parameter. The peak in the intercept point is caused by phase cancellation between the nonlinearity in the 2DEG mobility and the gate bias circuitry's dependence on  $V_{off}$ . The figures also show improvements in distortion intercept point at any turn-off voltage with increasing  $I_{DSat}$  that is due to the improved insertion loss (lower channel resistance) in these devices. The reduction in corresponding series resistance can be accomplished by increasing  $I_{DSat}$  through fabrication (by increasing the gate width W for example, at the expense of frequency response) or by a small positive gate voltage (V<sub>GS0</sub>). Comparison with other HFET structures has indicated that the overall intercept point in the AlGaN/GaN technology is higher than its AlGaAs/GaAs HFET counterpart due to the higher saturation velocity and lower mobility in the AlGaN/GaN device.

The GaN HFET exhibits a slight frequency dependence in its distortion intercept point. Figure 18 shows the results of IP2 and IP3 simulations for an 0.25 micron gate GaN HFET with a saturated drain current of 250 mA, a turn-off voltage of -2.0 volts, values of  $C_{GS}$  and  $C_{GD}$  of 0.5 pF, and a gate bias resistance of 5 K $\Omega$ . The results indicate that the distortion intercept point is higher at low frequencies (less distortion) and changes to a somewhat lower value near the gate bias circuit cutoff frequency, approximately

15



Figure 18. Second and third order distortion intercept point for GaN HFET as a function of frequency, showing a nearly constant level of distortion throughout the usable range of the HFET switch

 $1/2\pi R_G (C_{DG} + C_{GS})$ . The frequency dependence of the GaN HFET switch distortion is opposite of GaAs MESFET switch distortion where lower intercept points occur at low frequencies [22]. This phenomenon can be explained in the following way. In the GaN HFET, changes in frequency affect the gate bias voltage and hence the 2DEG carrier density (Eqn. C4) whereas in the MESFET, the carrier density in the channel remains the same regardless of changes in frequency. At low frequencies, the 2DEG carrier density is somewhat higher than at high frequencies with a corresponding slight decrease in nonlinearity, giving rise to the decrease in intercept point with increasing frequency. Figure 19 shows an IP2 comparison for the HFET and MESFET switches for identical insertion loss values. The GaAs MESFET switch has slightly better low frequency performance, improving further at frequencies above the gate bias circuit cutoff frequency.



Figure 19. Comparison of the second order distortion intercept point IP2 for the GaN HFET and GaAs MESFET series connected switch in the on-state.

# Large Signal Modeling of the AlGaN/GaN FET Microwave and RF Switch

The microwave and RF resistance and capacitance of the AlGaN/GaN HFET will be a function of not only the gate-source voltage but also the source-drain voltage. The capacitive coupling due to the gate capacitances will couple small amounts of RF energy off of the drain and change the original HFET operating conditions. This changing region of operation will heavily influence the operation of these devices in high power microwave and RF control applications. This section presents our first look into the large signal effects (primarily large source-drain voltages) on the microwave and RF resistance and capacitance of the HFET.

In our study, the saturation drain-source DC voltage is assumed to be the same as the small signal model:

$$V_{sd}^{sat} = V_g - V_T \,, \tag{1}$$

The 2DEG sheet density modulation is known to be a function of both gate-source and source-drain voltage  $V_{sd}$  and may be written as:

$$n_{s}^{'high} = 2n_{0} \ln \left( 1 + \frac{1}{2} \exp \left( \frac{V_{g} - V_{T} + \delta V_{sd}}{\eta V_{th}} \right) \right), \quad V_{sd} = MIN \{ V_{sd}, V_{sd}^{sat} \}$$
(2)

where,  $V_g$  is the DC gate voltage,  $\eta$  is the ideality factor,  $V_{sd}$  is the source-drain voltage,  $V_{th}$  is the thermal voltage for 300 K,  $V_T$  is the threshold voltage, and  $\delta$  is characteristic parameter for the2DEG density ( $\delta = 0.05...0.2$ ).

The expression used for the 2DEG sheet density in the presence of  $n_{max}$  is identical to that of the small signal model:

$$n_{s}^{high} = \frac{n_{s}^{' high}}{\left(1 + \left(n_{s}^{' high} / n_{\max}\right)^{\gamma_{1}}\right)^{/\gamma_{1}}},$$
(3)

The effect of the lateral electric field on the carrier velocity [30] in the heterointerface leads to the following simple equation for large-signal mobility:

$$\mu^{high} = \frac{\mu_n}{\left(1 + \frac{\mu_n V_{sd}}{L_{ch} v_{sat}}\right)^{\gamma_4}}, \quad V_{sd} = MIN\{V_{sd}, V_{sd}^{sat}\}.$$
(4)

where,  $\mu_n$  is the low-field mobility,  $L_{ch}$  is the channel length (distance between drain and source regions),  $v_{sat}$  is the saturation velocity in the heterointerface,  $v_{sat} = 3 \times 10^5$  m/s,  $V_{sd}$  is the source-drain voltage

applied between source and drain, and  $\gamma_4$  is a characteristic parameter for drift velocity,  $\gamma_4 = 1...2$ . This form for the mobility is identical to that of the distortion model presented in a previous section of this report.

### Source-drain Resistance

The source-drain resistance  $R_{sd}^{high}$  is a function of the parasitic source and drain resistances and the channel resistance which may be written as:

$$R_{sd}^{high} = R_s + R_d + R_{ch}^{'high}, ag{5}$$

where, the value of the source and drain region resistors  $R_s$  and  $R_d$  for the symmetrical transistor was written as for the small-signal model as:

$$R_{s} = R_{d} = \frac{1}{\mu_{n^{+}} N_{d} q} \times \frac{L_{s(d)}}{W h_{n^{+}}},$$
(6)

where,  $\mu_{n+}$  is the low-field mobility in 2DEG region not under the gate influence, N<sub>d</sub> is electron concentration in the channel region, q is the electronic charge, W is the gate width of HFET, h<sub>n+</sub> is the depth or thickness of the 2DEG, and L<sub>s(d)</sub> is the source (or drain) length. Resistor  $R_{ch}^{'high}$  represents the source-drain resistance or channel resistance in both conducting and non-conducting states. It is computed as:

$$R_{ch}^{'high} = \frac{R_{ch}^{high}}{\left(1 + \left(R_{ch}^{high}/R_{\max}\right)^{\gamma_2}\right)^{\!\!\!/\gamma_2}},\tag{7}$$

where  $R_{ch}^{high}$  is related to heterointerface resistance. The two-dimensional gas governs the resistance in this region and the resistance  $R_{ch}^{'high}$  may be written as:

$$R_{ch}^{high} = \frac{1}{q n_s^{high} \mu^{high}} \times \frac{L_{ch}}{W},\tag{8}$$

where  $\mu^{high}$  is the high-field electron mobility including the effect of the lateral field,  $n_s^{high}$  is the sheet density of 2DEG which includes the V<sub>sd</sub> voltage dependence, and the other symbols have been previously defined.

The resistance  $R_{max}$  models the resistance of the bulk GaN:

$$R_{\max} = \frac{1}{q\mu_{GaN}N_{GaN}} \times \frac{L_{ch}}{Wh_{GaN}},$$
(9)

where,  $h_{GaN}$  is the GaN thickness,  $N_{GaN}$  is the GaN electron concentration, and  $\mu_{GaN}$  is the mobility in GaN. This resistance is extremely large in the typical AlGaN/GaN HFET.

Capacitance  $C_{sd}$  and gate-inner side capacitance  $C_{ig}^{high}$ .

The influence of  $n_s^{high}$  on the gate capacitance is again dependent on the carrier concentration of the 2DEG layer separated by the spacer layer:

$$C_{g}^{high} = \frac{C_{i}}{1 + 2\exp\left(-\frac{V_{g} - V_{T} + \delta V_{sd}}{\eta V_{th}}\right)}, \quad V_{sd} = MIN\{V_{sd}, V_{sd}^{sat}\}$$
(10)

where,  $C_i = \frac{WL\varepsilon_i}{d_i + \Delta d}$ . Note the same dependence on the source-drain voltage for the sheet carrier

density, which was not considered in the small signal model. Using the same analysis as the small-signal model but including the source-drain voltage parameter, the final relationship for the channel capacitance is:

$$C_{g}^{high'} = \frac{C_{g}^{high}}{\left(1 + (n_{s}^{high} / n_{max})^{\gamma_{1}}\right)^{1 + \gamma_{1}}}.$$
(11)

Also, the transaction area for the capacitance reflects the coupling between the gate and the inner side of the source or drain terminals and is a function of  $V_{sd}$ :

$$C_{ig}^{high} = C_{ig} \times \left( 1 - \left( n_s^{high} / n_{max} \right)^{\gamma_3} \right)^{1/\gamma_3}, \tag{12}$$

where,  $C_{ig} = \frac{\varepsilon_i W}{\pi} \times \ln \left( 1 + \frac{h_{n^+}}{d_i} \right).$ 

### Modeling and Measurement Results of High Power Effects

The microwave and RF resistance and capacitance of the AlGaN/GaN HFET will be a function of not only the gate-source voltage but also the source-drain voltage. The capacitive coupling due to the gate capacitances will couple small amounts of RF energy off of the drain and change the original HFET operating conditions. This changing region of operation will heavily influence the operation of these devices in high power microwave and RF control applications. This section presents our first look into the large signal effects (primarily large source-drain voltages) on the microwave and RF resistance and capacitance of the HFET. The expressions derived in the previous section were used for a first look at the affect of large source-drain voltage on the GaN HFETs. Using these relationships, Figure 20 shows calculated resistance as a function of gate bias and source-drain voltages. Note that for small  $V_{sd}$  the resistance is constant for a given gate voltage. As  $V_{sd}$  increases beyond approximately 0.25 volts, the resistance gradually increases, increasing this rate for source-drain voltages greater than approximately 1.0 volt. The decrease rate is smaller for zero gate bias voltage.

Figure 20. The on-state microwave and RF resistance of the AlGaN/GaN HFET increases substantially above 0.5 volts peak RF voltage. The increase is more dramatic for the positive gate voltages.  $\frac{V_g = 0}{V_g = +0.5^{\circ}}$ 



Over the same range of voltages the capacitance decreases with increasing source-drain voltage (Figure 21).

Figure 21. The microwave and RF capacitance of the HFET is relatively constant up to approximately 0.5 volts drain-source peak voltage. The capacitance shows a noticeable decrease with increasing source-drain voltage.



A series of measurements of AlGaN/GaN HFET on-state resistance versus power level were performed over the frequency range of 500 MHz to 8000 MHz using the HP-8510B Vector Network Analyzer. The power level across the shunt HFET was varied from -5 to 20 dBm, which translates into a drain-source voltage level of 0.25 volts peak to 2.25 volts peak. The results of the measurements, shown in Figure 22, indicate that the on-state resistance of the HFET remains relatively constant up to approximately 0 dBm and then increases dramatically above 0 dBm. The frequency dependence of the resistance is due to the change in operating point of the device due to added coupling of the RF voltage across the gate-source due to the corresponding gate-source and gate-drain capacitances. This effect raises concerns about the use of these devices for very high power operation.

Figure 22. Measured resistance of AlGaN/GaN HEMT control devices as a function of frequency and power level, normalized to the low power (-5 dBm) value. The HFET measured was a 0.3 micron gate length, 150 micron gate width device at +2.0 volts gate voltage.



### Bibliography

[1] R.Tenenholtz, "A 2000 Watt CW MIC 20-500 MHz SPDT PIN Diode Switch Module", IEEE MTT-S Microwave Symp. Dig., L.A., pp.248-254, 1981

[2] J.F.White, <u>Microwave Semiconductor Engineering</u>, Van Nostrand Reinhold, NY, 1982

[3] J.F.White, "Origins of High-Power Diode Switching", *IEEE Trans. V. MTT*-32(9), pp.1105-1117, 1984

[4] Ayalsi, Y., "Microwave Switching with GaAs FETs", *Microwave J.*, V. 25, pp. 719-723, May, 1982.

[5] A.Gopinath, and J. Rankin, "GaAs FET RF Switches", *IEEE Trans. Electron Devices*, V. ED-32(7), pp. 1272-1278, July, 1985

[6] A.Gopinath, "Comparison of GaAs MESFET and GaAs p-i-n Diodes as Switch Elements", *IEEE Electron Device Letters*, V.EDL-6(10), pp.505-506, 1985

[7] N.Jain and R.Gutmann "Modeling and design of GaAs MESFET control devices for Broad-band Applications", *IEEE Trans. Microwave Theory and Tech.*, V. MTT-38(2), pp. 109-117, February, 1990.

[8] Wu, Y.-F. ;Keller, S. ;Kozodoy, P. ;Keller, B.P.; Parikh, P.; Kapolnek, D.; Denbaars, S.P.; Mishra, U.K,"Bias dependent microwave performance of AlGaN/GaN MODFETs up to 100 V", *IEEE Electron Device Letters*, V. 18(6), Jun 1997

[9] Aktas, O.; Fan, Z.F.; Botchkarev, A.; Mohammad, S.N.; Roth, M.; Jenkins, T.Kehias, L.; Morkoc, H., "Microwave performance of AlGaN/GaN inverted MODFETs", *IEEE Electron Device Letters*, v. 18, n. 6, Jun 1997.

[10] Khan, M.A.; Chen, Q.; Yang, J.W.; Shur, M. S.; Dermott, B.T.; Higgins, J.A., "Microwave operation of GaN/AlGaN-doped channel heterostructure field effect transistors", *IEEE Electron Device Letters*, V. 17(7), July 1996.

[11] Wu, Y.-F.; Keller, B.P.; Keller, S.; Kapolnek, D.; Denbaars, S.P.; Mishra, U.K. "Measured microwave power performance of AlGaN/GaN MODFET", *IEEE Electron Device Letters*, V. 17(9), Sept 1996.

[12] U.K.Mishra, Y-F. Wu, B.P.Keller, S.Keller, S.P.Denbaars, "GaN microwave electronics", *IEEE Trans. On MTT*, V.46(6), pp.756-761, June 1998

[13] M.S.Shur, "GaN based transistor for high power applications", *Solid-State Electronics*, V.42(12), pp.2131-2138, December, 1998

[14] D.Schruers, S.Beheydt, J.Vanhaecke, Y.Baeyens, B.Nauwelaers, "Characterization and

modelling of HFETs as microwave and millimetre wave MMIC switches", Proc. of 25<sup>th</sup> Eur. Solid-State Dev. Res. Conf., pp.707-710, 1995

[15] S.Sze, <u>Modern Semiconductor Device Physics</u>, Ch. 2, John Wiley and Sons, New York, 1998

[16] M.S.Shur, <u>Physics of semiconductor devices</u>, Prentice Hall, N.J., 1990

[17] K.Lee, M.Shur, T.Fjedly, T.Ytterdal, <u>Semiconductor devices modeling for VLSI</u>, Prentice Hall, N.J., 1993

[18] Meyer, J., "MOS models and device simulation", *RCA Review*, vol. 32, p. 42, 1971

[19] D.Foty, <u>MOSFET modeling with SPICE</u>, Prentice Hall RTR, N.J., 1997

[20] N.Arora, <u>MOSFET models for VLSI circuit simulation</u>, Springer-Verlag, 1993

[21] private communication, Cornell University researchers, 1998-1999.

[22] Caverly, R., "Distortion in GaAs MESFET Switches", Microwave J., pp. 106-114, Sept., 1994.

[23] Caverly, R., "Distortion in Broadband Gallium Arsenide MESFET Control and Switch Circuits,"

IEEE Trans. Microwave Theory and Tech., vol. 39(4), pp. 713-717, April, 1991.

[24] Lee, K., Shur, M., T. Drummond, and H. Morkoc, "Current-Voltage and Capacitance-Voltage Characteristics of Modulation-Doped Field Effect Transistors", *IEEE Trans. Electron Devices*, vol. ED-

30(3), pp. 207-212, 1983.

[25] Krishman, M., N. Goldsman, and A. Christou, "Transport simulation of bulk  $Al_xGa_{1-x}N$  and the two dimensional electron gas at the  $Al_xGa_{1-x}N/GaN$  Interface", *J. Applied Phys.*, vol.-83(11), pp. 5896-5903, 1998.

[26] Shur, M. and T. Fjeldly, "Compound-Semiconductor Field-Effect Transistors", in <u>Modern</u>
 <u>Semiconductor Device Physics</u>, S. M. Sze, ed., John Wiley and Sons, New York, pp. 81-135, 1998.
 [27] D.Foty, <u>MOSFET modeling with SPICE</u>, Prentice Hall RTR, N.J., 1997

[28] G.Baum and H.Beneking, "Drift velocity saturation in MOS transistors", *IEEE Trans. Elec. Dev.*, V.ED-17, pp.481-482, 1970

[29] A.Vladimirescu and S.Liu, <u>The simulation of MOS ICs using SPICE-2</u>, Univ. of California Berkeley, Electronics Research Lab. Doc. M80/7, 1980

### Appendix A

### **2DEG Resistance Model**

The two dimensional electron gas (2DEG) governs the resistance in the conducting channel,  $R_{ch}$ . The2DEG density  $n_s$  is computed with the aid of the following expressions:

$$n_s = 2n_0 \ln\left(1 + \frac{1}{2} \exp\left(\frac{V_g - V_T}{\eta V_{ih}}\right)\right),\tag{A1}$$

where,  $V_g$  is the DC gate voltage,  $\eta$  is the ideality factor,  $V_{th}$  is the thermal voltage for 300 K, and  $V_T$  is the threshold voltage,

$$n_0 = \frac{\varepsilon_i \eta V_{th}}{2q(d_i + \Delta d)},\tag{A2}$$

where,  $\varepsilon_i$  is the dielectric permittivity of Al<sub>x</sub>Ga<sub>1-x</sub>N layer, dI is the thickness of this layer, and  $\Delta dI$  is the effective thickness of 2DEG. The threshold voltage V<sub>T</sub> was calculated for a uniformly doped Al<sub>x</sub>Ga<sub>1-x</sub>N layer as [16]:

$$V_T = \Phi_B - \frac{q n_D d_i}{2\varepsilon_i} - \frac{\Delta E_C}{q}, \tag{A3}$$

where, nD is the surface concentration in  $Al_XGa_{1-X}N$ ,  $q\Phi_B$  is the barrier hight between metal gate and  $Al_XGa_{1-X}N$ , and  $\Delta E_C$  is the conduction-band discontinuity at the heterojunction. The value of  $\Delta E_C$  was assumed to be equal to three quarters of the energy gap difference between the  $Al_XGa_{1-X}N$  and GaN material. Material parameters of  $Al_XGa_{1-X}N$  were determined using linear interpolation between GaN and AlN parameters as a function of the Al molar fraction x [13].

Using the results of Equations A1 through A3, the channel resistance and its gate voltage dependence may be computed as [15]:

$$R_{ch} = \frac{L}{W} \times \frac{1}{\mu_n n_s q},\tag{A4}$$

where L is the gate length, W is the gate width, q is the single charge, and  $\mu_n$  is the low-field mobility. The maximum 2DEG carrier density  $n_{max}$  in Al<sub>x</sub>Ga<sub>1-x</sub>N/GaN heterostructure is typically below 1×  $10^{13}$  cm<sup>-2</sup> [13]. The modified 2DEG carrier density can be written as [17]:

$$n'_{s} = \frac{n_{s}}{\left(1 + (n_{s}/n_{\max})^{\gamma_{1}}\right)^{l/\gamma_{1}}},$$
 (A5)

where,  $\gamma_1$  is the characteristic parameter for the transition to saturation in 2DEG carrier density. Finally Eqn. A5 is substitued into Eqn. 16. Moreover, according to Eqn. A5 the channel resistance grows with  $n_s$  decreasing without limit; therefore, in the model, R<sub>ch</sub> max is guaranteed not to exceed several k $\Omega$ . Taking all the above factors into account, R<sub>ch</sub> is written as:

$$R_{ch}^{'} = \frac{R_{ch}}{\left(1 + \left(R_{ch}/R_{ch\max}\right)^{\gamma_2}\right)^{1/\gamma_2}},$$
 (A6)

where,  $\gamma_2$  is the characteristic parameter for the transition to reaching the R<sub>ch</sub> max.

Using sample parameters as shown in Appendix D, the source-drain resistance was computed as a function of frequency. Figure A1 shows the microwave and RF switching resistance from source to drain in a typical AlGaN/GaN HFET. Note that the source-drain microwave and RF switch resistance of the AlGaN/GaN HFET is relatively constant for a given gate voltage but varies rapidly with gate voltages near threshold.

Figure A1. The source-drain microwave and RF switch resistance of the AlGaN/GaN HFET is relatively constant for a given gate voltage but varies rapidly with gate voltages near threshold.



#### **Appendix B**

#### **Capacitance Modeling Details**

The Meyer model [17] (for VDS equal to 0) was used for the gate capacitance Cg calculation:

$$C_{g} = \frac{C_{i}}{1 + 2\exp\left(-\frac{V_{g} - V_{T}}{\eta V_{th}}\right)},$$
(B1)

where, CI is the above-threshold channel capacitance.

$$C_i = \frac{WL\varepsilon_i}{d_i + \Delta d}.$$
(B2)

Taking into account the effect of the 2DEG carrier density saturation (Eqn. A5), the modified expression for Cg may be written as [15]:

$$C'_{g} = \frac{C_{g}}{\left(1 + (n_{s} / n_{\max})^{\gamma_{1}}\right)^{1 + \frac{1}{\gamma_{1}}}}.$$
 (B3)

The Meyer model describes the HFET capacitance behavior correctly only above the threshold voltage [19]. When the HFET is used as a control device, the more important capacitance is the one beyond the threshold voltage, because this capacitance determines microwave switch insertion loss or isolation, depending on HFET connection. This capacitance reflects the coupling between the gate and the inner side of the  $n^+$  diffusion regions. To estimate this capacitance, MOSFET capacitance expressions were used [20] because of strong structure similarities between HFET and MOSFET:

$$C_{ig} = \frac{\varepsilon_i W}{\pi} \times \ln \left( 1 + \frac{h_{n^+}}{d_i} \right), \tag{B4}$$

where,  $h_{n+}$  is the depth of the  $n^+$  - layer.

When the 2DEG layer is present this capacitance component (13) is absent, but beyond the threshold voltage  $V_T$ ,  $C_{ig}$  plays the main role. This capacitance appears only after 2DEG supression. The final approximation for this capacitance may then be written as:

$$C_{ig} = C_{ig} \times \left(1 - (n_s'/n_{\max})^{\gamma_3}\right)^{1/\gamma_3},$$
 (B5)

where,  $\gamma_3$  is the characteristic parameter for the capacitance  $C_{ig}$ . These capacitance terms all contribute to the total off-state capacitance,  $C_{OFF}$ . Figure B1 shows the off-state capacitance  $C_{OFF}$  as a function of gate bias voltage and frequency. The off-state AlGaN/GaN HFET capacitance is relatively constant with frequency up to 8.0 GHz but shows a widely varying value near the threshold voltage due to a changeover in the dominant capacitance mechanism. For the test FETs used, the capacitance never exceeds approximately 150 fF.

Figure B1. The off-state AlGaN/GaN HFET capacitance is relatively constant with frequency up to 8.0 GHz but shows a widely varying value near the threshold voltage.



#### Appendix C

### Theoretical Discussion of Distortion in AlGaN/GaN FET Switches

The nonlinear  $I_{DS}$ - $V_{DS}$  characteristic for the AlGaN/GaN HFET will govern its production of unwanted distortion products. A general  $I_{DS}$ - $V_{DS}$  characteristic for the GaN HFET that includes its nonlinear properties can be written as,

$$I_{DS} = \sum_{n=1}^{\infty} \alpha_n V_{DS}^n \tag{C1}$$

where the  $\alpha_n$  contain terms dependent on the microwave circuit topology, including such parameters as the gate bias circuitry, gate-drain and gate-source leakage and the device series resistance RS. A frequently used measure of distortion, the distortion intercept point, is derived for the microwave control element based on this I<sub>DS</sub>-V<sub>DS</sub> characteristic. In general applications, the second and third order distortion intercept points (IP2 and IP3, respectively) are of most interest to microwave design engineers and will be discussed here, although higher levels of intercept point may be computed. General expressions for load-referenced IP2 and IP3 can be written for the series reflective GaN HFET-based switch in terms of the expansion parameters in Eqn. C1 [22]. The series reflective switch has been chosen for this discussion since previous studies have shown that in SPDT switch topologies, the series on-state element is the primary distortion generating mechanism [22,23]. With this in mind, the intercept points can be written using the I<sub>DS</sub>-V<sub>DS</sub> expansion parameters as [22]:

$$IP2 = \frac{Z_0}{2R_c^4 \alpha_2^2} (1 + \frac{2Z_0}{R_c})^2$$

$$IP3 = \frac{Z_0}{2R_c^3 \alpha_3} (1 + \frac{2Z_0}{R_c})$$
(C2)

The first order expansion parameter,  $\alpha_1$ , is the inverse of the channel series resistance,  $R_C$ . Similar intercept point relationships can be derived for more complex switch circuit topologies. The equivalent circuit for the GaN HFET operating in a control mode is shown in Figure C1.



Figure C1. AC equivalent circuit representation for the GaN HFET-based micro wave and RF switch, showing the gate leakage and gate bias equivalent impedances.

The gate bias resistor  $R_G$  is used for isolating the gate at all frequencies because of the relatively high impedance of the gate. The resistance  $R_{GG}$  represents the gate leakage component. This leakage path is modeled in SPICE as a capacitor-diode parallel circuit; a high value resistor replaces the reverse bias diode in this representation to simplify the analysis.

The electrons in this 2DEG are of very high mobility, and when coupled with the high 2DEG carrier density, a very thin but highly conducting layer is created (Figure C2). The carrier density in this layer can be modulated by the application of a control voltage on the device gate. The I-V characteristics of the GaN HFET are strongly influenced by the field dependent mobility in the 2DEG. High electric fields will occur in the



Figure C2. Idealized structure of the a high electron mobility transistor based on an AlGaN/GaN heterostructure. The AlGaN layer is  $d_i$  thick; the 2DEG is  $\Delta d$  thick.

conducting channel layer during high power control because of narrow gate lengths, with a corresponding reduction in the channel mobility with increasing voltage drop across the drain-source. A simple model for the velocity-electric field profile is assumed, and the expression for the mobility is derived from the derivative of this profile [3]:

$$v(E) = \frac{\mu_{LF}E}{1 + \frac{\mu_{LF}E}{v_{sat}}}; \mu(E) = \frac{\partial v(E)}{\partial E} = \frac{\mu_{LF}}{[1 + \frac{\mu_{LF}E}{v_{sat}}]^2}$$
(C3)

where  $\mu_{LF}$  is the low field mobility, E is the electric longitudinal field in the channel and  $v_{sat}$  is the saturation velocity in the 2DEG. Figure C3 shows the model velocity-electric field profile for the a typical heterostructure system.



Figure C3. Plot of the velocity-electric field model (Eqn. C3) for a AlGaN/GaN 2DEG..

Typical values for the low field mobility and velocity saturation value in AlGaN/GaN systems are a 0.18  $cm^2/V$ -s and 2.5 x 10<sup>5</sup> m/s, respectively [4,5]. In the 2DEG, a simple approximation for the electric field is  $V_{DS}/L$  [3]; this approximation yields a mobility relation versus channel voltage of form:

$$\mu(V) = \frac{\mu_{LF}}{\left[1 + \frac{\mu_{LF}V}{Lv_{sat}}\right]^2} = \sum_{n=0}^{\infty} \mu_n V^n \quad , \tag{C4}$$

The I-V characteristic for the GaN HFET is derived in a similar fashion as the MOSFET [6]; however, the carrier density in the 2DEG above threshold is a function of the capacitance per unit area of the gate-2DEG structure and the gate-source voltage [6]:

$$n_{2DEG} = \frac{\mathcal{E}_i}{q(d_i + \Delta d)} (V_{GS} - V_{Off})$$
(C5)

By assuming a linear variation of voltage in the channel (similar to MOS square law theory [6]) and the mobility relation in Eqn C3., the nonlinear drain-source current can be written as:

$$I_{DS} = \frac{W}{L} \frac{\varepsilon_i}{d_i + \Delta d} \mu_{LF} \sum_{n=0}^{\infty} \frac{\mu_n}{\mu_0} V_{DS}^{n+1} [\frac{V_{GS} - V_{Off}}{n+1} - \frac{V_{DS}}{n+2}]$$
(C6)

where  $\mu_{LF}=\mu_0$ . Assuming low field conditions (n=0), the drain current saturates at current I<sub>Sat</sub>, which occurs at an approximate value of V<sub>DS</sub> of (V<sub>GS</sub>-V<sub>off</sub>). The gate-source voltage in Eqn. C5 is composed of two terms: the dc control component (V<sub>GS0</sub>) and an ac component as seen in the ac equivalent circuit (Figure C1).

The gate bias and leakage circuits cause the gate voltage to be frequency dependent, causing the ac operating point of the GaN HFET to vary with frequency. The effects of the gate bias circuitry manifest themselves through the gate RC time constant, which is composed of a gate bias resistor  $R_G$ , the gate leakage resistance  $R_{GG}$ , and the two gate capacitors,  $C_{GS}$  and  $C_{GD}$ . At low frequencies, the gate impedances are very high, causing the gate to effectively float. At high frequencies, however, the gate-source voltage follows the drain-source voltage due to coupling through  $C_{GS}$  and  $C_{GD}$ , with the gate being referenced above ground through the gate bias resistance  $R_G$ . The relationship between  $v_{GS}$  and  $v_{DS}$  can be written from the ac equivalent circuit representation of Figure C1 as

$$\gamma = -\frac{v_{GS}}{v_{DS}} = \frac{\frac{Z_S Z_1}{R_C} - Z_G}{Z_1 + Z_S + 2Z_G} , \qquad (C7)$$

where  $Z_s=1/j\omega C_s$ , and  $Z_1$  is the parallel combination of  $R_{GG}$  and  $C_{GS}$  and  $C_{GD}$ . The capacitances  $C_s$  and  $C_D$  are assumed equal in this result.

From Eqns. C5 and C6, the ac component of the drain-source current relationship can be written strictly as a function of the ac drain-source voltage and the devices operating characteristics:

$$i_{DS} = \frac{2I_{DSat}}{V_{Off}^2} \sum_{n=0}^{\infty} \frac{\mu_n}{\mu_0} v_{DS}^{n+1} \left[ \frac{V_{GS0} - V_{Off} - \psi_{DS}}{n+1} - \frac{v_{DS}}{n+2} \right]$$
(C8)

where  $I_{DSat}$  is the drain-source current  $i_{DS}$  at saturation for  $V_{GS0}$  equal zero. Eqn. C7 provides the means for deriving the expansion coefficients  $\alpha_n$ , yielding the distortion parameters of the GaN HFET.

Expanding Eqn. C7 in powers of  $v_{DS}$  and grouping terms, the first three expansion coefficients may be written as:

$$\begin{aligned} \alpha_{1} &= \frac{2I_{DSat}}{V_{Off}} = \frac{1}{R_{c}}, \\ \alpha_{2} &= \frac{2I_{DSat}}{V_{Off}} \left( 0.5 \frac{\mu_{1}}{\mu_{LF}} - \frac{0.5 + \gamma}{V_{Off}} \right), \\ \alpha_{3} &= \frac{2I_{DSat}}{V_{Off}} \left( \frac{1}{3} \frac{\mu_{2}}{\mu_{LF}} - \frac{\mu_{1}}{\mu_{LF}} \frac{0.5\gamma + (1/3)}{V_{Off}} \right), \end{aligned}$$
(C9)

where  $\mu_n$  (n=1,2) is the mobility expansion coefficient from Eqn. C4.

# Appendix D

# **Typical Values of Simulation Parameters**

| QUANTITY                                                                     | SYMBOL IN | UNITS              | VALUE                  |
|------------------------------------------------------------------------------|-----------|--------------------|------------------------|
|                                                                              | PROGRAM   |                    |                        |
| gate width                                                                   | W         | micron             | 150                    |
| gate length                                                                  | L         | micron             | 0.3                    |
| Al <sub>x</sub> Ga <sub>1-x</sub> N layer thickness                          | dins      | angstrom           | 150                    |
| 2DEG layer thickness                                                         | dgas      | angstrom           | 45                     |
| Al molar fraction in Al <sub>x</sub> Ga <sub>1-x</sub> N                     | mx        | -                  | 0.274                  |
| Intentional or non-intentional doping in Al <sub>x</sub> Ga <sub>1-x</sub> N | Ndbulk    | cm <sup>-3</sup>   | 6×10 <sup>18</sup>     |
| distance between source and drain n <sup>+</sup> regions                     | Lch       | micron             | 2                      |
| distance between source metal and drain metal                                | Lsd       | micron             | 2                      |
| length of source metallization                                               | Ls        | micron             | 25                     |
| length of drain metallization                                                | Ld        | micron             | 25                     |
| doping of source n+ region,                                                  | Nsource   | cm <sup>-3</sup>   | 1×10 <sup>20</sup>     |
| doping of drain n+ region,                                                   | Ndrain    | cm <sup>-3</sup>   | 1×10 <sup>20</sup>     |
| depth of the n <sup>+</sup> layers                                           | hnlayer   | micron             | 3                      |
| thickness of the GaN layer                                                   | hGaN      | micron             | 2.716                  |
| Intentional or non-intentional doping in GaN                                 | nGaN      | cm <sup>-3</sup>   | 1×10 <sup>13</sup>     |
| maximal sheet electron concentration in 2DEG                                 | nchmax    | m <sup>-2</sup>    | 2×10 <sup>17</sup>     |
| measured sheet electron concentration in 2DEG                                | nchVg     | m <sup>-2</sup>    | $0.62 \times 10^{17}$  |
| (Vg=0)                                                                       |           |                    |                        |
| minimum sheet electron concentration in 2DEG (to                             | nchmin    | m <sup>-2</sup>    | 1×10 <sup>-1</sup>     |
| avoid PC overflow)                                                           |           |                    | 11                     |
| permittivity in GaN                                                          | epsi      | F/m                | 7.97×10 <sup>-11</sup> |
| permittivity in sapphire                                                     | epssap    | F/m                | 8.8×10 <sup>-11</sup>  |
| low-power electron mobility in heterostructure                               | mun       | $m^2/(V \times s)$ | 0.0545                 |
| low-power electron mobility in GaN                                           | munGaN    | $m^2/(V \times s)$ | 0.0545                 |
| subthreshold ideality factor                                                 | eta       | -                  | 1.5                    |
| barrier hight between gate and Al <sub>x</sub> Ga <sub>1-x</sub> N           | Fib       | V                  | 0.8                    |
| temperature                                                                  | <u> </u>  | K                  | 300                    |
| characteristic parameter for transition to saturation                        | gamma1    | -                  | 3                      |
| in n <sub>ch</sub>                                                           |           |                    |                        |
| characteristic parameter for transition to R <sub>max</sub>                  | gamma2    | -                  | 0.3                    |
| characteristic parameter for transition . to $C_{sd}$                        | gamma3    | -                  | 1.25                   |
| beyond threshold voltage                                                     |           |                    |                        |
| frequency                                                                    | f         | GHz                | 2.5                    |
| characteristic impedance                                                     | Zc        | Ohm                | 50                     |
| DC gate voltage                                                              | Vg        |                    | -3+3                   |