

## **26 2** 8

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | REPORT DOCU                                                                                                                                                               | MENTATION                                                                                                                                                                                                                    | PAGE                                                                                                                |                                                                                           |                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| a. REPORT SECURITY CLASSIFICATION<br>(UNCLASSIFIED)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                           | 16 RESTRICTIVE                                                                                                                                                                                                               | MARKINGS                                                                                                            |                                                                                           |                                                                                                   |
| Za. SECURITY CLASSIFICATION AUTHORITY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                           | 3 DISTRIBUTION                                                                                                                                                                                                               |                                                                                                                     |                                                                                           |                                                                                                   |
| 26 DECLASSIFICATION / DOWNGRADING SCHEDU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                           | Approved<br>distribut                                                                                                                                                                                                        |                                                                                                                     |                                                                                           | ;                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     |                                                                                           |                                                                                                   |
| PERFORMING ORGANIZATION REPORT NUMBE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R(S)                                                                                                                                                                      | 5. MONITORING                                                                                                                                                                                                                | ORGANIZATION R                                                                                                      | EPORT NUMBER                                                                              | (5)                                                                                               |
| 6a. NAME OF PERFORMING ORGANIZATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6b. OFFICE SYMBOL<br>(If applicable)                                                                                                                                      | 7a. NAME OF MC                                                                                                                                                                                                               |                                                                                                                     |                                                                                           | <u></u>                                                                                           |
| Naval Postgraduate School                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 62                                                                                                                                                                        | Naval Pos                                                                                                                                                                                                                    | tgraduate                                                                                                           | School                                                                                    |                                                                                                   |
| Monterey, California 9394<br>Ba. NAME OF FUNDING / SPONSORING<br>ORGANIZATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 13-5000<br>8b. OFFICE SYMBOL<br>(If applicable)                                                                                                                           | 75. ADDRESS(Cit<br>Monterey<br>9. PROCUREMENT                                                                                                                                                                                | , Californ                                                                                                          | nia 93943                                                                                 |                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     | <u>;                                    </u>                                              |                                                                                                   |
| 3c. ADDRESS (City, State, and ZIP Code)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                           | 10. SOURCE OF F                                                                                                                                                                                                              | UNDING NUMBER                                                                                                       | TASK                                                                                      | TWORK UNIT                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           | ELEMENT NO.                                                                                                                                                                                                                  | NO.                                                                                                                 | NO                                                                                        | ACCESSION NO.                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     | L                                                                                         | <u> </u>                                                                                          |
| 1 TITLE (Include Security Classification)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     |                                                                                           |                                                                                                   |
| TRANSISTOR SIZING IN THE I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DESIGN OF HIG                                                                                                                                                             | H-SPEED CM                                                                                                                                                                                                                   | OS SUPER E                                                                                                          | BUFFERS (I                                                                                | (1                                                                                                |
| 12. PERSONAL AUTHOR(S)<br>Steele, Gordon R.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     |                                                                                           |                                                                                                   |
| 13a. TYPE OF REPORT 13b. TIME CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OVERED                                                                                                                                                                    | 14. DATE OF REPOR                                                                                                                                                                                                            | RT (Year, Month,                                                                                                    | Day) 15. PAGE                                                                             |                                                                                                   |
| Master's Thesis FROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                           | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                        |                                                                                                                     |                                                                                           |                                                                                                   |
| 6. SUPPLEMENTARY NOTATION THE VIEWS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | s in this the                                                                                                                                                             | sis are the                                                                                                                                                                                                                  | ose of the                                                                                                          | e author a                                                                                | and do not                                                                                        |
| reflect the official polic<br>U.S. Government.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | cy or positio                                                                                                                                                             | n or the De                                                                                                                                                                                                                  | epartment                                                                                                           | oi neieus                                                                                 | se or the                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                     |                                                                                           |                                                                                                   |
| 17 COSATI CODES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 18. SUBJECT TERMS (                                                                                                                                                       |                                                                                                                                                                                                                              |                                                                                                                     |                                                                                           |                                                                                                   |
| 17 COSATI CODES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MacPITTS; Si                                                                                                                                                              | licon Comp:                                                                                                                                                                                                                  | iler; CMOS                                                                                                          | S; VLSI; S                                                                                | Super                                                                                             |
| 17 COSATI CODES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                           | licon Comp:                                                                                                                                                                                                                  | iler; CMOS                                                                                                          | S; VLSI; S                                                                                | Super                                                                                             |
| 17     COSATI CODES       FIELD     GROUP       SUB-GROUP       9. ABSTRACT (Continue on reverse if necessary and several severa | MacPITTS; Si<br>Buffer; Tran<br>and identify by block n                                                                                                                   | licon Comp:<br>sistor Siz:<br>umber)                                                                                                                                                                                         | iler; CMOS<br>ing; High-                                                                                            | S; VLSI; S<br>-Speed CMC                                                                  | Super<br>DS • / / · ·                                                                             |
| 17 COSATI CODES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MacPITTS; Si<br>Buffer; Tran<br>and identify by block n<br>ansistors for<br>integrated c<br>ect Transisto<br>n is applied<br>ture size p w<br>super buffer                | licon Comp<br>sistor Siz<br>umber)<br>static Cor<br>ircuit log<br>rs (FET) is<br>to the mas<br>ell high-sp<br>can be use                                                                                                     | iler; CMOS<br>ing; High-<br>mplementar<br>ic design<br>s derived<br>k level ha<br>peed super<br>ed for the          | S; VLSI; S<br>-Speed CMC<br>                                                              | Super<br>DS.<br>ry Metal-<br>licon gate<br>emented<br>esign of<br>A soft-                         |
| 17 COSATI CODES<br>FIELD GROUP SUB-GROUP<br>79 ABSTRACT (Continue on reverse if necessary of<br>an algorithm for sizing tra<br>Dxide-Semiconductor (CMOS)<br>enhancement mode Field-Effe<br>In software. The algorithm<br>three micron minimum feat<br>ware representation of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MacPITTS; Si<br>Buffer; Tran<br>and identify by block n<br>ansistors for<br>integrated c<br>ect Transisto<br>n is applied<br>ture size p w<br>super buffer                | licon Comp<br>sistor Siz<br>umber)<br>static Cor<br>ircuit log<br>rs (FET) is<br>to the mas<br>ell high-sp<br>can be use                                                                                                     | iler; CMOS<br>ing; High-<br>mplementar<br>ic design<br>s derived<br>k level ha<br>peed super<br>ed for the          | S; VLSI; S<br>-Speed CMC<br>                                                              | Super<br>DS.<br>ry Metal-<br>licon gate<br>emented<br>esign of<br>A soft-                         |
| 17 COSATI CODES<br>FIELD GROUP SUB-GROUP<br>79 ABSTRACT (Continue on reverse if necessary of<br>an algorithm for sizing tra<br>Dxide-Semiconductor (CMOS)<br>enhancement mode Field-Effe<br>In software. The algorithm<br>three micron minimum feat<br>ware representation of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MacPITTS; Si<br>Buffer; Tran<br>and denuify by block n<br>ansistors for<br>integrated c<br>ect Transisto<br>n is applied<br>ture size p w<br>super buffer<br>Integrated ( | licon Comp<br>sistor Siz<br>umber)<br>static Cor<br>ircuit log<br>rs (FET) is<br>to the mas<br>ell high-sp<br>can be use                                                                                                     | iler; CMOS<br>ing; High-<br>nplementar<br>ic design<br>s derived<br>k level ha<br>peed super<br>ed for the<br>uits. | S; VLSI; S<br>-Speed CMC<br>using sil<br>and imple<br>ardware de<br>buffer.<br>automate   | Super<br>DS.<br>ry Metal-<br>licon gate<br>emented<br>esign of<br>A soft-                         |
| 17       COSATI CODES         FIELD       GROUP       SUB-GROUP         FIELD       Mancement for sizing transmitted       Superitor         Construment       mode Field-Effection       Field-Effection         Supresentation       of the       Superitor       Field         Field       Constrained       Very-Large-Scale       Superitor         20       DISTRIBUTION / AVAILABILITY OF ABSTRACT       Same AS R         20       DISTRIBUTION / AVAILABILITY OF ABSTRACT       Same AS R         22a       NAME OF RESPONSIBLE INDIVIDUAL       Same AS R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MacPITTS; Si<br>Buffer; Tran<br>and denuify by block n<br>ansistors for<br>integrated c<br>ect Transisto<br>n is applied<br>ture size p w<br>super buffer<br>Integrated ( | licon Comp:<br>sistor Siz:<br>umber)<br>static Con<br>ircuit log:<br>rs (FET) is<br>to the mas<br>ell high-s<br>can be use<br>VLSI) circu                                                                                    | iler; CMOS<br>ing; High-<br>mplementar<br>ic design<br>s derived<br>k level ha<br>peed super<br>ed for the<br>uits. | S; VLSI; S<br>-Speed CMC<br>using sil<br>and imple<br>ardware de<br>buffer.<br>e automate | Super<br>DS • / / / · ·<br>Licon gate<br>emented<br>esign of<br>A soft-<br>ed design              |
| 17       COSATI CODES         FIELD       GROUP       SUB-GROUP         19       ABSTRACT (Continue on reverse if necessary of a algorithm for sizing tradewide-Semiconductor (CMOS)         20       an algorithm for sizing tradewide-Semiconductor (CMOS)         21       an and the semiconductor (CMOS)         22       an and the semiconductor (CMOS)         23       an and the semicon minimum feat         24       an and the semicon minimum feat         25       an and the semicon minimum feat         26       DISTRIBUTION / AVAILABILITY OF ABSTRACT         27       UNCLASSIFIED/UNLIMITED         28       NAME OF RESPONSIBLE INDIVIDUAL         H.H. Loomis, Jr.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MacPITTS; Si<br>Buffer; Tran<br>and denuify by block n<br>ansistors for<br>integrated c<br>ect Transisto<br>n is applied<br>ture size p w<br>super buffer<br>Integrated ( | licon Comp:<br>sistor Siz:<br>umber)<br>static Con<br>ircuit log:<br>rs (FET) is<br>to the mash<br>ell high-sp<br>can be use<br>VLSI) circu<br>VLSI) circu<br>21. ABSTRACT SEC<br>(UNCLASS<br>225. TELEPHONE (M<br>(408) 646 | iler; CMOS<br>ing; High-<br>ing; High-<br>ic design<br>s derived<br>k level ha<br>peed super<br>ed for the<br>uits. | S; VLSI; S<br>-Speed CMC<br>using sil<br>and imple<br>ardware de<br>buffer.<br>automate   | Super<br>DS • / / / · ·<br>ry Metal-<br>licon gate<br>emented<br>esign of<br>A soft-<br>ed design |

|--|--|

Approved for public release; distribution is unlimited

Transistor Sizing in the Design of High-Speed CMOS Super Buffers

by

Gordon R. Steele Captain, United States Marine Corps B.S.F.S., Georgetown University, 1981

Submitted in partial fulfillment of the requirements for the degree of

#### MASTER OF SCIENCE IN ELECTRICAL ENGINEERING

from the

#### NAVAL POSTGRADUATE SCHOOL

March 1988

Author:

Approved by:

| Goldon II. Steele                                                             |
|-------------------------------------------------------------------------------|
| Dekik                                                                         |
| Donald E. Kirk, Co-Advisor                                                    |
| Herschel H. Loomis Jr., CoAdvisor                                             |
| Joe Bowen                                                                     |
| John P. Powers, Chairman<br>Department of Electrical and Computer Engineering |
| j' i some                                                                     |

lordon Lottet

Gordon E. Schacher, Dean of Science and Engineering

#### ABSTRACT

An algorithm for sizing transistors for static Complementary-symmetry Metal-Oxide-Semiconductor (CMOS) integrated circuit logic design using silicon gate enhancement mode Field-Effect Transistors (FET) is derived and implemented in software. The algorithm is applied to the mask level hardware design of a three micron minimum feature size p well high-speed super buffer. A software representation of the super buffer can be used for the automated design of custom Very-Large-Scale-Integrated (VLSI) circuits.

| NSPECTE) |  |
|----------|--|
| 2        |  |

ATTACK MARKED RECEIPTING PROPERTY MARKED FOR THE

231 2.2.2.2.2. 2.2.2.2.2 2.2.2.2.2.

| Accession For |                        |     |
|---------------|------------------------|-----|
| NTIS          | GRALI                  |     |
| DTIC          | TAB                    | Ď   |
| Unann         | ounced                 |     |
| Justi         | fication               |     |
| Avai          | ibution/<br>lability ( |     |
|               | Avail and              | 101 |
| Dist          | Special.               | 1   |
| A-1           |                        |     |

#### TABLE OF CONTENTS

| I.  | IN' | RODUCTION1                                                                                                             |
|-----|-----|------------------------------------------------------------------------------------------------------------------------|
| II. | SE  | ING OF SILICON GATE ENHANCEMENT MODE METAL-OXIDE-<br>MICONDUCTOR FIELD-EFFECT TRANSISTORS IN STATIC CMOS<br>GIC DESIGN |
|     | A.  | CHARACTERISTICS OF STATIC CMOS CIRCUIT DESIGN 6                                                                        |
|     | B.  | DERIVATION OF EQUATIONS FOR TRANSISTOR SIZING IN A STA-<br>TIC CMOS INVERTER                                           |
|     |     | 1. Overview                                                                                                            |
|     |     | 2. Rise Time and Fall Time Determination10                                                                             |
|     |     | 3. Capacitive Loading                                                                                                  |
|     |     | a. Diffusion to Substrate Capacitance of the Interconnection Node                                                      |
|     |     | b. Gate Capacitance of the Next Stage                                                                                  |
|     |     | c. Routing Capacitance                                                                                                 |
|     |     | 4. Finding $W_p$ and $W_n$                                                                                             |
|     |     | 5. Drain Resistance                                                                                                    |
|     |     | 6. Theoretical Bounds on Inverter Performance                                                                          |
|     | C.  | EXTENSION OF THE STATIC CMOS INVERTER TRANSISTOR SIZ-<br>ING EQUATIONS TO GENERAL STATIC CMOS LOGIC DESIGN             |
|     | D.  | EXTENSION OF THE TF ANSISTOR SIZING EQUATIONS TO NON-<br>RECTANGULAR TRANSISTORS                                       |

MININA

|                                   | E. CHAPTER SUMMARY                                                                   |
|-----------------------------------|--------------------------------------------------------------------------------------|
|                                   | DESIGN OF A HIGH-SPEED STATIC CMOS SUPER BUFFER FOR THE<br>MONTEREY SILICON COMPILER |
|                                   | A. BACKGROUND                                                                        |
|                                   | B. DESIGN OF THE SUPER BUFFER                                                        |
|                                   | C. SIMULATION OF THE SUPER BUFFER                                                    |
|                                   | D. MASK LEVEL SUPER BUFFER IMPLEMENTATION73                                          |
| IV.                               | E. PERFORMANCE OF THE SUPER BUFFER IN MULTI-BIT DATA-<br>PATH CIRCUITS               |
| IV.                               | CONCLUSIONS                                                                          |
|                                   | A. SUMMARY                                                                           |
|                                   | B. RECOMMENDATIONS85                                                                 |
| -                                 | 1. Effects of a Non-Ideal Input Square Wave                                          |
|                                   | 2. Empirical Adjustment of Drain Current Equations                                   |
|                                   | 3. Channel Length Modulation                                                         |
|                                   | 4. Body Effect                                                                       |
|                                   | 5. Accuracy in Computation and Fabrication                                           |
|                                   | 6. Stage Ratio88                                                                     |
|                                   | 7. Suggested Modifications to the Monterey Silicon Compiler                          |
| APF<br>V<br>APF                   | PENDIX A: STATIC CMOS INVERTER TRANSISTOR SIZING<br>PROGRAMS                         |
| APF                               | PENDIX B: STATIC CMOS SUPER BUFFER PSPICE DECK 121                                   |
|                                   |                                                                                      |
|                                   | v                                                                                    |
|                                   |                                                                                      |
|                                   |                                                                                      |
| 2<br>2020202020202050205020202020 |                                                                                      |

、?+<u>^\_+</u>\*<u>a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\_\*\*a^\_\*\*a^\_\*\*\*a^\_\*\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^\_\*\*a^</u>

3

| LIST OF REFERENCES        | 5 |
|---------------------------|---|
| BIBLIOGRAPHY12            | 7 |
| INITIAL DISTRIBUTION LIST | 0 |

**GLACHC** 

SCOLO.

0.10.0000000

#### LIST OF TABLES

| 2.1 | MOSFET Drain Current Equations (from MicroSim Corporation's PSpice)                                           |
|-----|---------------------------------------------------------------------------------------------------------------|
| 2.2 | PSpice MOSFET Model Parameters (from MicroSim Corporation's PSpice).                                          |
| 2.3 | MOSFET Temperature Effects (from MicroSim Corporation's PSpice) 16                                            |
| 2.4 | Important Equations for the Static CMOS Inverter                                                              |
| 2.5 | Important Equations for General Static CMOS Logic Design                                                      |
| 3.1 | Summary of Rise and Fall Time Data for the Super Buffer                                                       |
| 3.2 | Summary of Delay Time Data for the Super Buffer                                                               |
| 3.3 | Summary of Rise and Fall Time Data for the Super Buffer in Multi-Bit Data<br>Path Circuits with VDD = 6 Volts |
| 3.4 | Summary of Delay Time Data for the Super Buffer in Multi-Bit Data Path<br>Circuits with Vdd = 6 Volts         |
| 4.1 | Monterey Silicon Compiler NMOS Logic Cells Requiring CMOS Replacements                                        |
| A.1 | SPICE Fabrication Parameter Data Register Allocation                                                          |
|     | Data Register Allocation for Variables Other than SPICE Fabrication Param-<br>eters                           |

#### LIST OF FIGURES

SCOLOGICS:

Karaka (

| 2.1  | Schematic of a Possible p Block Configuration in a Static CMOS Logic Gate               |
|------|-----------------------------------------------------------------------------------------|
| 2.2  | Schematic of a Possible n Block Configuration in a Static CMOS Logic Gate.              |
| 2.3  | Interconnection of p and n Blocks in Static CMOS Logic Gates with Capacitive<br>Loading |
| 2.4  | Schematic of a Static CMOS Inverter without Capacitive Loading                          |
| 2.5  | Switch Level Idealization of MOSFET Behavior                                            |
| 2.6  | Switch Level Idealization of Static CMOS Inverter Behavior                              |
| 2.7  | Current Flow in MOSFETs 14                                                              |
| 2.8  | Schematic of a Static CMOS Inverter with Capacitive Loading17                           |
| 2.9  | Effects of the Rising Edge of a Pulsed Input on a Static CMOS Inverter                  |
| 2.10 | Effects of the Falling Edge of a Pulsed Input on a Static CMOS Inverter                 |
| 2.11 | Idealized Physical MOSFET23                                                             |
| 2.12 | Effects of Lateral Diffusion of Doping Ions on a Physical MOSFET24                      |
| 2.13 | Drain Diffusion Area Dimensions                                                         |
| 2.14 | Bulk-Drain Depletion Capacitance and Metal to Diffusion Contact Capaci-<br>tance        |
| 2.15 | Mask Level Layout of a Static CMOS Inverter                                             |
| 2.16 | Load MOSFET Channel Dimensions                                                          |

| 2.17 | Load MOSFET Gate Capacitance                                                                                                                                                                        |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.18 | Drain Diffusion Region and Resistive Equivalent40                                                                                                                                                   |
| 2.19 | Drain Diffusion Region with a Single Metal to Diffusion Contact Area and<br>Resistive Equivalent                                                                                                    |
| 2.20 | Drain Diffusion Region with N Metal to Diffusion Contact Areas and Resistive<br>Equivalent                                                                                                          |
| 2.21 | Static CMOS Compound Gate Implementation of $F = \overline{((A \cdot B) + (C \cdot D))}$                                                                                                            |
| 2.22 | Manhattan Geometry Star Configured MOSFET 51                                                                                                                                                        |
| 2.23 | Circular MOSFET                                                                                                                                                                                     |
| 3.1  | Employment of Super Buffer within the Monterey Silicon Compiler Architec-<br>ture                                                                                                                   |
| 3.2  | Mask Level Integrated Circuit Layout of CMOS Register                                                                                                                                               |
| 3.3  | Schematic of Static CMOS Super Buffer                                                                                                                                                               |
| 3.4  | PSpice PROBE Postprocessor Simulation of Voltage Waveforms Presented to<br>and Produced by the Input Stage of the Super Buffer Using MOSFET Level<br>Two Model                                      |
| 3.5  | PSpice PROBE Postprocessor Simulation of Voltage Waveforms Presented to<br>and Produced by the Output Stage of the Super Buffer Using MOSFET Level<br>Two Model                                     |
| 3.6  | PSpice PROBE Postprocessor Simulation of Voltage Waveforms Presented to<br>the Input Stage of the Super Buffer and Produced by the Output Stage of the<br>Super Buffer Using MOSFET Level Two Model |
| 3.7  | Mask Level Integrated Circuit Layout of Static CMOS Super Buffer75                                                                                                                                  |
| 3.8  | Example of a Portion of a Microchip Designed with the Monterey Silicon<br>Compiler Showing Placement of the Static CMOS Super Buffer Below a CMOS<br>Register                                       |

**POSTACE** 

CALL TALLA

5.5.5.5.5.5.C

NOCCESSION

Press and a second

1222233375

Sector State

150.20.20

DOSESSION OF

1 A A A A A A

|   | 3.9 | Four Bit Shifter Hybrid Microchip Designed with the Monterey Silicon Com-<br>piler   |
|---|-----|--------------------------------------------------------------------------------------|
| 3 | .10 | CMOS Input Pad Replacement for the Monterey Silicon Compiler 79                      |
| 3 | .11 | Eight Bit Taxi Meter Hybrid Microchip Designed with the Monterey Silicon<br>Compiler |
| 2 | A.1 | Interrelationships of Transistor Sizing Programs                                     |

KANNE MITTAL AANNAL AANNAL AANAM MAANA MAANA MAANNI MAANNI MAANA MAANA MAANA MAANA MAANA MAANA MAANA MAANA MAA

#### ACKNOWLEDGMENTS

**BODDLANA** 

My deepest and most sincere thanks for the support I have received in the pursuit of my studies go to my wife, Anne, and my children, Andrew and Julia. I would also like to express my appreciation to Dr. Donald Kirk and to Dr. Herschel Loomis of the Naval Postgraduate School for the assistance and guidance that they provided to me in conducting the research and the writing of this thesis.

#### I. INTRODUCTION

The MacPITTS silicon compiler is a tool for the automated design of complete, Very-Large-Scale Integrated (VLSI) microchips that was created at the Massachusetts Institute of Technology Lincoln Laboratory in the early 1980's [Massachusetts Institute of Technology 1982 Conference on Advanced Research in VLSI, 1982, pp. 28–29]. To use MacPITTS a design engineer specifies the desired logic behavior of a complete microchip in a source program written in a high level algorithmic language. Writing this program is the only task that the design engineer need perform—the entire design process is then performed by the compiler. The compiler extracts information from this program which it uses to create a mask level layout in Caltech Intermediate Form (CIF). The layout when specified in this form is suitable for use by silicon foundries for the fabrication of an actual microchip.

CARLANSING

Use of a silicon compiler provides dramatic design time savings over handcrafting layouts. The design—simulate—redesign cycle that occurs before fabrication of handcrafted layouts is lengthy and therefore expensive. Handcrafted designs that take many months of man-hours to complete using computer based engineering design tools may be completed in a much shorter time by using a silicon compiler. Most VLSI designs today contain 20,000 to 50,000 devices. When human engineers design these large chips they partition and design the project in teams. Integrating the subsystems into a final working design requires close coordination throughout the design process and a uniform approach on the part of all the design teams. Using a silicon compiler to design automatically institutes uniformity in the design process. The compiler uses embedded techniques and rigorous checking and verification of design practices to ensure that the resulting circuit is "correct by construction." These embedded functions often incorporate the practices of expert integrated circuit designers. A good compiler can verify the functionality and timing of a design after it has been implemented. Some can provide real-time checking, verification and implementation strategies that flag potential errors and hazards and prevent them from being entered into the design. All of these features of silicon compilers contribute to the production of designs that are as correct as possible before fabrication. This is extremely important in VLSI design because it is difficult and costly to isolate design errors on a finished microchip. [Pollack, Erickson, and Mazor, 1986, pp. 79-80]

221222

12222223

The MacPITTS Silicon Compiler is actually a collection of programs each of which performs a specific function. The base language of these programs is Franz Lisp with extended functions for geometric cell layout provided by the Massachusetts Institute of Technology Lincoln Laboratory language L5 and by MacPITTS itself. One way in which the programs can be categorized is to lump together all those that are dependent upon a particular microchip fabrication technology and those that are not. By altering only the technology dependent programs to reflect the design rules of a desired technology the rest of the compiler can become technology independent. This is a very desirable feature in the fast moving electronics industry because a favored technology today may be outmoded tomorrow. The technology dependent programs in the original MacPITTS compiler were based on n channel Metal-Oxide-Semiconductor (NMOS) technology. NMOS has since been largely replaced by Complementary-symmetry Metal-Oxide-Semiconductor (CMOS) technology as the commercial technology of choice for low power consumption VLSI applications. This transition in industry has occurred largely because CMOS technology has matured to the point that it now rivals NMOS in switching speed yet consumes only a fraction of the power required by NMOS circuitry. It is therefore a logical step to modify the technology dependent portions of the MacPITTS Silicon Compiler to support CMOS design rules.

One of the major technology dependent portions of MacPITTS is the body of code within it that defines the geometric layout of logic cells. The compiler selects, places, and interconnects these cells in such a way that the result is a design for a physically achievable microchip that will behave as specified by the word picture that the design engineer presents to the compiler in his or her source program. These cells reside in what is essentially a library. EXERCISE DESCRIPTION DESCRIPTION

ALLER STREET FLANK, ESSER BAAR

An ongoing project at the Naval Postgraduate School in Monterey, California, has been the addition of a CMOS option to the technology dependent portions of the MacPITTS Silicon Compiler. Since the work has progressed to the point that the present compiler is a significant departure from the original MacPITTS the hybrid NMOS/CMOS compiler is now referred to as the Monterey Silicon Compiler.

The immediate goal of the research documented in this thesis is to create and insert into the Monterey Silicon Compiler code a mask level integrated circuit design of a high-speed static CMOS super buffer to replace the existing NMOS version. In the Monterey Silicon Compiler architecture the super buffer is that part of the branching fan-out tree that feeds clock signals from off-chip to various parts of a VLSI circuit. Since the super buffer is a gate in the path of incoming clock signals it must be guaranteed to function within specified timing constraints under given loading lest the operation of an entire chip fail due to the inability of the clock circuit to drive the on chip storage registers within an acceptable amount of time delay. From the designer's point of view the timing characteristics of enhancement Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFET), of which the super buffer is made, are controlled chiefly by the mask geometry of the MOSFETs. Therefore, a major portion of this research is devoted to an analysis of transistor sizing for static CMOS logic gates constructed from silicon gate enhancement MOSFETs.

Transistor sizing is the principal means by which an integrated circuit design engineer can influence the timing of a MOSFET. In a silicon compiler the design engineer is a computer. Typically, human engineers achieve desired timing through a design—simulate—redesign iterative method based on rules of thumb that are handed down by successful engineers to junior engineers. A silicon compiler that strives to optimize signal input to signal output delay time on a microchip cannot work in this way—it must be given explicit instructions on how to decide what transistor sizes are required to drive a given load, with a given supply voltage and operating temperature, within a specified delay time. Chapter II, which deals with the transistor sizing problem, is an original contribution to the field of time delay optimization in silicon compiler generated custom CMOS VLSI circuits. A coherent body of mathematical equations that detail how to size transistors to achieve desired timing parameters under known loading conditions, operating temperature, and supply voltage is derived in Chapter II. The equations are applicable to general static CMOS design.

Although the Monterey Silicon Compiler is not capable of designing a circuit that is constructed specifically to achieve a designer specified time delay this is a topic applicable to the general field of silicon compilation. The equations in Chapter II are useful to the Monterey Silicon Compiler as a design tool for the construction of the individual logic cells in the library that the compiler uses to build an integrated circuit floorplan. The equations developed are implemented in a computer program that is included in Appendix A. The program is used to apply the equations to a design problem, the design of the super buffer, in Chapter III. The resulting mask level design is simulated with a SPICE MOSFET model that is independent of the transistor sizing equations to verify the correctness of the approach. The design is translated into L5 code and inserted into the Monterey Silicon Compiler code for use in the automated design of custom CMOS VLSI circuits. The design of the super buffer moves the Monterey Silicon Compiler project one step closer to completion.

### II. SIZING OF SILICON GATE ENHANCEMENT MODE METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTORS IN STATIC CMOS LOGIC DESIGN

#### A. CHARACTERISTICS OF STATIC CMOS CIRCUIT DESIGN

Static CMOS Logic gates are made from two distinct blocks of devices that are connected together. Within one block are series combinations of p MOSFETs or parallel combinations of p MOSFETs or both. The MOSFETs in the p block are connected to a supply voltage.



Figure 2.1 Schematic of a Possible p Block Configuration in a Static CMOS Logic Gate

Figure 2.1 shows an example of a possible p block configuration [Weste and Eshraghian, 1985, p. 16]. Within the other block are series combinations of n MOSFETs or parallel combinations of n MOSFETs or both. The MOSFETs in



### Figure 2.2 Schematic of a Possible n Block Configuration in a Static CMOS Logic Gate

the n block are connected to ground. Figure 2.2 shows an example of a possible n block configuration. [Weste and Eshraghian, 1985, p. 16]

sa zacasa kasaa kasaa k

Any load capacitance to be driven by a static CMOS logic gate is attached to the node defined by the interconnection of the p and n blocks. Figure 2.3 shows the interconnection of the two blocks with a capacitive load attached.

The simplest static CMOS logic gate is an inverter. The inverter shown in Figure 2.4 consists of a single p MOSFET and a single n MOSFET. In an ideal sense, each p MOSFET in a static CMOS logic gate may be thought of as a switch along a path connecting the supply voltage to the load capacitance [Weste and Eshraghian, 1985, p. 7]. Similarly, each n MOSFET may be thought of as a switch along a path connecting the load capacitance to ground.

Figure 2.5 illustrates that a MOSFET that is conducting can be thought of as a closed switch and that a MOSFET that is in cutoff can be thought of as an open switch. Therefore, the voltage across the terminals of the load capacitance



<u>18555 - 855555555</u>

Part Sector

#### Figure 2.3 Interconnection of p and n Blocks in Static CMOS Logic Gates with Capacitive Loading



#### Figure 2.4 Schematic of a Static CMOS Inverter without Capacitive Loading

8

will be driven to the logic high level if enough switches in the p block are closed to create at least one complete path from the supply voltage to the load capacitance and enough switches in the n block are opened to sever all paths between the load capacitance and ground. Figure 2.6.a illustrates this switch level behavior for the inverter in Figure 2.4. The voltage across the terminals of the load capacitance will be driven to the logic low level if enough switches in the n block are closed to create at least one path from the load capacitance to ground and enough switches in the p block are opened to sever all paths between the supply voltage and the load. Figure 2.6.b illustrates this switch level behavior for the inverter in Figure 2.4.

#### B. DERIVATION OF EQUATIONS FOR TRANSISTOR SIZING IN A STATIC CMOS INVERTER

#### 1. Overview

In the physical world MOSFETs are not ideal switches. In addition to the capacitive load that they must drive they have internal parasitic capacitances and resistances that must also be driven. These parasitic capacitances and resistances are chiefly determined by operating temperature, various parameters associated with the fabrication process, and the physical dimensions of the MOSFETs. Only the third factor, the physical dimensions of the MOSFETs, is under the control of a circuit designer.

It is essential that the circuit designer, be it a human or an automated CAD tool like a silicon compiler, have a method to determine the physical dimensions of the MOSFETs in a static CMOS logic gate that are required to drive the load. The method presented here finds the dimensions of the p and n MOSFETs in the inverter of Figure 2.4 that are required to drive the parasitics and known capacitive load within a designer specified time constraint. The inverter is used



#### Figure 2.5 Switch Level Idealization of MOSFET Behavior

for the development of this method because it is the simplest static CMOS logic gate and as such the method developed for the inverter can be easily extended to general static CMOS logic design, the topic of Section C.

#### 2. <u>Rise Time and Fall Time Determination</u>

Table 2.1 gives the ideal (first order) equations of the Shichman-Hodges model describing the behavior of MOSFETs in their three regions of operation: cutoff region, linear region, and saturation region [Hodges and Jackson, 1983, p. 51, and MicroSim Corp., 1987, p. 78]. Table 2.1 refers to the variable  $KP\{T\}$ . KP is one of the 58 variables used in the SPICE circuit simulation program, a standard CAD tool for the design and simulation of MOSFET circuits. Table 2.2 presents only those MOSFET model parameters used in this thesis as defined in MicroSim Corporation's PSpice program documentation [MicroSim Corp., 1987,



#### Figure 2.6 Switch Level Idealization of Static CMOS Inverter Behavior

pp. 74-76]. The model parameters can be grouped into two broad categories: those that represent the mask geometry of the on-chip devices and those that represent the electrical and metallurgical properties of the chip due to the particular type of fabrication process used to construct the microchip.<sup>1</sup> As stated in Section B.1,

52.52 M

<sup>&</sup>lt;sup>1</sup> A good discussion of the physical meaning of the SPICE MOSFET model parameters can be found in, "The Simulation of MOS Integrated Circuits Using SPICE2, Memorandum No. M80/7, February, 1980", by Vladimirescu and Liu. The paper is available through the Electronics Research Laboratory Industrial Support Office at the University of California at Berkeley.

the circuit designer is able to modify parameters in the first category but not those in the second.

Some of these parameters are temperature dependent. The effects of temperature on those SPICE MOSFET model parameters used in this thesis are defined by the equations in Table 2.3. These equations are drawn from the program documentation for PSpice by MicroSim Corporation. [MicroSim Corp., 1987, p. 80]

Note that positive drain current in an n channel enhancement MOSFET flows from drain to source. This is illustrated in Figure 2.7.a. In a p channel enhancement MOSFET it flows from source to drain [Sedra and Smith, 1982, p. 311]. This is illustrated in Figure 2.7.b.

Section B.1 states that the load on a MOSFET is capacitive. Switching from one logic level to another therefore involves the charging or discharging of the parasitic and load capacitors and this requires time. The time that it takes a voltage waveform to rise from 10% to 90% of its steady state value is defined to be its rise time, denoted  $t_r$ . Fall time, denoted  $t_f$ , is defined to be the time it takes a voltage waveform to fall from 90% to 10% of its steady state value. [Weste and Eshraghian, 1985, p. 137]

The following discussion is based on a method of finding the rise and fall time of a static CMOS inverter proposed by Weste and Eshraghian [Weste and Eshraghian, 1985, pp. 137-140]. Given the circuit of Figure 2.8 in which  $C_L$  is initially charged so that  $V_0 = Vdd$ , a pulse of magnitude Vdd is applied to Vin. The effect of the pulse on the circuit's behavior is plotted in Figure 2.9.a. In this figure the regions of operation of the n MOSFET and p MOSFET are labeled in accordance with the definitions of the regions presented in Table 2.1. From Figure 2.9.a it is evident that the p MOSFET immediately enters the cutoff region where

|   | DEVICE |                                            |                                                                                                                |
|---|--------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------|
|   | TYPE   | REGION                                     | DRAIN CURRENT                                                                                                  |
|   |        | $Vds_n \ge 0$                              |                                                                                                                |
|   | n      | $Vgs_n - Vto_n\{T\} < 0$                   | $I_{\text{drain}_n} = 0$                                                                                       |
|   |        | [cutoff region]                            |                                                                                                                |
|   |        | $Vds_n \ge 0$                              |                                                                                                                |
| * | n      | $Vds_n < Vgs_n - Vto_n\{T\}$               | $I_{drain_n} = \left(\frac{W_n}{L_{eff_n}}\right) \cdot \left(\frac{KP_n\{T\}}{2}\right) \cdot Vds_n$          |
|   |        | [linear region]                            | $\cdot (2 \cdot (Vgs_n - Vto_n \{T\}) - Vds_n)$                                                                |
|   |        | $Vds_n \ge 0$                              |                                                                                                                |
| * | n      | $0 \le Vgs_n - Vto_n\{T\} \le Vds_n$       | $I_{drain_n} = \left(\frac{W_n}{L_{eff_n}}\right) \cdot \left(\frac{KP_n(T)}{2}\right)$                        |
|   |        | [saturation region]                        | $(Vgs_n - Vto_n\{T\})^2$                                                                                       |
|   |        | $ Vds_p  \ge 0$                            |                                                                                                                |
|   | р      | $ Vgs_p  -  Vto_p\{T\}  < 0$               | $I_{\rm drain_{e}} = 0$                                                                                        |
|   |        | [cutoff region]                            |                                                                                                                |
|   |        | $ Vds_p  \ge 0$                            |                                                                                                                |
|   |        | r ,                                        |                                                                                                                |
| t | р      | $ Vds_p  <  Vgs_p  -  Vto_p\{T\} $         | $I_{\text{drain}_p} = \left(\frac{W_p}{L_{eff_p}}\right) \cdot \left(\frac{KP_p\{T\}}{2}\right) \cdot  Vds_p $ |
|   |        | [linear region]                            | $\left  \left( 2 \cdot \left(  Vgs_p  -  Vto_p\{T\}  \right) -  Vds_p  \right) \right $                        |
|   |        | $ Vds_p  \ge 0$                            |                                                                                                                |
| t | р      | $0 \le  Vgs_p  -  Vto_p\{T\}  \le  Vds_p $ | $I_{\text{drain}_p} = \left(\frac{W_p}{L_{eff}}\right) \cdot \left(\frac{KP_p\{T\}}{2}\right)$                 |
|   |        | [saturation region]                        | $\frac{\langle v_{f} \rangle_{p}}{\langle ( Vgs_{p}  -  Vto_{p}\{T\} )^{2}}$                                   |

## TABLE 2.1 MOSFET DRAIN CURRENT EQUATIONS(FROM MICROSIM CORPORATION'S PSPICE)

where:

Contractory of the

 $\begin{aligned} Vto_n\{T\} &= VTO_n + GAMMA_n \cdot \left( \left( PHI_n\{T\} + |Vbs_n| \right)^{1/2} - \left( PHI_n\{T\} \right)^{1/2} \right); \ Vbs_n \leq 0 \\ |Vto_p\{T\}| &= |VTO_p| + GAMMA_p \cdot \left( \left( PHI_p\{T\} + Vbs_p \right)^{1/2} - \left( PHI_p\{T\} \right)^{1/2} \right); \ Vbs_p \geq 0 \end{aligned}$ 

\* 
$$L_{eff_n} = L_n - 2 \cdot LD_n$$
  
†  $L_{eff_p} = L_p - 2 \cdot LD_p$ 



Figure 2.7 Current Flow in MOSFETs

 $I_{drainp} = 0$ . The n MOSFET passes through two regions as  $V_0$  falls: the saturation region, then the linear region. It is possible then to redraw Figure 2.8 as Figure 2.9.b during fall time with the understanding that  $I_{drainn}$  is dependent upon the region of operation of the n MOSFET as the capacitor voltage,  $V_0$ , falls. Indeed, this is the reason for the use of a <u>dependent</u> current source symbol in Figure 2.9.b. From Weste and Eshraghian [Weste and Eshraghian, 1985, p. 139]:

"... it is evident that the fall time,  $t_f$ , consists of two intervals:

1.  $t_{I_1}$  = period during which the capacitor voltage,  $V_0$ , drops from  $0.9 \cdot Vdd$  to  $(Vdd - Vto_n\{T\})[I_{drain_n} \equiv saturation current]$ .

2.  $t_{f_2}$  = period during which the capacitor voltage,  $V_0$ , drops from  $(Vdd - Vto_n\{T\})$  to  $0.1 \cdot Vdd [I_{drain_n} \equiv linear current]$ ."

Figure 2.9.b can now be used to write an equation at the interconnection node based on Kirchoff's current law:  $^2$ 

$$I_{\rm drain_n} - (-i_c) = 0$$

<sup>&</sup>lt;sup>2</sup> Current flow convention: Current flowing out of a node is positive, current flowing into a node is negative.

| TABLE 2.2 | PSPICE MOSFET MODEL I | PARAMETERS |
|-----------|-----------------------|------------|
| (FROM     | MICROSIM CORPORATION  | 'S PSPICE) |

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

000

| L      | channel length                                    | meter                     |
|--------|---------------------------------------------------|---------------------------|
| W      | channel width                                     | meter                     |
| AD     | drain diffusion area                              | square meter              |
| AS     | source diffusion area                             | square meter              |
| PD     | drain diffusion perimeter                         | meter                     |
| PS     | source diffusion perimeter                        | meter                     |
| LEVEL  | model type $(1, 2, \text{ or } 3)$                |                           |
| LD     | lateral diffusion                                 | meter                     |
| VTO    | 0-bias threshold voltage                          | volt                      |
| KP     | transconductance                                  | $amp/volt^2$              |
| GAMMA  | bulk threshold parameter                          | $volt^{1/2}$              |
| PHI    | surface potential                                 | volt                      |
| LAMBDA | channel-length modulation                         | $volt^{-1}$               |
| RD     | drain ohmic resistance                            | ohm                       |
| RS     | source ohmic resistance                           | ohm                       |
| RSH    | drain, source diffusion sheet resistance          | ohm/sq.                   |
| PB     | bulk junction potential                           | volt                      |
| CJ     | bulk junction 0-bias bottom capacitance/area      | $farad/meter^2$           |
| CJSW   | bulk junction 0-bias perimeter capacitance/length | farad/meter               |
| MJ     | bulk junction bottom grading                      |                           |
| MJSW   | bulk junction sidewall grading                    |                           |
| FC     | bulk junction fwd-bias cap. coef                  |                           |
| CGSO   | G-S overlap cap./channel width                    | farad/meter               |
| CGDO   | G-D overlap cap./channel width                    | farad/meter               |
| NSUB   | substrate doping density                          | $1/cm^3$                  |
| NSS    | surface state density                             | $1/\mathrm{cm}^2$         |
| NFS    | fast surface state density                        | $1/\mathrm{cm}^2$         |
| TOX    | oxide thickness                                   | meter                     |
| TPG    | gate material: $+1 = opposite of substrate$       |                           |
|        | -1 = same as substrate                            |                           |
|        | 0 = aluminum                                      |                           |
| XJ     | metallurgical junction depth                      | meter                     |
| UO     | surface mobility                                  | cm <sup>2</sup> /volt-sec |
| UCRIT  | mobility degradation critical field               | volt/cm                   |
| UEXP   | mobility degradation exponent                     |                           |
| VMAX   | max. drift velocity                               | meter/sec                 |
| NEFF   | channel charge coef.                              |                           |
| DELTA  | width effect on threshold                         |                           |
|        |                                                   |                           |

221 <u>555</u>251

 $\mathbf{W}_{\mathbf{r}}$ 

يمر

4

۰,

# TABLE 2.3MOSFET TEMPERATURE EFFECTS(FROM MICROSIM CORPOPATION'S PSPICE)

$$\begin{split} EG\{T\} &= 1.16 - (0.000702 \cdot T^2) / (T + 1108) \\ PB\{T\} &= PB \cdot T/Tnom - 3 \cdot Vt \cdot ln(T/Tnom) \\ -EG\{T\} + Eg\{Tnom\} \cdot T/Tnom \\ PHI\{T\} &= PHI \cdot T/Tnom - 3 \cdot Vt \cdot ln(T/Tnom) \\ -EG\{T\} + Eg\{Tnom\} \cdot T/Tnom \\ CJ\{T\} &= CJ \cdot \left(1 + MJ \cdot (.0004 \cdot (T - Tnom) + (1 - PB\{T\}/PB))\right) \\ CJSW\{T\} &= CJSW \\ \cdot (1 + MJSW \cdot (.0004 \cdot (T - Tnom) + (1 - PB\{T\}/PB))) \\ KP\{T\} &= KP \cdot (T/Tnom)^{-3/2} \\ UO\{T\} &= UO \cdot (T/Tnom)^{-3/2} \\ \epsilon_{rel,oxide}\{T\} &= (KP\{T\} \cdot 100 \cdot TOX)/(UO\{T\} \cdot \epsilon_0) \end{split}$$

Note:

All temperatures in degrees Kelvin

Tnom = nominal temperature (assumed to be 300.15 K)

 $\epsilon_0 = \text{Electric Field Constant (permittivity of vacuum)} \left[\frac{F}{cm}\right]$ 

 $Vt = K \cdot T/q$  (thermal voltage)

K = Boltzmann's constant

q = electron charge

T = operating temperature



1000000



$$I_{\text{drain}n} + C_L \cdot \frac{dV_0}{dt} = 0 \qquad ; \quad i_c = C_L \cdot \frac{dV_0}{dt}$$
(2.1)

Applying equation (2.1) to the first interval where  $I_{drain_n}$  = saturation current gives:

$$\left(\frac{W_n}{L_{effn}}\right) \cdot \left(\frac{KP_n\{T\}}{2}\right) \cdot \left(Vgs_n - Vto_n\{T\}\right)^2 + C_L \cdot \frac{dV_0}{dt} = 0$$

After substituting  $Vds_n = V_0$  and  $Vgs_n = Vin = Vdd$  and some algebraic manipulation this equation becomes:

$$dt = -\frac{2 \cdot C_L}{\left(\frac{W_n}{L_{ef/n}}\right) \cdot \left(KP_n\{T\}\right) \cdot \left(Vdd - Vto_n\{T\}\right)^2} \cdot dV_0$$
(2.2)

Integrating the left side of equation (2.2) from  $t = t_1$  to  $t = t_2$  and the right side over the corresponding output voltages  $V_0 = 0.9Vdd$  to  $V_0 = Vdd - Vto_n\{T\}$ gives:

$$t_{f_1} = \frac{2 \cdot C_L \cdot \left(V to_n \{T\} - 0.1 \cdot V dd\right)}{\left(\frac{W_n}{L_{effn}}\right) \cdot \left(KP_n \{T\}\right) \cdot \left(V dd - V to_n \{T\}\right)^2}$$
(2.3)



Sec. Sec. Sec.

#### Figure 2.9 Effects of the Rising Edge of a Pulsed Input on a Static CMOS Inverter

Equation (2.1) may be applied to the second interval where  $I_{drain_n} = linear$  current:

$$\left(\frac{W_n}{L_{effn}}\right) \cdot \left(\frac{KP_n\{T\}}{2}\right) \cdot Vds_n \cdot \left(2 \cdot (Vgs_n - Vto_n\{T\}) - Vds_n\right) + C_L \cdot \frac{dV_0}{dt} = 0 \quad (2.4)$$

Again substituting  $Vds_n = V_0$  and  $Vgs_n = V_{in} = Vdd$  and performing some algebra gives:

$$dt = \frac{2 \cdot C_L}{\left(\frac{W_n}{L_{eff_n}}\right) \cdot \left(KP_n\{T\}\right) \cdot \left(V_0^2 - 2 \cdot V_0\right)} \cdot dV_0 \tag{2.5}$$

Integrating the left side of equation (2.5) from  $t = t_2$  to  $t = t_3$  and the right side over the corresponding output voltages  $V_0 = Vdd - Vto_n\{T\}$  to  $V_0 = 0.1Vdd$ gives:

$$t_{f_2} = \frac{C_L}{\left(\frac{W_n}{L_{eff_n}}\right) \cdot \left(KP_n\{T\}\right) \cdot \left(Vdd - Vto_n\{T\}\right)} \cdot \log_e\left(\frac{19 \cdot Vdd - 20 \cdot Vto_n\{T\}}{Vdd}\right)$$

$$(2.6)$$

The total fall time,  $t_f$ , is found by summing equations (2.3) and (2.6):

$$t_{f} = t_{f_{1}} + t_{f_{2}} = \frac{2 \cdot C_{L}}{\left(\frac{W_{n}}{L_{effn}}\right) \cdot \left(KP_{n}\{T\}\right) \cdot \left(Vdd - Vto_{n}\{T\}\right)}$$
$$\cdot \left[\frac{\left(Vto_{n}\{T\} - 0.1 \cdot Vdd\right)}{\left(Vdd - Vto_{n}\{T\}\right)} + \frac{1}{2} \cdot \log_{e}\left(\frac{19 \cdot Vdd - 20 \cdot Vto_{n}\{T\}}{Vdd}\right)\right] (2.7)$$

A similar procedure may be applied to find the rise time,  $t_r$ . Given the circuit of Figure 2.8 in which  $C_L$  is initially discharged so that  $V_0 = 0$ , the input voltage instantaneously falls from  $V_{in} = Vdd$  to  $V_{in} = 0$ . The effect of the input voltage on the circuit's behavior is plotted in Figure 2.10.a. In this figure the regions of operation of the n and p MOSFETs are labeled in accordance with the definitions of the regions presented in Table 2.1. From the figure it is evident that the n MOSFET immediately enters the cutoff region where  $I_{drainn} = 0$ . The p MOSFET passes through two regions, as  $V_0$  rises: the saturation region then the linear region. It is possible then to redraw Figure 2.8 as Figure 2.10.b during rise time with the understanding that  $I_{drainp}$  is dependent upon the region of operation of the p MOSFET as the capacitor voltage,  $V_0$ , rises. Figure 2.10.b can be used to write an equation at the interconnection node based on Kirchoff's Current law:

$$-I_{\rm drainp} + i_c = 0 \tag{2.8}$$



#### Figure 2.10 Effects of the Falling Edge of a Pulsed Input on a Static CMOS Inverter

Since the p MOSFET passes through two regions of operation during the rise time, equation (2.8) must be applied separately to each region and the separate results are summed together. The lower voltage limit in the time span denoted  $t_{r_1}$  is 0.1Vdd. The upper limit may be found from Figure 2.10.a. In Figure 2.10.a. the p MOSFET crosses over from the saturation region to the linear region when:

$$|Vds_{p}| = |Vgs_{p}| - |Vto_{p}\{T\}|$$
(2.9)

 $\operatorname{But}$ 

$$|Vds_p| = Vdd - V_0 \tag{2.10}$$

$$|Vgs_{p}| - |Vto_{p}\{T\}| = Vdd - |Vto_{p}\{T\}|$$
(2.11)

Substituting equations (2.10) and (2.11) into (2.9) and solving for  $V_0$  gives:

$$V_0 = |Vto_p\{T\}| \tag{2.12}$$

Process Provide Breased

NAMAN ZZZZA NANAN ZZZZA ZZZZZA ZZZZZZ

Thus the rise time intervals  $t_{r_1}$  and  $t_{r_2}$  are defined:

- 1.  $t_{r_1}$  = period during which the capacitor voltage,  $V_0$ , rises from 0.1Vdd to  $|Vto_p\{T\}| [I_{\text{drain}p} \equiv \text{saturation current}].$
- 2.  $t_{r_2}$  = period during which the capacitor voltage,  $V_0$ , rises from  $|Vto_p\{T\}|$  to  $0.9Vdd [I_{drainp} \equiv linear current]$ .

The drain current equations are substituted into equation (2.8) for the two regions of operation of the p MOSFET in identical fashion to the procedure used in determining  $t_f$  for the n MOSFET. The result is:

$$t_{r} = t_{r_{1}} + t_{r_{2}} = \frac{2 \cdot C_{L}}{\left(\frac{W_{p}}{L_{effp}}\right) \cdot \left(KP_{p}\{T\}\right) \cdot \left(Vdd - |Vto_{p}\{T\}|\right)} \\ \cdot \left[\frac{\left(|Vto_{p}\{T\}| - 0.1 \cdot Vdd\right)}{\left(Vdd - |Vto_{p}\{T\}|\right)} + \frac{1}{2} \cdot \log_{e}\left(\frac{19 \cdot Vdd - 20 \cdot |Vto_{p}\{T\}|}{Vdd}\right)\right]$$
(2.13)

Figure 2.11 shows an idealized MOSFET where L and W are the length and width of the channel, respectively. In the fabrication process that produces this ideal MOSFET doping ions diffuse only vertically down into the substrate through designer specified windows in the mask that define the source and drain regions. Figure 2.12 shows the result of a more true to life fabrication process. In this process the doping ions diffuse not only vertically down into the substrate but laterally under the edges of the window as well. The effect is that the drain and source regions are bloated in all directions by an amount LD. Since this lateral diffusion also occurs at both ends of the channel, the channel length is effectively reduced by  $2 \cdot LD$ . The effective channel length is denoted  $L_{eff}$  in Table 2.1 and in equations (2.7) and (2.13). For short channel devices this decrease in channel length can have a significant impact on drain current.

Rewriting equations (2.7) and (2.13) in terms of effective channel length gives:

$$t_{f} = \frac{2 \cdot C_{L}}{\left(\frac{W_{n}}{L_{n} - 2 \cdot LD_{n}}\right) \cdot \left(KP_{n}\{T\}\right) \cdot \left(Vdd - Vto_{n}\{T\}\right)}$$
$$\cdot \left[\frac{\left(Vto_{n}\{T\} - 0.1 \cdot Vdd\right)}{\left(Vdd - Vto_{n}\{T\}\right)} + \frac{1}{2} \cdot \log_{e}\left(\frac{19 \cdot Vdd - 20 \cdot Vto_{n}\{T\}}{Vdd}\right)\right] (2.14)$$

$$t_{r} = \frac{2 \cdot C_{L}}{\left(\frac{W_{p}}{L_{p}-2 \cdot LD_{p}}\right) \cdot \left(KP_{p}\{T\}\right) \cdot \left(Vdd - |Vto_{p}\{T\}|\right)} \\ \cdot \left[\frac{\left(|Vto_{p}\{T\}| - 0.1 \cdot Vdd\right)}{\left(Vdd - |Vto_{p}\{T\}|\right)} + \frac{1}{2} \cdot \log_{e}\left(\frac{19 \cdot Vdd - 20 \cdot |Vto_{p}\{T\}|}{Vdd}\right)\right] (2.15)$$

where  $Vto_n\{T\}$  and  $|Vto_p\{T\}|$  are defined in Table 2.1 and  $KP_n\{T\}$  and  $KP_p\{T\}$  are defined in Table 2.3.

Delay time, denoted  $t_d$ , is the time it takes a logic transition to pass from the input of a gate to its output. In fully restored CMOS logic  $t_d$  is explicitly defined to be the amount of time that elapses between the moment that the input



<u>Bernon</u>ti

**2.4.5.5.5.5** 

بينينين فالملاط

SS255222



\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

- 41- 1-6,816,413,476 &12 414 5% 5%

**NOOCOLOGY** 

in a second



" KANSASAS " NAMA

- K4444666

Transie (

144430500

122.22

MANNE BRANK

KANNER PROPERTY

PRESERVED.



24
signal to a gate transitions through Vdd/2 and the moment that the output affected by that input transitions through Vdd/2 [Weste and Eshraghian, 1985, p. 141]:

$$t_{davg} = \frac{t_r + t_f}{4} \tag{2.16}$$

N. LONGING RECENT RELEASE BURNEL BURNEL

1.1.1.1.1 XXXXX

One of the more attractive feature of CMOS circuits is that symmetric output sourcing and sinking currents are easily achieved resulting in equal rise and fall times. When this is achieved  $t_{dayg}$  becomes:

$$t_{d_{avg}} = \frac{t_r}{2} = \frac{t_f}{2}$$
 (2.17)

To achieve  $t_r = t_f$  for the inverter in Figure 2.8 equations (2.14) and (2.15) are set equal to one another then  $W_n$  is solved for. The result is:

$$W_n = W_p \cdot A \tag{2.18}$$

where

$$A = \frac{(L_n - 2 \cdot LD_n) \cdot (KP_p\{T\}) \cdot (Vdd - |Vto_p\{T\}|)}{(L_p - 2 \cdot LD_p) \cdot (KP_n\{T\}) \cdot (Vdd - Vto_n\{T\})} \\ \cdot \frac{\left[\frac{(Vto_n\{T\} - 0.1 \cdot Vdd)}{(Vdd - Vto_n\{T\})} + \frac{1}{2} \cdot \log_e\left(\frac{19 \cdot Vdd - 20 \cdot Vto_n\{T\}}{Vdd}\right)\right]}{\left[\frac{(|Vto_p\{T\}| - 0.1 \cdot Vdd)}{(Vdd - |Vto_p\{T\}|)} + \frac{1}{2} \cdot \log_e\left(\frac{19 \cdot Vdd - 20 \cdot |Vto_p\{T\}|}{Vdd}\right)\right]}$$
(2.19)

In the drain current equations of Table 2.1 it is evident that as the channel length, L, is decreased drain current increases. To maximize speed, L should be the minimum channel length permitted by the design rules of the particular technology being used. This length is usually the same as the minimum feature size of the technology.

Keeping in mind the previous paragraph on the selection of  $L_n$  and  $L_p$ , all the values on the right side of equation (2.18) are now known except for  $W_p$ . Once  $W_p$  is found, a  $W_n$  that results in  $t_f \simeq t_r$  and  $t_{davg} \simeq \frac{t_f}{2} \simeq \frac{t_r}{2}$  can be readily obtained from equation (2.18). Finding  $W_p$  is dealt with in Section 4.

## 3. Capacitive Loading

The load capacitance,  $C_L$ , has been referred to in Section B.2, but not yet described. The term  $C_L$  represents three parallel capacitances [Weste and Eshraghian, 1985, p. 123]:

$$C_L = Cbd_{\text{total}} + C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate} + C_r$$
(2.20)

where

122222222

 $Cbd_{total} \equiv$  the diffusion capacitance of the drain regions connected to the output  $C\sum_{\substack{\text{load}\\ \text{devices}}} \text{gate capacitance of the load devices connected}$ to the output of the gate under design  $C_r \equiv$  routing capacitance of the interconnect

between the p block, the n block, and the load

It should be noted that in the definition of the term  $C_{bd_{total}}$  the word region is plural. That is to say that in Figure 2.8 each transistor, when active, must drive not only its own drain diffusion to substrate capacitance but also that of the other transistor that is connected to it. This is so because the drains are connected together resulting in parallel capacitances.  $Cbd_{total}, C\sum_{\substack{load\\ devices}}$  gate. and  $C_r$ are described in the next three subsections.

# a. Diffusion to Substrate Capacitance of the Interconnection Node

いたい ないの ちょうちょう ちょうちょう

1000

0.2000R

ومعادمة والمتكري

Figure 2.13 shows a drain area diffused into the substrate and bloated by an amount *LD* in all horizontal directions. To the top of the figure would be the channel, but the channel, gate, and source have been removed to make clear that only the drain area is being considered here. At the bottom end of the drain is an area of diffusion that protrudes. This area has been reserved for a metal to diffusion surface contact. Similar contacts may be placed alongside this contact at the bottom end of the drain or on the sides of the drain or both (but obviously not at the channel end). The important drain area dimensions shown in Figure 2.13 are:

$$W_{d,eff} \equiv$$
 Effective diffusion width  $= W + 2 \cdot LD$   
 $L_{d,eff} \equiv$  Effective diffusion length  $= L_{d,mask} + 2 \cdot LD$   
where  $L_{d,mask}$  is the mask level diffusion length

$$W_{c,eff} \equiv$$
 effective contact width  $= W_c + 2 \cdot LD$   
where  $W_c$  is the mask level contact width

 $L_c \equiv \max$  level contact length

In Figure 2.13 the length of the contact area at the bottom edge of the diffusion runs from top to bottom, and the contact width runs from left to right. If contacts were placed <u>along the sides</u> of the diffusion area shown in Figure 2.13 their lengths would run from left to right in the figure while their widths would run from top to bottom. These dimensions are just the reverse of the dimensions of the contact along the bottom edge of the diffusion area in Figure 2.13.

From Figure 2.13 the drain area is defined:

$$AD = W_{d,eff} \cdot L_{d,eff} + N \cdot W_{c,eff} \cdot L_{c}$$

$$(2.21)$$

where N is the number of metal to diffusion contacts placed around the diffusion area.

2223 23333

From Figure 2.13 the drain perimeter is defined:

$$PD = 2 \cdot \left( W_{d,eff} + L_{d,eff} + N \cdot L_c \right) = 2 \cdot W_{d,eff} + 2 \cdot \left( L_{d,eff} + N \cdot L_c \right)$$
(2.22)

where N is as defined in equation (2.21)



CROSS SECTION, PERSPECTIVE VIEW

Figure 2.13 Drain Diffusion Area Dimensions



00000000

F 77333 -

22222

# Figure 2.14 Bulk-Drain Depletion Capacitance and Metal to Diffusion Contact Capacitance

Figure 2.14 shows the three capacitances of concern in calculating Cbd.  $CJ{T}$  and  $CJSW{T}$  in Figure 2.14 are defined in Tables 2.2 and 2.3.  $C_{md}$  is the capacitance that results by bringing metal into contact with the protrusion areas—like the one at the bottom edge of the diffusion in Figure 2.14—that are reserved for metal to diffusion contacts.

CROSS SECTION, PERSPECTIVE VIEW

Having defined the dimensions of the drain diffusion and its capacitive components, *Cbd* may now be defined [MicroSim Corp., 1987, p. 79]:

 $Cbd\{T, Vbd\} =$  bulk-drain depletion capacitance

+ metal to diffusion contact capacitance

bottom junction capacitance + sidewall capacitance
 + metal to diffusion contact capacitance

$$= AD \cdot CJ \{T\} \cdot Cbdj \{T, Vbd\}$$
  
+ PD \cdot CJSW \{T\} \cdot Cbds \{T, Vbd\}  
+ N \cdot L\_c \cdot W\_c \cdot C\_{md}   
(2.23)

9980 **- 1777 1777 - 17**77777 - 1777777 - 1777777 - 1777777

Cbd is a function of Vbd because Cbdj and Cbds in equation (2.23) are functions of Vbd. This implies that all three will vary during switching due to variations in bias level. To reduce the difficulty that this introduces in the analysis, values that are dependent on temperature only may be assigned to Cbdj and Cbds if the values assigned are chosen carefully and with good judgment. [McCarthy, 1982, p.58]

MicroSim's PSpice defines  $Cbdj\{T, Vbd\}$  and  $Cbds\{T, Vbd\}$  [MicroSim Corp., 1987, p. 80]:

$$Cbdj \{T, Vbd\} = (1 - FC)^{-(1+MJ)}$$

$$\cdot \left(1 - FC \cdot (1 + MJ) + MJ \cdot |Vbd|/PB\{T\}\right) [dimensionless] \qquad (2.24)$$

$$Cbds \{T, Vbd\} = (1 - FC)^{-(1+MJSW)}$$

$$\cdot \left(1 - FC \cdot (1 + MJSW) + MJSW \cdot |Vbd|/PB\{T\}\right) [dimensionless] \qquad (2.25)$$

During switching  $0.1 \cdot Vdd < |Vbd| < 0.9 \cdot Vdd$ . |Vbd| does not dwell at either end of this range any longer than it does at the other. Therefore, Cbdj and Cbds may be expressed as function of T, independent of Vbd by simple averaging:

LEEVERS KERKER

$$Cbdj_{davg} \{T\} = \frac{1}{2} \cdot \left[ Cbdj \{T, Vbd\} \middle|_{Vbd=0.9Vdd} + Cbdj \{T, Vbd\} \middle|_{Vbd=0.1\cdot Vdd} \right]$$
(2.26)

$$Cbds_{davg} \{T\} = \frac{1}{2} \cdot \left[ Cbds\{T, Vbd\} \middle|_{Vbd=0.9Vdd} + Cbdj\{T, Vbd\} \middle|_{Vbd=0.1 \cdot Vdd} \right]$$
(2.27)

Substituting equations (2.26) and (2.27) into equation (2.23) allows *Cbd* to be expressed as a function of temperature only:

$$Cbd\{T\} = AD \cdot CJ\{T\} \cdot Cbdj_{avg}\{T\} + PD \cdot CJSW\{T\} \cdot Cbds_{avg}\{T\}$$
$$+ N \cdot L_c \cdot W_c \cdot C_{md}$$
(2.28)

Substituting equations (2.21) and (2.22) for the drain area and drain perimeter into equation (2.28) and grouping terms gives:

$$Cbd\{T\} = W_{d,eff} \cdot (L_{d,eff} \cdot CJ\{T\} \cdot Cbdj_{avg}\{T\} + 2 \cdot CJSW\{T\} \cdot Cbds_{avg}\{T\})$$
$$+ 2 \cdot (L_{d,eff} + N \cdot L_{c}) \cdot CJSW\{T\} \cdot Cbds_{avg}\{T\}$$
$$+ N \cdot L_{c} \cdot (W_{c,eff} \cdot CJ\{T\} \cdot Cbdj_{avg}\{T\} + W_{c} \cdot C_{md})$$
(2.29)

Figure 2.15 is a literal translation from the schematic in Figure 2.8 (with no load attached) to a mask level layout. That is to say that the p and n MOSFETs are in the same position with respect to one another in Figure 2.15 as they are in Figure 2.8. Figure 2.15 shows graphically why each transistor drives

not only the load and its own drain diffusion capacitance but the drain diffusion capacitance of the other transistor as well. It is because the two drain areas are hard-wired together.

Since the two capacitances  $Cbd_p\{T\}$  and  $Cbd_n\{T\}$  are in parallel with one another  $Cbd_{total}\{T\}$  becomes:

$$Cbd_{total}\{T\} = Cbd_{p}\{T\} + Cbd_{n}\{T\}$$

$$(2.30)$$

Equation (2.30) can now be fully expanded according to the following procedure:

- 1.) Expand  $W_{d,eff}$ ,  $L_{d,eff}$ , and  $W_{c,eff}$  in equation (2.29) according to their definitions at the beginning of Section B.3.a.
- 2.) Take the expression resulting from step 1 and substitute it into equation (2.30).
- 3.) Make use of equation (2.18) to express n channel widths in terms of p channel widths.
- 4.) Collect terms.

The result is:

$$Cbd_{total} \{T\} = Wp \cdot C + D$$
 [farad] (2.31)

where

**NOCOCO** 

00000000

$$C = \left( \left[ L_{d, \max k_{p}} + 2 \cdot LD_{p} \right] \cdot CJ_{p} \{T\} \cdot Cbdj_{avg, p} \{T\} + 2 \cdot CJSW_{p} \{T\} \cdot Cbds_{avg, p} \{T\} + A \cdot \left[ L_{d, \max k_{n}} + 2 \cdot LD_{n} \right] \cdot CJ_{n} \{T\} \cdot Cbdj_{avg, n} \{T\} + 2 \cdot A \cdot CJSW_{n} \{T\} \cdot Cbds_{avg, n} \{T\} \right)$$

$$(2.32)$$



1.1.1.1.1

SSSSS DAMAN



33

ኯጟዹጟኯፚኯ፟ፚኯፚኯፚኯዄኯዄኯዄኯዄኯዀ

$$\begin{split} D &= \sum_{x} \left[ 2 \cdot LD_{x} \cdot \left( \left[ L_{d, \max k_{x}} + 2 \cdot LD_{x} \right] \cdot CJ_{x} \{T\} \cdot Cbdj_{\mathrm{avg}, x} \{T\} \right. \\ &+ 2 \cdot CJSW_{x} \{T\} \cdot Cbds_{\mathrm{avg}, x} \{T\} \right) \\ &+ 2 \cdot \left( \left[ L_{d, \max k_{x}} + 2 \cdot LD_{x} \right] + N_{x} \cdot L_{c_{x}} \right) \cdot CSJW_{x} \{T\} \cdot Cbds_{\mathrm{avg}, x} \{T\} \\ &+ N_{x} \cdot L_{c_{x}} \cdot \left( \left[ W_{c_{x}} + 2 \cdot LD_{x} \right] \cdot CJ_{x} \{T\} \cdot Cbdj_{\mathrm{avg}, x} \{T\} + W_{c_{x}} \cdot C_{md_{x}} \right) \right] \\ &\text{for } x = p, n \end{split}$$

(2.33)

and A in equation (2.32) is defined by equation (2.19).

### b. Gate Capacitance of the Next Stage

The capacitance of the input gates of the immediate next logic stage is determined in this section. Figure 2.16 shows a single load MOSFET from a top view. The load channel dimensions  $W_{\text{load}}$  and  $L_{ch,\text{load},\text{eff}}$  are defined in Figure 2.16 where:

$$L_{ch,load,eff} = L_{ch,load,mask} - 2 \cdot LD$$

Figure 2.17 shows three capacitances formed between the gate material above the surface plane of the wafer and the channel and diffusion areas below. The capacitance Cg is the capacitance that forms between the gate and the substrate. This capacitance is much larger when the load transistor is off than when it is on. In design work it is always safest to estimate capacitive loading conservatively so that a realistic safety margin is allowed for variable operating conditions of a physical device. Since the load capacitance component is largest when the load transistor is off it is best from an engineering standpoint to assume that the physical device



Figure 2.16 Load MOSFET Channel Dimensions

will be operated at low frequency (below 100 Hz).<sup>3</sup> For low frequency operation Cg may be estimated from [Weste and Eshraghian, 1985, p. 125]:

$$Cg = \left(\frac{\epsilon_0 \cdot \epsilon_{\text{rel,oxide}}\{T\}}{TOX}\right) \cdot \left(\left[L_{ch,\text{load, mask}} - 2 \cdot LD\right] \cdot W_{\text{load}}\right)$$
(2.34)

Cgs and Cgd in Figure 2.17 are the capacitances between the gate and the source diffusion and between the gate and drain diffusion. These capacitances are a direct result of the overlapping of the gate and drain and of the gate and source caused by the lateral diffusion of doping ions into the intended channel area

<sup>&</sup>lt;sup>3</sup> Note that channel length becomes shorter when the load device operates in the saturation region. In saturation,  $L_{ch,load,eff} = (L_{ch,load,mask} - 2 \cdot LD) \cdot (1 - LAMBDA \cdot |V_{ds}|)$ . Since the load device operates in all three regions—cutoff, linear, and saturation—the region chosen for modeling the physical load channel length is that which yields the most conservative estimate for Cg, namely the linear region where  $L_{ch,load,eff} = L_{ch,load,mask} - 2 \cdot LD$ .

as discussed in Section B.2. Cgs and Cgd are determined from [MicroSim Corp., 1987, p. 80]:

$$Cgs = CGSO \cdot W_{load}$$
  
 $Cgd = CGDO \cdot W_{load}$ 



## Figure 2.17 Load MOSFET Gate Capacitance

As Cg, Cgs, and Cgd are in parallel with one another,  $C\sum_{\substack{\text{load}\\ \text{devices}}}$  gate is equal to their sum over all load devices:

$$C\sum_{\substack{\text{load}\\\text{devices}}} gate = \sum_{\substack{\text{load}\\\text{devices}}} [Cg + Cgs + Cgd]$$
(2.34)  
$$= \sum_{\substack{\text{load}\\\text{devices}}} \left[ \left( \frac{\epsilon_0 \cdot \epsilon_{\text{rel,oxide}} \{T\}}{TOX} \right) \cdot \left( L_{ch,\text{load,mask}} - 2 \cdot LD \right) \cdot W_{\text{load}} + CGSO \cdot W_{\text{load}} + CGDO \cdot W_{\text{load}} \right]$$
(2.35)

where all the variables in equation (2.35) are defined in Tables 2.2 and 2.3.

# c. Routing Capacitance

Routing capacitance between layers or between a layer and substrate is determined by multiplying the capacitance per unit area measured between the specific layers by the area that is jointly occupied by both layers. Values for these unit area capacitances must be obtained from the fabrication facility being used. Typical values for a 4 micron, two level metal, silicon gate CMOS process are provided in Weste and Eshraghian [Weste and Eshraghian, 1985, p. 135]. An alternate method is to remove  $C_r$  from equation (2.20) and compute the delay due to routing capacitance separately. A paper by John L. Wyatt, Jr. entitled, "The Practical Engineer's No-Nonsense Guide to On-Chip Signal Delay Calculation," available through the M.I.T. VLSI memo series gives worst case bounds on delay time due to routing for use in this type of approach [Wyatt, 1987]. Note that the capacitance due to diffusion to metal contacts on the drains wired to the node that connects the p and n blocks is considered separate from  $C_r$ , and is developed in Section B.3.a.

## 4. Finding W and W

Figure 2.15, which was discussed in Section B.3.a, shows the dimensions  $W_p$  and  $W_n$ . As discussed in Section B.1, the circuit designer needs to have a method to determine the widths  $W_p$  and  $W_n$  required to drive the parasitics and known capacitive load within a designer specified time constraint given some expected temperature and supply voltage operating conditions. All that has been accomplished thus far in Chapter II is to gather together the tools necessary to make this calculation. In this section the tools are used together to find  $W_p$  and  $W_n$  for the static CMOS inverter of Figures 2.8 and 2.15.

Rearranging equation (2.15) to solve for  $W_p$  gives:

$$W_{p} = F \cdot C_{L} \quad [G+H] \tag{2.36}$$

where:

$$F = \frac{2 \cdot (L_p - 2 \cdot LD_p)}{(t_r) \cdot (KP_p\{T\}) \cdot (Vdd - |Vto_p\{T\}|)}$$
(2.37)

$$G = \frac{(|Vto_{p}\{T\}| - 0.1 \cdot Vdd)}{(Vdd - |Vto_{p}\{T\}|)}$$
(2.38)

$$H = \frac{1}{2} \cdot \log_e \left( \frac{19 \cdot V dd - 20 \cdot |V to_p \{T\}|}{V dd} \right)$$
(2.39)

But  $C_L$  is itself a function of the unknown  $W_p$  since

$$C_L = Cbd_{total} + C\sum_{\substack{\text{load} \\ \text{devices}}} \text{gate} + C_r$$
; from equation (2.20) (2.40)

$$C_L = C \cdot W_p + D + C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate} + C_r$$
; from equation (2.31) (2.41)

Renaming  $C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate and } C_r$  for simplicity:

$$B = C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate}$$
(2.42)

$$E = C_r \tag{2.43}$$

Substituting equations (2.42) and (2.43) into equation (2.41) gives:

$$C_L = C \cdot W_p + D + B + E \tag{2.44}$$

Substituting equation (2.44) into equation (2.36) and solving for  $W_p$  gives the final result for the static CMOS inverter:

$$W_{p} = \frac{F \cdot (G + H) \cdot (B + D + E)}{1 - F \cdot C \cdot (G + H)}$$
(2.45)  
$$W_{n} = W_{p} \cdot A \text{ (from equation (2.18))} (2.46)$$

The equations defining the variables in equations (2.45) and (2.46) are referenced in Table 2.4.

Practical calculation of  $W_p$  requires a computer program. A program to calculate  $W_p$ ,  $W_n$ , and all other MOSFET parameters required on a MOSFET card in a PSpice deck is provided in Appendix A. This program is written for an HP41CX with card reader and two extended memory modules.

| <b>TABLE 2.4</b> | IMPORTANT | EQUATIONS |
|------------------|-----------|-----------|
|------------------|-----------|-----------|

| Variable    | Defining Equations(s)                                     |  |
|-------------|-----------------------------------------------------------|--|
| W           | (2.45)                                                    |  |
| $W_n$       | (2.46)<br>(2.19)<br>(2.42) and (2.35)<br>(2.32)<br>(2.33) |  |
| A           | (2.19)                                                    |  |
| B           | (2.42) and $(2.35)$                                       |  |
| C           | (2.32)                                                    |  |
| D           |                                                           |  |
| E<br>F<br>G | (2.43)                                                    |  |
| F           | (2.37)                                                    |  |
|             | (2.38)                                                    |  |
| H           | (2.39)                                                    |  |

FOR THE STATIC CMOS INVERTER

## 5. Drain Resistance

With respect to the drain diffusion region, only its capacitive value has been determined thus far. Proper modeling of a MOSFET in PSpice requires that the drain resistance be provided as well. Figure 2.18 shows a simple drain diffusion region (substrate omitted from the figure) and its resistive equivalent, RD. The resistance between end faces of the figure can be calculated from [McCarthy, 1982, p. 39]:

$$RD = \overline{\rho} \cdot \frac{\text{drain length}}{\text{end face area}}$$
(2.47)

where  $\overline{\rho}$  is the average resistivity for the diffusion layer.

In terms of SPICE parameters [McCarthy, 1982, p. 59]:

$$RSH = \frac{\overline{\rho}}{XJ} \tag{2.48}$$

Therefore,

$$RD = \overline{\rho} \cdot \left(\frac{L_{d,eff}}{W_{d,eff} \cdot XJ}\right)$$

$$RD = RSH \cdot XJ \cdot \left(\frac{L_{d,eff}}{W_{d,eff} \cdot XJ}\right)$$

$$RD = RSH \cdot \left(\frac{L_{d,mask} + 2 \cdot LD}{W + 2 \cdot LD}\right)$$
(2.49)



Figure 2.18 Drain Diffusion Region and Resistive Equivalent

Figure 2.19 shows a drain diffusion area with a single contact area defined and a resistive equivalent. Since R and  $R_c$  in Figure 2.19 are in series:

$$RD = R + R_{c}$$

$$RD = \overline{\rho} \cdot \left(\frac{L_{d,eff}}{W}\right) + \overline{\rho} \cdot \left(\frac{L_{c}}{W}\right)$$
(2.50)

VARIANT BARANCE BARANCE

AND DO N . AVERSON

DITTLE ARREAD PARTICE RECEIPTER

12222125

$$RD = RSH \cdot \left[ \frac{(L_{d,\max} + 2 \cdot LD)}{(W + 2 \cdot LD)} + \frac{L_c}{W_c + 2 \cdot LD} \right]$$
(2.51)



Figure 2.19 Drain Diffusion Region with a Single Metal to Diffusion Contact Area and Resistive Equivalent

Figure 2.20 is an extension of the resistance calculations performed in equations (2.49) and (2.51) to the general case where several contact areas may be placed around the diffusion area. In the figure

$$R_{\rm eq} = \frac{1}{\frac{1}{R_1} + \frac{1}{R_2} + \dots + \frac{1}{R_N}}$$

But assuming that all the contact areas have identical dimensions,  $R_1 = R_2 = \cdots = R_N = R_c$ , where  $R_c$  is the resistance of any one contact area and so:

$$R_{\rm eq} = \frac{1}{N} \cdot R_c \tag{2.52}$$

Using the results of equations (2.52) and (2.51) gives the drain resistance for the general case depicted in Figure 2.20:

$$RD = R + R_{eq} = RSH \cdot \left[ \left( \frac{L_{d,mask} + 2 \cdot LD}{W + 2 \cdot LD} \right) + \frac{1}{N} \cdot \left( \frac{L_c}{W_c + 2 \cdot LD} \right) \right] \quad (2.53)$$

Given that the contact areas employed by the designer are of the minimum dimensions permitted by the design rules for the technology being used, equations (2.23) in Section B.3.a. and (2.53) in this section confirm an intuitive trade off:

- placing more contact areas decreases drain resistance but increases drain capacitance.
- placing fewer contact areas decreases drain capacitance but increases drain resistance.

### 6. Theoretical Bounds on Inverter Performance

Equation (2.45) can be manipulated algebraically into the form:

$$W_{p} = \frac{\left(F \cdot t_{r}\right) \cdot \left(G + H\right) \cdot \left(B + D + E\right)}{t_{r} - \frac{2 \cdot \left(L_{p} - 2 \cdot LD_{p}\right) \cdot C \cdot \left(G + H\right)}{\left(K \cdot P_{p}\left\{T\right\}\right) \cdot \left(V \cdot dd - |V to_{p}\left\{T\right\}|\right)}}$$

$$(2.54)$$



······

# Figure 2.20 Drain Diffusion Region with N Metal to Diffusion Contact Areas and Resistive Equivalent

43

**ቀርፋርቀናት የሚቀናት የርቀር እና**ትር እንዲያስ የሚሰሩ የሚሰሩ የሚሰሩ የሚሰሩ እንዲያስ እንዲያስ እና እ

The denominator of equation (2.54) shows that the p transistor width,  $W_p$ , goes to infinity as the denominator goes to zero which occurs at the point where:

$$t_{\mathbf{r}} = \frac{2 \cdot (L_{\mathbf{p}} - 2 \cdot LD_{\mathbf{p}}) \cdot C \cdot (G + H)}{\left(KP_{\mathbf{p}}\{T\}\right) \cdot \left(Vdd - |Vto_{\mathbf{p}}\{T\}|\right)}$$
(2.55)

12. V. V.

LEVELON PERSON

T RELART RIVERST 22200

Obviously the p MOSFET required to source enough current to achieve the rise time defined by equation (2.55) would be so large as to be physically impossible to construct. Therefore, equation (2.55) imposes a theoretical bound on the rise time achievable by a static CMOS inverter of the type shown in Figures 2.8 and 2.15.

If a previously constructed inverter is being examined its minimum theoretical rise time can be determined by rearranging equation (2.45) into the following form.

$$t_{r} = \frac{2 \cdot (L_{p} - 2 \cdot LD_{p}) \cdot (G + H)}{\left(KP_{p}\{T\}\right) \cdot \left(Vdd - |Vto_{p}\{T\}|\right)} \cdot \left[\frac{(B + D + E)}{W_{p}} + C\right]$$
(2.56)

It is important to realize that the inverter being examined may have been constructed such that the variable A in the expression  $W_n = W_p \cdot A$  is not defined by equation (2.19). In such a case, the numerical value of A that is obtained from the physical layout of the inverter should be used in the calculation of the variable C in equation (2.56).

For this same inverter that has already been constructed the amount of capacitance that it can drive in  $t_r$  seconds can be determined theoretically by manipulating equation (2.45) into the following form:

$$B + E = W_{p} \cdot \left[ \frac{(t_{r}) \cdot (KP_{p}\{T\}) \cdot (Vdd - |Vto_{p}\{T\}|)}{2 \cdot (L_{p} - 2 \cdot LD_{p}) \cdot (G + H)} - C \right] - D$$
(2.57)

The same caveat about the variable A that was applied to equation (2.56) is equally applicable to equation (2.57).

### C. EXTENSION OF THE STATIC CMOS INVERTER TRANSIS-TOR SIZING EQUATIONS TO GENERAL STATIC CMOS LOGIC DESIGN

The static CMOS inverter in Figures 2.8 and 2.15 involved only a single p MOSFET in the p block and a single n MOSFET in the n block. Figure 2.21 shows a compound gate that implements the logic function  $F = \overline{((A \cdot B) + (C \cdot D))}$  [Weste and Eshraghian, 1985, p. 15]. There are two parallel combinations of p MOSFETs in the p block of this compound gate. The two parallel combinations are in series with one another. A similar situation exists in the n block. To apply the equations developed in Section B to a problem like translating from the schematic in Figure 2.21 to a mask level layout requires that some of the variables in equation (2.45) be modified.

Equation (2.30) is the basis for computing  $Cbd_{total}\{T\}$  in the static CMOS inverter of Section B. Section B.3 states that  $Cbd_{total}\{T\}$  involves all of the drain regions hard wired to the interconnection node from which the output is taken. For the static CMOS inverter of Section B this involves only one drain in the p block and one drain in the n block. For a compound gate  $Cbd_{total}\{T\}$  can involve considerably more drain diffusion area than that. For example, in Figure 2.21 there are four drain regions wired to the interconnection node. If signals A and C are low and signals B and D are high in Figure 2.21, the p MOSFET fed by signal A will have to drive the load capacitance, the capacitance of its own drain, and the capacitance of the other three drains wired to the interconnection node as well. Therefore, equation (2.30) is modified for general static CMOS logic design:

$$Cbd_{total} = \#_p \cdot Cbd_p\{T\} + \#_n \cdot Cbd_n\{T\}$$

$$(2.58)$$



· RARAN BEREY BEREY RANGE BER

Figure 2.21 Static CMOS Compound Gate Implementation of  $F = \overline{((A \cdot B) + (C \cdot D))}$ .

where

- $\#_p \equiv$  the total number of p drains attached to the interconnection node between the p and n blocks, each with identical dimensions.
- $\#_n \equiv$  the total number of n drains attached to the interconnection node between the n and p blocks, each with identical dimensions.

Equation (2.58) can now be fully expanded according to the same procedure used to expand equation (2.30) in Section B.3.a. The result is that:

$$Cbd_{total}\{T\} = W_{p} \cdot C' + D' \qquad [farad] \tag{2.59}$$

where C' and D' are no longer defined by equations (2.32) and (2.33):

$$C' = \left( \#_{p} \cdot \left[ L_{d, \max k_{p}} + 2 \cdot LD_{p} \right] \cdot CJ_{p} \{T\} \cdot Cbdj_{\operatorname{avg}, p} \{T\} \right. \\ \left. + \#_{p} \cdot 2 \cdot CJSW_{p} \{T\} \cdot Cbds_{\operatorname{avg}, p} \{T\} \\ \left. + \#_{n} \cdot A' \cdot \left[ L_{d, \max k_{n}} + 2 \cdot LD_{n} \right] \cdot CJ_{n} \{T\} \cdot Cbdj_{\operatorname{avg}, n} \{T\} \right. \\ \left. + \#_{n} \cdot A' \cdot 2 \cdot CJSW_{n} \{T\} \cdot Cbds_{\operatorname{avg}, n} \{T\} \right)$$

$$(2.60)$$

where A' is defined later in equation (2.64).

$$\begin{split} D' &= \sum_{x} \#_{x} \cdot \left[ 2 \cdot LD_{x} \cdot \left( \left[ L_{d, \text{ mask}_{x}} + 2 \cdot LD_{x} \right] \cdot CJ_{x} \{T\} \cdot Cbdj_{\text{avg}, x} \{T\} \right. \\ &+ 2 \cdot CJSW_{x} \{T\} \cdot Cbds_{\text{avg}, x} \{T\} \right) \\ &+ 2 \cdot \left( \left[ L_{d, \text{mask}_{x}} + 2 \cdot LD_{x} \right] + N_{x} \cdot L_{c_{x}} \right) \cdot CSJW_{x} \{T\} \cdot Cbds_{\text{avg}, x} \{T\} \\ &+ N_{x} \cdot L_{c_{x}} \cdot \left( \left[ W_{c_{x}} + 2 \cdot LD_{x} \right] \cdot CJ_{x} \{T\} \cdot Cbdj_{\text{avg}, x} \{T\} + W_{c_{x}} \cdot C_{md_{x}} \right) \right] \\ &\text{for } x = p, n \end{split}$$

(2.61)

adam adama adaman kasan kanan kanan kanan kanan kanan kanan kanan

For each p transistor added in series between the supply voltage and the load the rise time at the load increases. If a single p MOSFET has the ability to drive a load high in  $t_r$  seconds then placing k identical p MOSFETs in series would increase the rise time to  $k \cdot t_r$  seconds. Similarly, placing m identical n MOSFETs in series between a load and ground increases fall time from  $t_f$  seconds to  $m \cdot t_f$ seconds [Weste and Eshraghian, 1985, p. 181]. The reason for this is quite apparent from Table 2.1. Placing transistors in series is analogous to increasing the effective channel length of a single transistor. In Table 2.1 effective channel length is found in the denominator of the drain current equations. Therefore increasing effective channel length decreases drain current which implies longer rise and fall times.

In Section B.4 the variable F was calculated based on equation (2.15). Equation (2.15) was calculated for a static CMOS inverter where only a single p MOS-FET stood between the supply voltage and the load. As Figure 2.21 illustrates, there may in fact be a long line of p MOSFETs in series between the supply voltage and the load. Therefore the effective channel length in equation (2.15) should be modified for general static CMOS logic design:

$$L_{effp} = \sum_{\substack{\text{longest}\\path to Vdd}} (L_p - 2 \cdot LD_p)$$
(2.62)

where the summation is over the <u>number</u> of p MOSFETs that comprise the longest path between the supply voltage and the load and  $L_p$  is assumed to be the minimum mask level channel length permitted by the technology in use.

The change in equation (2.15) is reflected in the calculation of the variable F' for general static CMOS logic design:

$$F' = \frac{2 \cdot \sum_{\substack{\text{longest} \\ pathto Vdd}} (L_p - 2 \cdot LD_p)}{(t_r) \cdot (KP_p\{T\}) \cdot (Vdd - |Vto_p\{T\}|)}$$
(2.63)

The change in effective channel length also makes it necessary to modify the variable A found in equation (2.19) for use in general static CMOS logic design.

Applying the same reasoning that was used to develop equation (2.63) to the calculation of the variable A gives:

$$A' = \frac{\left[\sum_{\substack{\text{longest} \\ \text{path to } GND}} (L_n - 2 \cdot LD_n)\right] \cdot (KP_p\{T\}) \cdot (Vdd - |Vto_p\{T\}|)}{\left[\sum_{\substack{\text{longest} \\ \text{path to } Vdd}} (L_p - 2 \cdot LD_p)\right] \cdot (KP_n\{T\}) \cdot (Vdd - Vto_n\{T\})} \\ \cdot \frac{\left[\frac{(Vto_n\{T\} - 0.1 \cdot Vdd)}{(Vdd - Vto_n\{T\})} + \frac{1}{2} \cdot \log_e\left(\frac{19 \cdot Vdd - 20 \cdot Vto_n\{T\}}{Vdd}\right)\right]}{\left[\frac{(|Vto_p\{T\}| - 0.1 \cdot Vdd)}{(Vdd - |Vto_p\{T\}|)} + \frac{1}{2} \cdot \log_e\left(\frac{19 \cdot Vdd - 20 \cdot |Vto_p\{T\}|}{Vdd}\right)\right]}{(2.64)}$$

Incorporating these modifications into equations (2.45) and (2.46) gives the final result for general static CMOS logic design:

| $W_{p} = \frac{F' \cdot (G+H) \cdot (B+D'+E)}{1-F' \cdot C' \cdot (G+H)}$ | (2.65) |
|---------------------------------------------------------------------------|--------|
| $W_n = W_p \cdot A'$                                                      | (2.66) |

The equations defining the variables in equations (2.65) and (2.66) are referenced in Table 2.5.

CC02212 - 1777.

The  $W_p$  solved for is the mask level width of the channel of each p MOSFET connected directly to the interconnection node between the p and n blocks. This width must be maintained for all MOSFETs between the loadmost p MOSFETs and the supply voltage. Similarly, the  $W_n$  solved for is the mask level width of the channel of each n MOSFET connected directly to the interconnection node between the n and p blocks. This width must be maintained for all n MOSFETs between the loadmost n MOSFETs and ground.

| TABLE 2.5IMPORTANT EQUATIONS FOR |                       |  |  |
|----------------------------------|-----------------------|--|--|
| GENERAL STATIC CMOS LOGIC DESIGN |                       |  |  |
| Variable                         | Defining Equations(s) |  |  |
| W <sub>n</sub>                   | (2.65)                |  |  |
| W <sub>n</sub>                   | (2.66)                |  |  |
|                                  | (2.64)                |  |  |
| B                                | (2.42) and $(2.35)$   |  |  |
| C'                               |                       |  |  |
| D'<br>E                          | (2.61)<br>(2.43)      |  |  |
| <u>ר</u><br>די                   | (2.63)                |  |  |
| F'<br>G                          | (2.38)                |  |  |
| Ĥ                                | (2.39)                |  |  |

# D. EXTENSION OF THE TRANSISTOR SIZING EQUATIONS TO NON-RECTANGULAR TRANSISTORS.

To this point the equations developed for transistor sizing have been discussed only in the context of rectangular shaped transistors of the sort depicted in Figure 2.11. It is possible to apply the result obtained to other configurations such as the Manhattan geometry star in Figure 2.22 and the circular transistor in Figure 2.23. The equations in Sections B and C are based on rectangular shaped transistors but only in the sense that total channel lengths and widths and total diffusion lengths, widths, perimeters and areas were <u>defined</u> for rectangular areas. As long as the values assigned to these <u>model</u> parameters are maintained in construction it is possible to apply the results for the rectangular configuration to <u>any</u> configuration. For example, in Figure 2.23 the mask level channel length is  $(r_2 - r_1)$  and the mask level channel width is  $r_2 \cdot (2 \cdot \pi - \theta)$ . These values should be made to equal  $L_p$  and  $W_p$  from the rectangular model. Similarly, the drain area should be made to equal that of the rectangular configuration. In this way the results of Sections B and C become powerful design tools.



- ANDRA PARATA PARADA PERAMU





# Figure 2.23 Circular MOSFET

## E. CHAPTER SUMMARY

The equations presented in this chapter enable one to size transistors to meet desired timing performance standards under known loading conditions, operating temperature, and supply voltage. The equations developed for the static CMOS inverter are implemented in a computer program that is included in Appendix A. This program is used to apply the equations to a design problem, the design of the super buffer, in the next chapter.

83355

Ŕ

## A. BACKGROUND.

A need exists to create and insert into the Monterey Silicon Compiler code a mask level integrated circuit design of a static CMOS super buffer [Malagon, 1987, p. 95]. To understand the role of a super buffer it is necessary to first discuss the circuit that it is a part of. From Sedra and Smith:

"A critical aspect of the design of any logic device, particularly those using LSI (Large-Scale Integration) and VLSI (Very-Large-Scale Integration) circuit technologies, is the provision of clock signals. Difficulties arise because the clock signal (whether generated on or off the chip) must usually feed many parts of the circuit. This need for large fan-out can be met by applying the clock signal to a string of cascaded inverters and feeding the output of each inverter to a different part of the circuit, a structure known as a branching fan-out tree. However, problems may arise with this approach as a result of the differing time delays that the clock signal experiences on the paths to the various parts of the system. To be be specific, if two physically remote segments of a logic network must intercommunicate, it is essential that the relative time variation, or <u>skew</u>, of their clocks be controlled and limited to ensure reliable operation.

The problem in VLSI circuit design is further compounded because large clock <u>fan-out</u> and long clock lines imply large capacitive loads and two conflicting dangers: very slow rise and fall times if drive current is inadequate or, alternatively, enormous charging and discharging currents if the driver is too capable and fast charging. Thus, the design of clock systems in VLSI circuits is a challenging problem, involving control of signals that are both large in amplitude and in rate of rise." [Sedra and Smith, 1982, p. 759]

In the Monterey Silicon Compiler architecture the effects of skew are minimized through the use of a two phase non-overlapping clocking scheme [Mullarky, 1987, pp. 11-23]. The need for large fan-out in the clock circuit is satisfied by the super buffer. The super buffer is that part of the branching fan-out tree that feeds clock signals from the pad where off-chip generated clock signals arrive, to the data storage registers on the chip. Since the super buffer is a gate in the path of incoming clock signals, it must be guaranteed to function within specified timing constraints under given loading lest the operation of an entire chip fail due to the inability of the clock circuit to drive the on chip storage registers within an acceptable amount of time delay. Since a super buffer's sole function is to increase the drive of a propagating signal it can be constructed by cascading two inverters.

000000000

A STATES STATES

Professor Richard W. Hamming of the Naval Postgraduate School said about systems engineering, "If you optimize one component of a system you will hate yourself in the morning." The idea behind the statement is that each component of a system must be designed to fit in well with all the other system components. The clock input pads, super buffers, and storage registers form a complete subsystem within a Monterey Silicon Compiler generated circuit. CMOS replacements for the NMOS clock input pads and the NMOS storage registers already exist, therefore, the replacement CMOS super buffer must be designed with this previous work in mind.

Figure 3.1 demonstrates the concept of employment of super buffers within the Monterey Silicon Compiler architecture. In the figure each super buffer can be seen to consist of two cascaded inverters. Since the clocking scheme used involves two clocks, two clock-signals must be delivered to each register. Thus, the super buffers must be employed in pairs as can be seen in Figure 3.1. Each pair supplies both clock signals to a bank of data registers that straddles the data path.

In Figure 3.1 the inverter symbols within each super buffer are drawn so that the output stage inverter is larger than the input stage inverter. This is intended to be a reflection of the physical construction necessary to achieve the desired electrical behavior of the super buffer. The super buffer output stage must be capable of driving a large fan-out. The input stage must be capable of driving



88

- 100000

11.11



55

NO 6 6 6 6 9 9

the gate capacitance of the output stage and at the same time present an input capacitance smaller than the output stage input capacitance. The MOSFETs in the output stage must, therefore, be larger than those in the input stage. CALLER BEERS AND THE SUBSECTION

The design task is to find all of the dimensions of the input and output stage inverters given the following:

- worst-case circuit operating temperature
- worst-case supply voltage
- worst-case gate voltage
- worst-case SPICE fabrication parameters

The equations developed in Chapter II are ideally suited to so, ing this problem. The procedure is documented in the next section. Worst-case conditions are referred to above because worst-case design is essential for reliable circuit operation. The performance of the super buffer with respect to time is of the utmost concern in this design. Therefore, the worst-case parameters to be used in the design process are those that restrict current flow and thereby slow down the operation of the super buffer. These include: high circuit operating temperatures, low supply voltage, low gate voltage (which is inherent to low supply voltage in fully restored static CMOS logic), and minimum current SPICE fabrication parameters (obtained from the silicon foundry where the circuit is to be constructed). A circuit designed to function properly under these punishing conditions will function faster in a less severe environment. Of course, a circuit may be designed to meet less hostile conditions if it is not necessary for the circuit to meet the design performance standards under such extreme circumstances. In that case, nominal values for the supply voltage and SPICE fabrication parameters might be used in the design specifications as well as some lesser operating temperature.

In the design of microchips intended for commercial use, semiconductor manufacturers typically guarantee their devices for operation over a temperature range of  $-40^{\circ}$  C to  $+85^{\circ}$  C and over a supply voltage range of 4.5 V to 6 V. [Signetics Corp., 1986, p. 5-4]. For military applications both of these ranges are broader. In keeping with industrial practice, the super buffer is designed for guaranteed operation within a specified timing constraint at 85° C (358.15 K) with a supply voltage (and gate voltage) of 4.5 V. The minimum current SPICE fabrication parameters chosen are from the Metal-Oxide-Semiconductor Implementation Service (MOSIS) sponsored by DARPA at the Information Sciences Institute, University of Southern California. The parameters are included in Appendix B. The desired rise time and fall time at the output of each stage of the super buffer is chosen to be 2.0 nanoseconds. The total average delay time desired is therefore (from equation (2.16)): MINTER PURCHASI BULLER KORDAN

L'ULLULL

100000

$$\begin{split} t_{d_{avg,total}} &= t_{d_{avg,input stage}} + t_{d_{avg,output stage}} \\ &= \frac{1}{4} \cdot \left( t_{r_{input stage}} + t_{f_{input stage}} \right) + \frac{1}{4} \cdot \left( t_{r_{output stage}} + t_{f_{output stage}} \right) \\ &= \frac{1}{4} \cdot (2.0 \times 10^{-9} + 2.0 \times 10^{-9}) + \frac{1}{4} \cdot (2.0 \times 10^{-9} + 2.0 \times 10^{-9}) \\ &= 2.0 \times 10^{-9} [s] \end{split}$$

## **B. DESIGN OF THE SUPER BUFFER.**

The number of registers <u>across</u> the width of the data path in Figure 3.1 is equal to the number of bits in the word that propagates <u>along</u> the path. In order to determine the loading that the super buffer must be designed to support, an upper limit on the number of registers that can be supported under a worst-case scenario must be chosen. As this number becomes larger, the size of the super buffer required also

becomes larger. Due to the size constraint imposed by the physical layout of all floorplans designed by the Monterey Silicon Compiler, the number of supportable registers under a worst-case scenario is chosen to be four. For a number larger than that the static CMOS super buffer would have to be significantly larger than the NMOS super buffer that it replaces and it simply would not fit within the space presently allotted for it on the floorplan. This, however, is the number of registers that can be driven in 2 nanoseconds if the worst-case scenario is assumed. As discussed in Section A, the worst-case scenario implies that the circuit is constructed using worst-case minimum current SPICE fabrication parameters, that the supply voltage is only 4.5 volts, and that the circuit operates at 85° C. Since the super buffer is designed under a worst-case assumption, operating it under less hostile conditions will enhance its performance. If the capacitive loading on the super buffer remains constant but operating conditions improve, the super buffer will function faster than the 2 nanosecond delay time upper limit. The actual speed can be calculated using equation (2.56). Conversely, improved operating conditions offer the opportunity to drive more capacitance (more registers) without affecting the speed of operation of the super buffer. If the worst-case scenario does occur and the data path is wider than four bits then the super buffer will, of course, still function, but it will no longer meet the 2 nanosecond design goal. The performance of the super buffer under the loading caused by four, eight, sixteen, and thirty-two bit data paths is discussed in Section E. Thus, the Monterey Silicon Compiler is not by any means restricted to the construction of four bit circuits. As with any integrated circuit, the maximum clock frequency at which the super buffers can operate is governed by temperature, capacitive loading, supply voltage, and fabrication process. The better these conditions are, the faster the super buffers will operate; the worse they are, the slower the super buffers will operate.

KUNKKANNA N

PRATICA BOOMER TORRES

22222

<u> 55666551</u> 5255251

Figure 3.2 shows the mask level layout of a single data register [Mullarky, 1987, p. 56]. The labels PHI1! and PHI2! on Figure 3.2 correspond to the phi1 and phi2 clocklines in Figure 3.1. The output stage of one super buffer of a super buffer pair is connected to the input labeled PHI1! in Figure 3.2. The output stage of the other super buffer in the pair is connected to the input labeled PHI2! in Figure 3.2. Looking into the register at PHI1! the super buffer sees three n MOSFETs and a p MOSFET, all in parallel and each having mask level channel dimensions  $(L \times W)$  equal to 3.0 microns by 4.5 microns.

- SCONTENE - SCONTENE

- 2523 - 13

The programs in Appendix A are used to calculate the gate capacitance seen by the super buffer looking into the PHI1! input of the register. To run the programs on the HP41CX they must all first be stored in extended memory and main memory must be cleared. The name "VLSI" is stored in the alpha register and execution continues as follows:

GETP then R/S are executed. The program responds:

## STOP. PURGE MAIN MEMORY

The programs are so large that they cannot all be held in main memory at once. They must be swapped in and out of extended memory as needed. The prompt is saying that the program VLSI should be the only program currently in main memory. If it is not, all programs in main including VLSI must be purged and the process started over again. R/S is executed again. The program responds:

## ENTER FAB. PARAM. CARD

The programs require that the SPICE fabrication parameters be entered. These should be stored on magnetic cards in accordance with the data register allocation detailed in Appendix A. The cards are entered and the program responds:

OPERATING TEMP  $\langle$  KELVIN  $\rangle = ?$ 



DESCRIPTION REPORTS NAMES DESCRIPTION

22,222,22

TARGER STOREST REPRESE DEPENDENT SECOND STARTE

Figure 3.2 Mask Level Integrated Circuit Layout of CMOS Register
The response for worst-case operating temperature is 358.15. R/S is executed.

The program responds:

VBS 
$$\langle N \rangle$$
, VOLTS = ?

Since a  $p^+$  substrate contact will be placed on the actual device so that it abuts the n source diffusion at the ground line contact,  $Vbs_n$  is equal to zero. R/S is executed. The program responds:

VBS  $\langle P \rangle$ , VOLTS = ?

Since an  $n^+$  substrate contact will be placed on the actual device so that it abuts the p source diffusion at the supply voltage line contact,  $Vbs_p$  is equal to zero. R/S is executed. The program responds:

SUPPLY VOLTAGE  $\langle \text{ VOLTS } \rangle = ?$ 

The response for worst-case supply voltage is 4.5. R/S is executed. The program responds:

P CHNL MASK LNGTH  $\langle$  MTR  $\rangle = ?$ 

At the end of Section B.2 in Chapter II it is stated that the channel mask length should be chosen to be the minimum feature size for the technology being used. Since the technology being used in the Monterey Silicon Compiler is based on a p well process with three micron minimum feature size the response is  $3.0 \times 10^{-6}$ . R/S is executed. The program responds:

N CHNL MASK LNGTH  $\langle$  MTR  $\rangle = ?$ 

Again, the response is  $3 \times 10^{-6}$ . R/S is executed. The program responds with a menu:

WI LD

Choosing WI would go into the transistor sizing algorithm. Since the immediate goal is to find the gate capacitance seen by the super buffer looking into the PHI1!

input of the register, LD is chosen, where LD is short for "load". The program responds with an introductory line immediately followed by a query:

#### LOADCAP

#### LOAD CHNL MASK LNGTH ( MTR ) ?

The total gate capacitance looking in at PHI1! of the register is calculated starting with the three n MOSFETs. The length for all three is 3.0 microns. R/S is executed. The program responds: 2222228 \_ 2322227 \_ 2322227 \_ 2322277 \_ 2322277

**COCCER** 

Survey and

#### LOAD CHNL MASK WIDTH ( MTR ) ?

The width for all three n MOSFETs is 4.5 microns. R/S is executed. The program responds with a query followed by a menu:

#### **DEVICE TYPE?**

#### N P

N is chosen to indicate to the program that the device is an n MOSFET.

The program responds with another query followed by another menu:

#### ANOTHER DEVICE?

Ν

The response is Y for yes. The program responds.

Y

#### LOAD CHNL MASK LNGTH ( MTR ) ?

The same procedure is continued by responding to the prompts as appropriate until all three n MOSFETs and the p MOSFET have been entered. At that point the response to the query, "ANOTHER DEVICE", is N for no, and the program responds with the total capacitance of the four MOSFETs connected in parallel:

#### C $\Sigma$ LOAD DEV = 43.43E - 15 $\langle$ FARAD $\rangle$

R/S is executed and the menu that gives a choice between the transistor sizing algorithm and the load capacitance algorithm appears again. Looking into the register at PHI2! the other super buffer in the pair sees three p MOSFETs and an

artes active survey survey served

n MOSFET, all in parallel and each having mask level channel dimensions  $(L \times W)$ equal to 3.0 microns by 4.5 microns. In terms of the number of each type of device this is the opposite of what is seen by the other super buffer. This leads to a slight difference between the gate capacitance seen by each super buffer of the pair. The load capacitance algorithm determines the gate capacitance seen looking into the register at PHI2! to be 39.5 femtofarads. The difference between the capacitance seen by the two loads is not so great as to warrant the construction of two entirely different super buffers to make up the pair. It does however suggest that if only one basic super buffer is to be designed and employed in pairs then the basic super buffer should be designed to support the larger of the two loads, 43.43 femtofarads. For each super buffer to drive four registers requires that it be capable of driving four times this amount. Thus,  $C \sum$  gate for each super buffer =  $(4) \cdot (43.43 \times 10^{-15}) =$  $173.7 \times 10^{-15}$  Farads. There is one other element of capacitive loading not yet determined that is required in the calculations; the routing capacitance. For a four bit data path the Monterey Silicon Compiler typically places the registers so that the metal line connecting the clock input on each register to the super buffer output is 187.5 microns long per register and 4.5 microns wide. Thus, for a four bit data path the routing capacitance of the line extending from each super buffer in the pair to the four registers it supports is:

$$C_r = (4) \cdot (4.5 \times 10^{-6}) \cdot (187.5 \times 10^{-6}) \cdot Cmd$$

where Cmd is the capacitance formed between metal and substrate. Cmd is taken to be  $100 \times 10^{-6} \left[\frac{F}{m^2}\right]$  [Weste and Eshraghian, 1985, p. 135]. Substituting this value for Cmd gives:

 $C_r = 337.5$  femtofarads

Armed with the knowledge that  $C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate} = 173.7 \times 10^{-15}$  Farads, and that  $C_r = 337.5 \times 10^{-15}$  Farads for each super buffer the transistor sizing algorithm may now be used to determine the dimensions of the p and n MOSFETs in the output stage of the super buffer.

Returning once again to the menu that gives a choice between the transistor sizing algorithm and the load capacitance algorithm the choice "WI" is selected. The program responds with a query followed by a menu:

DO YOU KNOW C  $\Sigma$  LOAD DEV?

#### YES

Internation a second interesting and the second interesting

NO

Since  $C\Sigma$  LOAD DEV (=  $C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate}$ ) has already been calculated the response is YES. The program responds:

 $C\Sigma$  LOAD DEV ( FARAD ) = ?

The response is  $173.7 \times 10^{-15}$ . R/S is executed and the program responds:

DESIRED RISE TIME  $\langle$  SEC  $\rangle = ?$ 

The time that has been chosen is  $2 \times 10^{-9}$  seconds. R/S is executed. The program responds:

#### ROUTING CAP $\langle$ FARAD $\rangle = ?$

 $C_r$  has been calculated to be 337.5 × 10<sup>-15</sup> Farads. It is interesting to note that this routing capacitance is about double the gate capacitance of the load. R/S is executed. The program responds:

P DRAIN MASK LNGTH (MTR)?

The minimum drain length for the technology is selected in order to reduce drain diffusion capacitance to a minimum. The value is  $3 \times 10^{-6}$ . R/S is executed. The program responds:

N DRAIN MASK LNGTH (MTR)?

As with the p drain diffusion length, the value selected is the minimum permitted. The value is  $3 \times 10^{-6}$ . R/S is executed. The program responds:

#### NO. P DIFFUSION CONTACTS

The program needs to know how many diffusion to metal contacts are going to be placed around the p drain diffusion area. The choice is three. R/S is executed and the program responds:

#### P DIFCTC MASK LNGTH ( MTR ) ?

NAVAN SECTOR SECOND BOSSES PRODUCT FOR

THE REPORT NUMBER PRESERVE SUBJECT STATES

The value requested is the length of the diffusion to metal contacts placed around the p drain diffusion. To minimize drain capacitance the minimum dimension supported by the technology is chosen. The value is  $6 \times 10^{-6}$ . This is the same value for the length of the diffusion to metal contacts placed around the n drain diffusion as well as for the width of the contacts placed around both drain diffusions. R/S is executed and the program responds:

#### PDIFCTC MASK WIDTH ( MTR ) ?

The response is  $6 \times 10^{-6}$ . R/S is executed and the program responds:

#### NO. N DIFFUSION CONTACTS

One diffusion to metal contact will be placed on the n drain diffusion area. R/S is executed. The program responds:

#### N DIFCTC MASK LNGTH ( MTR ) ?

The response is  $6 \times 10^{-6}$ . R/S is executed. The program responds:

#### N DIFCTC MASK WIDTH ( MTR ) ?

The response is  $6 \times 10^{-6}$ . R/S is executed. The program responds, with all the dimensions (as defined in Table 2.2) of the n and p MOSFETs in the output stage of the super buffer that are required for a <u>complete</u> modeling of the output stage with PSpice:

L  $\langle P \rangle = 3 \times 10^{-6} \langle MTR \rangle$ W  $\langle P \rangle = 134.3 \times 10^{-6} \langle MTR \rangle$ AD  $\langle P \rangle = 660.9 \times 10^{-12} \langle SQ. MTR \rangle$ PD  $\langle P \rangle = 314.4 \times 10^{-6} \langle MTR \rangle$ RD  $\langle P \rangle = 22.16 \langle OHM \rangle$ L  $\langle N \rangle = 3 \times 10^{-6} \langle MTR \rangle$ W  $\langle N \rangle = 51.93 \times 10^{-6} \langle MTR \rangle$ AD  $\langle N \rangle = 231.2 \times 10^{-12} \langle SQ. MTR \rangle$ PD  $\langle N \rangle = 124.4 \times 10^{-6} \langle MTR \rangle$ RD  $\langle N \rangle = 29.19 \langle OHM \rangle$ 

The program then returns to the very beginning. The program is run again in its entirety to determine the dimensions of the n and p MOSFETs in the input stage of the super buffer.  $C \sum_{\substack{load \\ devices}} gate for the input stage is that capacitance that is$  $due to the gates of the n and p MOSFETs of the output stage. <math>C_r$  is negligible for the input stage as the extent of the routing between the input and output stages is minimal. The drain diffusion length and contact dimensions are again are chosen to be the minimum supportable by the technology to minimize the capacitance that must be driven. Two metal to diffusion contacts are chosen for the p drain diffusion area and one is chosen for the n drain diffusion area. The results of factoring these variables into the program in combination with the worst-case temperature, supply voltage, and fabrication parameters are all the dimensions (as defined in Table 2.2) of the n and p MOSFETs in the input stage of the super buffer that are required for a complete modeling of the input stage with PSpice: 22222

لكنكنكنكن

$$L \langle P \rangle = 3 \times 10^{-6} \langle MTR \rangle$$

W 
$$\langle P \rangle = 106.1 \times 10^{-6} \langle MTR \rangle$$

AD  $\langle P \rangle = 507.3 \times 10^{-12} \langle SQ. MTR \rangle$ PD  $\langle P \rangle = 246 \times 10^{-6} \langle MTR \rangle$ RD  $\langle P \rangle = 32.76 \langle OHM \rangle$ L  $\langle N \rangle = 3 \times 10^{-6} \langle MTR \rangle$ W  $\langle N \rangle = 41.01 \times 10^{-6} \langle MTR \rangle$ AD  $\langle N \rangle = 191.4 \times 10^{-12} \langle SQ. MTR \rangle$ PD  $\langle N \rangle = 102.6 \times 10^{-6} \langle MTR \rangle$ RD  $\langle N \rangle = 29.73 \langle OHM \rangle$ 

and and an elander and and and the

1.1

1011111 (11101111)

Ę



**X X X X X X** 

XXXXXX

Figure 3.3 Schematic of Static CMOS Super Buffer

A schematic drawing of the super buffer with all the calculated dimensions affixed is presented in Figure 3.3. The load capacitance on the output stage is merely the sum of  $C \sum_{\substack{\text{load} \\ \text{devices}}} \text{gate} + C_r$  calculated for the output stage. Note that node numbers (0,1, etc.) and transistor names (M1, M2, etc.) have been assigned in the figure. These node numbers and transistor names correspond to the nodes used in the actual PSpice deck as it appears, ready for simulation, in Appendix B. The worst-case, minimum current SPICE fabrication parameters are also included in the PSpice deck in Appendix B.

#### C. SIMULATION OF THE SUPER BUFFER.

The results of simulating the PSpice deck in Appendix B are displayed in Figures 3.4, 3.5, and 3.6. In each figure voltage is plotted as a function of time. The voltages displayed are referred to by node numbers which correspond to those used in Figure 3.3 and Appendix B. Voltages are measured with respect to two nodes. Where only one node is listed, the second is taken to be node 0, which in the case of this circuit is ground. Thus, Figure 3.4 shows the voltage waveforms presented to and produced by the input stage of the super buffer. The value of 1.0 volt that is subtracted from the input voltage wave form is the threshold voltage of the n device. Similarly the value of |-1.0| volt that is subtracted from the absolute value of V(2,1) is the absolute value of the threshold voltage of the p device. These waveforms are included to assist in determining when the devices are in their various regions of operation: linear, saturation, and cutoff as discussed in Chapter II.

The simulation result in Figure 3.4 is almost identical to that predicted by theory in Figures 2.9a and 2.10a (the small spikes are due to anomalies of the model). This is an important result because the model used to prepare Figures



Figure 3.4 PSpice PROBE Postprocessor Simulation of Voltage Waveforms Presented to and Produced by the Input Stage of the Super Buffer Using MOSFET Level Two Model

2.9a and 2.10a was based on the Shichman-Hodges model associated with level one SPICE MOSFET simulations while the model used in the simulation that resulted in Figures 3.4, 3.5, and 3.6 was a different one. The foundation of the equations developed in Chapter II rests on the Shichman-Hodges model of MOSFET behavior. To confirm the validity of the approach taken in developing the equations of Chapter II a totally independent model was selected for simulation; the level two SPICE MOSFET model based on the work of Vladimirescu and Liu [Electronics Research Laboratory, 1980, pp. 1–23].

Figure 3.5 shows the voltage waveforms presented to and produced by the output stage of the super buffer. Figure 3.6 shows the voltage waveform presented to the input stage of the super buffer and the voltage waveform produced by the output stage of the super buffer.

KLE FULLELELELEL

Table 3.1 summarizes the rise and fall time data presented in Figures 3.4, 3.5, and 3.6. Since the performance target is that  $t_r$  and  $t_f$  for the output voltage waveforms of both the input stage and the output stage <u>not exceed</u>  $2 \times 10^{-9}$  seconds the table shows that success has been achieved. The rise time of the voltage waveform produced by the input stage is 12% <u>faster</u> than the 2 nanosecond goal. The fall time of this voltage waveform is 37% <u>faster</u> than the goal. The rise time of the voltage waveform produced by the output stage is 6% <u>faster</u> than the two nanosecond goal. The fall time of this waveform is 19.5% <u>faster</u> than the goal. Rough symmetry is achieved in rise and fall times at the output of each stage.

Delay time based on the projected rise and fall times should be 1 nanosecond for each stage or 2 nanoseconds for both stages in cascade (based on equation (2.16)). Table 3.2 summarizes the delay time data of Figures 3.4, 3.5, and 3.6. Table 3.2 shows that the average time delay through the input stage is 25% faster than predicted. The average time delay through the output stage is 27% slower



Figure 3.5 PSpice PROEE Postprocessor Simulation of Voltage Waveforms Presented to and Produced by the Output Stage of the Super Buffer Using MOSFET Level Two Model.



الكككفيفي المستخديدين المتحصص

Figure 3.6 PSpice PROBE Postprocessor Simulation of Voltage Waveforms Presented to the Input Stage of the Super Buffer and Produced by the Output Stage of the Super Buffer Using MOSFET Level Two Model.

and the second

No. of the second se

### TABLE 3.1SUMMARY OF RISE AND FALLTIME DATA FOR THE SUPER BUFFER

voltage waveform at input to input stage

voltage waveform at output of input stage (same as at input to the output stage

voltage waveform at output of output stage

| $t_r(seconds)$         | $t_f(seconds)$         |  |
|------------------------|------------------------|--|
| $8 \times 10^{-12}$    | $10 \times 10^{-12}$   |  |
| $1.76 \times 10^{-9}$  | $1.259 \times 10^{-9}$ |  |
| $1.877 \times 10^{-9}$ | $1.61 \times 10^{-9}$  |  |

than predicted. Finally, the average time delay through the entire super buffer is within 1% of the projected value of two nanoseconds. Note that in Table 3.2 the sum of the column entries do not sum exactly to the values in the third row. This is because all the data in the table is taken directly from discrete data points that are used to draw the voltage waveforms in Figures 3.4, 3.5, and 3.6. Some linear interpolation is necessary in order to obtain the time at the 50% voltage levels. This accounts for the slight differences between the sums of the column entries and the third row entries.

Thus the <u>correct timing is achieved</u> and the validity of the equations in Chapter II is borne out by simulation with an independent model.

The low noise margin and high noise margin for both stages given a 5 volt supply voltage is calculated to be 2.6 volts and 1.7 volts, respectively [Weste & Eshraghian, 1985, pp. 507-508].

#### D. MASK LEVEL SUPER BUFFER IMPLEMENTATION

A mask level integrated circuit layout of the super buffer based on the dimensions calculated is shown in Figure 3.7. To reduce the possibility of latch-up,

|                                                        | $t_{dr}(seconds)$      | $t_{d_f}(seconds)$     | $t_{davg} = \frac{t_{dr} + t_{df}}{2}$ |
|--------------------------------------------------------|------------------------|------------------------|----------------------------------------|
| delay through<br>input stage                           | $0.72 \times 10^{-9}$  | $0.773 \times 10^{-9}$ | $0.746 \times 10^{-9}$                 |
| delay through<br>output stage                          | $1.093 \times 10^{-9}$ | $1.45 \times 10^{-9}$  | $1.272 \times 10^{-9}$                 |
| delay through input<br>and output stages<br>in cascade | $1.866 \times 10^{-9}$ | $2.17 \times 10^{-9}$  | $2.018 \times 10^{-9}$                 |

CONTRACT VERSES VERSES VERSES

## TABLE 3.2SUMMARY OF DELAY TIMEDATA FOR THE SUPER BUFFER

The State State State

CLUDIN STOR

X12 XX X X

لانتشفينيك

substrate contacts are employed in the  $n^+$  and  $p^+$  source diffusion regions. To minimize the chip area of the super buffer requires that the transistors be laid out in serpentine patterns. As a final check of the circuit's functionality, the mask level design is simulated with the ESIM gate level simulator. The simulation indicates that the mask layout is logically correct.

To use the super buffer layout in the automated generation of custom microchips with the Monterey Silicon Compiler, the Caltech Intermediate Form (CIF) representation of the circuit is translated into an L5 form representation using a CIF to L5 conversion program created by E. Malagon [Malagon, 1987, p. 110]. CIF and L5 are two different languages used to represent the geometric shapes that comprise a mask level layout. L5 stands for Lincoln Laboratory Lisp-based Layout Language. The language was created at the Massachusetts Institute of Technology Lincoln Laboratory under the sponsorship of the US Defense Advanced Research Projects Agency. The Monterey Silicon Compiler requires that the mask level integrated circuit layout be represented in L5 form before installing the layout representation into the compiler code. After the design is translated from CIF to



Ц

Contraction of the second

وللتلاطين

UUUUUU

\*\*\*\*\*\*

Figure 3.7 Mask Level Integrated Circuit Layout of Static CMOS Super Buffer.

L5 it is inserted into the compiler code within the program data-path.l using a procedure proposed by Baumstarck [Baumstarck, 1987, pp. 70-81]. Some additional wiring is added in L5 code to ensure that the super buffer cell is correctly placed on the floorplan each time it is called by the compiler and to ensure that signals are properly routed to and from the super buffer.

An example of a portion of a microchip designed using the replacement static CMOS super buffer is presented in Figure 3.8. In the figure the horizontal rails at the center of the figure are the supply voltage, ground, and clock distribution rails. The outputs at the top of the two super buffers that make up the super buffer pair that straddles the rails are wired to PHI1! and PHI2! of the register directly above it in the data path.

Figure 3.9 shows an entire 4 bit shifter microchip designed with the Monterey Silicon Compiler using the static CMOS super buffer and CMOS register. This chip is in fact a hybrid chip in that both NMOS and CMOS technologies are incorporated in the chip. The input and output pads around the outer ring of the circuit are NMOS. A collection of CMOS pads for the Monterey Silicon Compiler has been obtained but has not yet been translated into L5 and inserted into the compiler code. The CMOS input pad of this collection is the one that has been referred to in this chapter. It is presented in Figure 3.10.

#### E. PERFORMANCE OF THE SUPER BUFFER IN MULTI-BIT DATA PATH CIRCUITS

Section C documents the performance of the super buffer under the werst-case scenario given the loading caused by a four bit data path. In section B it is stated that improving the operating conditions or the fabrication conditions of the super buffer or both results in enhanced performance. Using equation (2.56) the performance of the super buffer can be predicted under different loading conditions.



0000000000

Same and the second second

1220042C

Sec.ra





2.222.22

SST PRESENT NOVONAL REPORT DES

Ĵ

4. Tat. 14 9.10

NAMANA (

Figure 3.9 Four Bit Shifter Hybrid Microchip Designed with the Monterey Silicon Compiler.



ALL MALANE MICHAEL

(all a

20020000 ACC

<u>ر</u>

Figure 3.10 CMOS Input Pad Replacement for the Monterey Silicon Compiler.

79

Table 3.3 contains entries generated from equation (2.56) that predict the performance of the super buffer with the same operating temperature and fabrication process as under the worst-case scenario only the supply voltage has been raised from 4.5 volts to 6.0 volts. As can be seen in the table the effect of simply raising the supply voltage by 1.5 volts allows the super buffer to drive an <u>eight bit</u> data path to within 3% of the 2 nanosecond worst-case design goal.

### TABLE 3.3 SUMMARY OF RISE AND FALL TIME DATA FOR THE SUPER BUFFER IN MULTI-BIT DATA PATH CIRCUITS WITH VDD = 6 VOLTS

|                                                                                              | $t_r(=t_f)$<br>for 4 bits<br>seconds | $t_r(=t_f)$<br>for 8 bits<br>seconds | $t_r(=t_f)$<br>for 16 bits<br>seconds | $t_r(=t_f)$<br>for 32 bits<br>seconds |
|----------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|---------------------------------------|---------------------------------------|
| voltage waveform<br>at input to<br>input stage<br>(ideal square wave)                        | 0                                    | 0                                    | 0                                     | 0                                     |
| voltage waveform<br>at output of<br>input stage (same<br>as at input to the<br>output stage) | $1.652 \times 10^{-9}$               | $1.652 \times 10^{-9}$               | $1.652 \times 10^{-9}$                | $1.652 \times 10^{-9}$                |
| voltage waveform<br>at output of<br>output stage                                             | $1.586 \times 10^{-9}$               | $2.054 \times 10^{-9}$               | $2.99 \times 10^{-9}$                 | $4.862 \times 10^{-9}$                |

Table 3.4 contains the predicted delay time data for the super buffer under the same conditions as discussed above. The values are generated by equation (2.17) using the entries in Table 3.3. Here too, the super buffer is seen to be capable of

driving an eight bit data path in 2 nanoseconds instead of only four bits. This is due simply to the increase in the supply voltage. The table shows that even for a 32 bit data path the average delay time through the super buffer is still a very respectable 3.26 nanoseconds

| TABLE 3.4 SUMMARY OF DELAY TIME DATA FOR THE |  |  |  |
|----------------------------------------------|--|--|--|
| SUPER BUFFER IN MULTI-BIT DATA PATH CIRCUITS |  |  |  |
| WITH $VDD = 6$ VOLTS                         |  |  |  |

6222222

|                                                        | $t_{d_{avg}}$ for<br>for 4 bits<br>seconds | $t_{4}$ for<br>for 8 bits<br>seconds | $t_{d_{1}}$ for<br>for 16 bits<br>seconds | $t_{4}$ for<br>for 32 bits<br>seconds |
|--------------------------------------------------------|--------------------------------------------|--------------------------------------|-------------------------------------------|---------------------------------------|
| del <b>ay</b> through<br>input stage                   | $0.826 \times 10^{-9}$                     | $0.826 \times 10^{-9}$               | $0.826 \times 10^{-9}$                    | $0.826 \times 10^{-9}$                |
| delay through<br>output stage                          | $0.793 \times 10^{-9}$                     | $1.027 \times 10^{-9}$               | $1.495 \times 10^{-9}$                    | $2.431 \times 10^{-9}$                |
| delay through<br>input and output<br>stages in cascade | $1.619 \times 10^{-9}$                     | $1.853 \times 10^{-9}$               | $2.321 \times 10^{-9}$                    | $3.257 	imes 10^{-9}$                 |

Figure 3.11 shows an example of an eight bit microchip design for a taxi meter controller generated using the Monterey Silicon Compiler with the static CMOS super buffer in place [Massachusetts Institute of Technology 1982 Conference on Advanced Research in VLSI, 1982, p. 32]. Tables 3.3 and 3.4 demonstrate that by improving the supply voltage the drive of the super buffer doubles. Similar improvement in the drive of the super buffer can be realized through a fabrication process that is better than the worst-case process presumed in the design work

COX COM

adada kakata kacata da

is 8.88228535 Inches (56x) micron Scale: 1 0 310800 ПТП TIL 7 0 234150 1117 111 cifplot\* Window: ATTITUTATE STOPPED THE TOTAL TOTAL OF

T VANAMIT A MANANT ANNANG NANANAT 2020ANIT 2022ANIT 2022ANIT 2020ANIT 2020ANIT 2020ANIT 2020ANIT 2020ANIT 2020AN

Figure 3.11 Eight Bit Taxi Meter Hybrid Microchip Designed with the Monterey Silicon Compiler.

#### IV. <u>CONCLUSIONS</u>

#### A. SUMMARY

This research set out to design a high-speed static CMOS super buffer for the Monterey Silicon Compiler. The problem of choosing its dimensions to achieve a desired timing result under worst-case conditions was approached analytically, and an algorithm was derived to solve the problem. The algorithm was implemented in a computer program which was used as a computer-aided-design  $(C_{AD})$  tool to design a hardware device. In SPICE simulations the resulting device surpassed the pre-specified timing performance standards under the worst-case scenario that it was designed to meet. Finally, a mask level integrated circuit design of this device was installed in the Monterey Silicon Compiler as a part of the technology upgrade of the MacPITTS Silicon Compiler, where it is now available for use in the automated design of custom hybrid CMOS/NMOS VLSI microchips.

The ability to use an algorithm to size transistors on a chip is an important step toward silicon compilation that results in optimal time delay circuits because computers can think in terms of algorithms, but not in terms of rules of thumb as many engineers do. Human engineers can design, simulate, and redesign until they get timing right. A silicon compiler that tries to achieve desired timing parameters for delay, rise, and fall time has to be taught how to think about the problem. That is perhaps the most exciting application of this type of approach—compilers that design chips to meet specified timing performance standards. For future research, the Monterey Silicon Compiler code that was modified to include the static CMOS super buffer can be found in the files /a/work/steele/macpitts/data-path.l





and /a/work/steele/macpitts/data-path.o on the Integrated Solutions CAD workstations of the Electrical and Computer Engineering Department Computer Laboratories at the Naval Postgraduate School. The NMOS logic cells in the Monterey Silicon Compiler that still require CMOS replacements are listed in Table 4.1. This table was extracted from a similar list compiled by E. Malagon [Malagon, 1985, p.95].

122233337

**MARCELER** 

- UNIVERSITY - ASSESSED

### TABLE 4.1 MONTEREY SILICON COMPILER NMOS LOGICCELLS REQUIRING CMOS REPLACEMENTS

| ORGANELLE                           | LIBRARY FUNCTIONS |
|-------------------------------------|-------------------|
| layout - = organelle                | =                 |
| layout - equ - organelle            | word – equ        |
| layout - <> organelle               | <>                |
| layout - <> 0 organelle             | <> 0              |
| layout - = 0 organelle              | = 0               |
| lsh - zero/ lsh2/ lsh3/ lsh4/ lsh8  | «                 |
| rsh - zero/ rsh2/ rsh3/ rsh4/ rsh8  | >                 |
| layout - odd - operand              |                   |
| layout - even - operand             |                   |
| port - output 1                     |                   |
| bit                                 |                   |
| layout - inverting - super - buffer |                   |
| 15 contacts: pc, ndc, pdc, nsc, psc |                   |
| entire controller section           |                   |

#### **B. RECOMMENDATIONS**

An algorithm for transistor sizing in static CMOS logic design has been derived and a logic device whose dimensions were determined by the algorithm has performed successfully in SPICE simulations. It is recommended that future research in this area investigate the possibility of incorporating the following topics in the algorithm: the effects of a non-ideal input square wave, empirical adjustment of the basic drain current equations, the effects of channel length modulation and of the body effect phenomenon, accuracy in computation and in fabrication, and stage ratios.

#### 1. Effects of a Non-Ideal Input Square Wave

The derivation of the equations for transistor sizing in a static CMOS inverter in Chapter II assumes that the input voltage waveform is a perfect square wave—one that rises and falls instantaneously. This type of waveform causes one of the MOSFETs in the inverter to be in cutoff during switching thereby permitting the circuit simplifications represented in Figures 2.9b and 2.10b. A more realistic input voltage waveform is depicted in Figure 3.5. Applying the definitions of the three regions of operation of MOSFETs presented in Table 2.1 to the input and output voltage waveforms of Figure 3.5 shows that with a non-ideal square wave applied at the input of an inverter, <u>both</u> transistors of the inverter will momentarily conduct during switching—one sourcing current, the other sinking current. This obviously affects circuit timing because the rate at which charge is delivered to or taken away from the load is decreased. There are two possible solutions to this in the derivation of the equations, one difficult, the other easy. The more difficult approach is to rederive the equations of Chapter II based on a time varying input voltage waveform. The easier approach is conduct a study to find an empirical adjustment factor that would modify the value presented to the algorithm as being the desired rise time to compensate for the effects of a less than ideal input square wave.

#### 2. Empirical Adjustment of Drain Current Equations

All of the drain current equations in Table 2.1 can be multiplied by a factor determined empirically to make the drain current equations more perfectly reflect physical device behavior as suggested by Hodges and Jackson [Hodges and Jackson, 1983, pp. 51–52]. For n channel MOSFETs the factor is  $(1 + \text{LAMBDA}_n \cdot Vds_n)$ .

For p channel MOSFETs the factor is  $(1 + \text{LAMBDA}_p \cdot |Vds_p|)$ . Using these factors makes it necessary to rederive the transistor sizing equations of Chapter II based on these new drain current equations.

15.2222200

25.55

X

1911 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 2012 - 20

#### 3. Channel Length Modulation

It is known that devices with channel length shorter than 10 microns saturate <u>before</u> the channel pinches off because the electrons (holes) reach the scattering limited velocity in the channel [Electronics Research Laboratory, 1980, p.6]. Once in the saturation region, the channel becomes shorter than  $L_{eff}$ . To compensate, the saturation region drain current equations in Table 2.1 can be divided by a channel length modulation factor. For n channel saturated MOSFETs the factor is  $(1 - \text{LAMBDA}_n \cdot Vds_n)$  [Electronics Research Laboratory, 1980, p. 15]. For p channel saturated MOSFETs the factor is  $(1 - \text{LAMBDA}_p \cdot |Vds_p|)$ . Making the modifications necessitates rederiving the transistor sizing equations of Chapter II based on the modified drain current equations.

#### 4. Body Effect

In the extension of the equations derived for transistor sizing in a static CMOS inverter to general static CMOS logic design body-effect is neglected. This could perhaps be compensated for by introducing average values for  $Vbs_n$  and  $Vbs_p$  in the same manner as was used to calculate values of  $Cbdj_{avg}\{T\}$  and  $Cbds_{avg}\{T\}$  in equations (2.26) and (2.27).

#### 5. Accuracy in Computation and in Fabrication

It is important to remember the first axiom of computing in using the transistor sizing algorithm presented in this thesis: "garbage in, garbage out." If for example the SPICE fabrication parameters given to the algorithm are not measured accurately, the algorithm cannot hope to produce a circuit that will behave as desired. The same is true if, for example, during fabrication the pattern

definitions created by the lithography process are inaccurate or the diffusion process is poorly controlled.

#### 6. Stage Ratio

For consistency of approach, the input stage dimensions of the super buffer were designed using the same algorithm used to calculate the output stage dimensions. This resulted in the output stage being 1.266 times larger than the input stage. This value is known as the stage ratio which is the value by which successive transistor widths are multiplied when inverters are cascaded. Mead and Conway have written that the value of the stage ratio that minimizes overall delay for a series of cascaded inverters is given by Euler's number,  $e = 2.718 \cdots$  [Mead and Conway, 1908, pp. 12–14]. Thus, it may be possible to achieve slightly reduced area for the super buffer by using the algorithm to design the output stage, then using the stage ratio 2.718 to fix the dimensions of the input stage. However, Mead and Conway as well as Weste and Eshraphian have all acknowledged that other design criterion may steer a designer away from a value of 2.718 for the stage ratio [Mead and Conway, 1980, p. 14 and Weste and Eshraghian, 1895, p. 197]. Since the relative time penalty for using the stage ratio of 1.266 is slight, and since using this ratio allows a better assessment of the performance of the algorithm, the value of 1.266 was retained and the resulting circuit met its performance goals.

#### 7. Suggested Modifications to the Monterey Silicon Compiler

In a design generated by the Monterey Silicon Compiler the area reserved for the super buffer on the floorplan is fixed. Were this area variable the compiler could be given several super buffers to choose from and it would select the one that best meets the drive requirements of the data path. This would involve modifying the body of code that defines the metal skeleton that distributes power, ground, and clock signals on chip. The data registers currently in use are very tall and thin. Since the wires that connect the super buffer to the registers traverse the longest distance across the registers the routing capacitance has become unreasonably large. The solution is to return to the general configuration used by the original NMOS data registers. These registers were short but wide, greatly decreasing the length of the wires that connect the super buffers to the data register and thus the routing capacitance.

#### **APPENDIX A:**

#### STATIC CMOS INVERTER TRANSISTOR SIZING PROGRAMS

This appendix contains programs that implement the transistor sizing equations of Chapter II for a static CMOS inverter. The programs run on an HP41CX with a magnetic card reader and two extended memory modules. Main memory must be apportioned so that SIZE  $\geq 076$ .

Executing the programs in certain sequences occasionally results in the message "NO ROOM" and a halt to program execution. If this occurs, the following corrective actions should be taken (in the order listed):

(1) Clear the current program from main memory.

- (2) Place the name of the program that could not be loaded in the ALPHA register.
- (3) Execute GETP.
- (4) Execute R/S.

1000000

Program execution should continue normally with data storage registers and user flags unaffected by the temporary halt in program execution.

The interrelationships of the programs are depicted in Figure A.1. To run the programs, main memory must first be entirely cleared and all programs must be placed in extended memory. The name "VLSI" is placed in the ALPHA register, GETP is executed followed by R/S. The program VLSI is responsible for loading the SPICE fabrication parameters. These parameters must be stored on magnetic data storage cards in accordance with the data register allocation given in Table A.1. The cards are loaded when they are requested by the program. The program VLSI automatically clears itself from main memory, loads the program



N. C. C. C. C. C.

ULLIN SAMARAN MULTIN MULTIN

122222222



Sector 1

1

TEMP from extended memory, and continues execution with the first line of code in the program TEMP. The program TEMP calculates the effects of temperature on the fabrication parameters in Table A.1, overwriting the data registers of the temperature dependent parameters with their temperature altered values. Program TEMP then clears itself from main memory, loads the program TOP-LVL from extended memory, and continues execution with the first line of code in the program TOP-LVL. The program TOP-LVL acts as a memory manager, shifting the programs PWIDTH and LOADCAP in and out of main memory as required by the user. The program PWIDTH calculates all the SPICE MOSFET model dimensions and drain resistances required for the p MOSFET and the n MOSFET in a static CMOS inverter required to drive a given load capacitance. If the load capacitance is not known but the dimensions of the load MOSFETs are known, the load capacitance can be calculated using the program LOADCAP. Table A.2 details the remaining data register allocation. The source code for the programs VLSI, TEMP, TOP-LVL, PWIDTH, and LOADCAP follows Tables A.1 and A.2. 10000000

222222

Processon .

SUCCESSION REPORT

| DATA REGISTER ALLOCATION |                 |                 |  |  |
|--------------------------|-----------------|-----------------|--|--|
| SPICE                    | DATA REGISTER   | DATA REGISTER   |  |  |
| PARAMETER                | FOR n DEVICES   | FOR p DEVICES   |  |  |
| KP                       | R <sub>00</sub> | R <sub>17</sub> |  |  |
| VTO                      | $R_{01}$        | R <sub>18</sub> |  |  |
| LD                       | $R_{02}$        | $R_{19}$        |  |  |
| CJ                       | $R_{03}$        | R <sub>20</sub> |  |  |
| CJSW                     | $R_{04}$        | R <sub>21</sub> |  |  |
| FC                       | $R_{05}$        | R <sub>22</sub> |  |  |
| MJ                       | $R_{06}$        | $R_{23}$        |  |  |
| PB                       | R <sub>07</sub> | R <sub>24</sub> |  |  |
| MJSW                     | R <sub>08</sub> | R <sub>25</sub> |  |  |
| PHI                      | $R_{09}$        | R <sub>26</sub> |  |  |
| GAMMA                    | R <sub>10</sub> | R <sub>27</sub> |  |  |
| *Cmd                     | R11             | R <sub>28</sub> |  |  |
| * Erel, oxide            | R <sub>12</sub> | R <sub>29</sub> |  |  |
| CGSO                     | R <sub>13</sub> | R <sub>30</sub> |  |  |
| CGDO                     | R <sub>14</sub> | R <sub>31</sub> |  |  |
| TOX                      | R <sub>15</sub> | R <sub>32</sub> |  |  |
| UO                       | R <sub>16</sub> | R <sub>33</sub> |  |  |
| RSH                      | R <sub>73</sub> | R <sub>74</sub> |  |  |

### TABLE A.1 SPICE FABRICATION PARAMETER

\* Not SPICE parameters

20

.1a".84".86".86".68".

|                               | DATA REGISTER                    | DATA REGISTER                    |
|-------------------------------|----------------------------------|----------------------------------|
| VARIABLE                      | FOR n DEVICES                    | FOR p DEVICES                    |
| T [Kelvin]                    | R <sub>34</sub>                  | R <sub>34</sub>                  |
| EG $\{T\}$                    | R <sub>35</sub>                  | $R_{35}$                         |
| EG $\{Tnom\}$                 | R <sub>36</sub>                  | $R_{36}$                         |
| Temporary                     | $R_{37}, R_{38}, R_{39}, R_{40}$ | $R_{41}, R_{42}, R_{43}, R_{75}$ |
| Vto $\{T\}$                   | R <sub>34</sub>                  | $R_{35}$ (abs. value)            |
| A                             | R <sub>36</sub>                  | $R_{36}$                         |
| Vdd                           | R <sub>38</sub>                  | $R_{38}$                         |
| Channel Mask Length           | $R_{66}$                         | $R_{42}$                         |
| $Cbdj_{avg}\{T\}$             | R44                              | $R_{45}$                         |
| $Cbds_{avg}\{t\}$             | R46                              | $R_{47}$                         |
| В                             | R <sub>48</sub>                  | $R_{48}$                         |
| t <sub>r</sub>                | R49                              | $R_{49}$                         |
| $E(=C_r)$                     | $R_{50}$                         | $R_{50}$                         |
| Drain Mask Length             | R <sub>52</sub>                  | $R_{51}$                         |
| No. Drain Diffusion Contacts  | $R_{56}$                         | $R_{53}$                         |
| Diffusion Contact Mask Length | R <sub>57</sub>                  | $R_{54}$                         |
| Diffusion Contact Mask Width  | R <sub>58</sub>                  | $\mathbf{R}_{55}$                |
| C                             | $R_{59}$                         | $R_{59}$                         |
| D                             | R <sub>60</sub>                  | $R_{60}$                         |
| F                             | R <sub>61</sub>                  | $R_{61}$                         |
| G                             | R <sub>62</sub>                  | $R_{62}$                         |
| H                             | $R_{63}$                         | $R_{63}$                         |
| W                             | $R_{65}$                         | $R_{64}$                         |
| AD = AS                       | R <sub>70</sub>                  | $R_{67}$                         |
| PD = PS                       | R <sub>71</sub>                  | $R_{68}$                         |
| RD = RS                       | R <sub>72</sub>                  | R <sub>69</sub>                  |

# TABLE A.2DATA REGISTER ALLOCATION FOR VARIABLESOTHER THAN SPICE FABRICATION PARAMETERS
## PROGRAM VLSI

01 LBL  $^{\top}$  VLSI 02  $^{\top}$  STOP. PURGE MAI 03  $^{\top}$   $\vdash$  N MEMORY 04 PROMPT 05 000.074 06  $^{\top}$  ENTER FAB. PARA 07  $^{\top}$   $\vdash$  M. CARD 08 CF 09 09 CF 10 10 AVIEW 11 RDTAX 12  $^{\top}$  TEMP 13 GETP 14 END

# PROGRAM TEMP

| 01          | LBL TTEMP                                                         |
|-------------|-------------------------------------------------------------------|
|             | TODEDATING TEMP /                                                 |
| 02          | <sup>T</sup> OPERATING TEMP (                                     |
| 03          | $^{T}FKELVIN \rangle = ?$                                         |
| 04          | PROMPT                                                            |
|             |                                                                   |
| 05          | STO 34                                                            |
| * * * CALCU | $LATE \ EG \ \langle \ T \ \rangle \ast \ast \ast$                |
| 06          | STO 37                                                            |
|             |                                                                   |
| 07          | XEQ <sup>T</sup> EQ(T)                                            |
| 08          | RCL 37                                                            |
| 09          | STO 35                                                            |
|             |                                                                   |
|             | ULATE EG ( Tnom ) * * *                                           |
| 10          | 300.15                                                            |
| 11          | STO <u>3</u> 7                                                    |
|             | VEOLEC / T \                                                      |
| 12          | XEQ <sup>T</sup> EG (T)<br>RCL 37                                 |
| 13          | RCL 37                                                            |
| 14          | STO 36                                                            |
|             | ULATE $PB_n \langle T \rangle * * *$                              |
|             |                                                                   |
| 15          | RCL 07                                                            |
| 16          | STO 40                                                            |
| 17          | STO <u>3</u> 7                                                    |
|             |                                                                   |
| 18          | $XEQ^{T}PB \langle T \rangle$                                     |
| 19          | RCL 37                                                            |
| 20          | STO 07                                                            |
|             | $\mathbf{JLATE PB}_{\mathbf{P}} \langle \mathbf{T} \rangle * * *$ |
|             | $DAIDID_{p} \setminus 1 / + + +$                                  |
| 21          | RCL 24                                                            |
| 22          | STO 41                                                            |
| 23          | STO 37                                                            |
| 24          | VEOTOD / T )                                                      |
|             | $XEQ^{T}PB\langle T\rangle$                                       |
| 25          | RCL 37                                                            |
| 26          | STO 24                                                            |
| * * * CALCI | ULATE PHI <sub>n</sub> $\langle T \rangle * * *$                  |
|             |                                                                   |
| 27          | RCL 09                                                            |
| 28          | STO 37<br>XEQ <sup>T</sup> PB $\langle T \rangle$<br>RCL 37       |
| 29          | $XEQ^TPB \langle T \rangle$                                       |
| 30          | $\mathbf{PC}\mathbf{I}$ 27                                        |
|             |                                                                   |
| 31          | STO 09                                                            |
| * * * CALCU | ULATE PHI <sub>P</sub> $\langle T \rangle * * *$                  |
| 32          | RCL 26                                                            |
|             |                                                                   |
| 33          | STO 37                                                            |
| 34          | XEQ <sup>T</sup> PB (T)                                           |
| 35          | RCL 37                                                            |
| 36          | STO 26                                                            |
|             |                                                                   |
|             | $JLATE CJ_n \langle T \rangle * * *$                              |
| 37          | RCL 03                                                            |
| 38          | STO 37 ; $CJ_n$                                                   |
|             |                                                                   |
| 39          | RCL 06                                                            |
| 40          | STO 38 ; $MJ_n$                                                   |
| 41          | RCL 07                                                            |
|             |                                                                   |

620.334 RECEIPT SUBSEX BUCKESS 222.000 252553 SAMI DOMENT NAMED

42 **STO 39** ;  $PB_n \langle T \rangle$ 43 **RCL 40 STO 42** ;  $PB_n$ 44  $\begin{array}{c} XEQ^{\mathsf{T}}CJ \ \langle \ T \ \rangle \\ RCL \ 37 \end{array}$ 45 46 **STO 03** 47 \* CALCULATE  $CJ_p \langle T \rangle * * *$ \* \* RCL 20 STO 37 48 49 ; CJ<sub>P</sub> **RCL 23** 50 **STO 38** 51 ; MJ<sub>p</sub> 52**RCL 24** 53 **STO 39** ; PB<sub>P</sub> (T) 54 **RCL 41** 55 **STO 42** ;  $PB_{p}$ 56  $XEQ^{T}CJ \langle T \rangle$ RCL 37 STO 20 57 58 \* CALCULATE CJSW<sub>n</sub>  $\langle T \rangle$  \* \* \* \* \* 59 **RCL 04 STO 37** 60 ; CJSW<sub>n</sub> **RCL 08** 61 62 **STO 38** ; MJSW<sub>n</sub> RCL 07 63 **STO 39** 64 ;  $PB_n \langle T \rangle$ 65 **RCL 40 STO 42** 66 ;  $PB_n$  $\begin{array}{c} XEQ^{\top}CJ \ \langle \ T \ \rangle \\ RCL \ 37 \end{array}$ 67 68 69 **STO 04** \* CALCULATE  $CJSW_{p}$  ( T ) \* \* \* \* \* 70 **RCL 21** 71 **STO 37** ; CJSW<sub>p</sub> 72**RCL 25** 73 **STO 38** ; MJSW<sub>p</sub> 74 **RCL 24** 75 **STO 39** ;  $PB_{P} \langle T \rangle$ 76 **RCL 41** 77 **STO 42** ;  $PB_p$ 78  $XEQ^{T}CJ \langle T \rangle$ 79 **RCL** 37 80 STO 21 \* CALCULATE  $KP_n \langle T \rangle * * *$ \* \* 81 **RCL 00** 82 STO 37  $XEQ^{T}KP \langle T \rangle$ 83 84 **RCL 37 STO 00** 85 \* \* \* CALCULATE  $KP_{p} \langle T \rangle$  \* \* \* 86 **RCL 17** 

KANANG BAANAAN 122222241 12222422 ATTACA STATE & LANDAN PLACE

STO 37 XEQ<sup>+</sup>KP ( T ) RCL 37 87 88 89 **STO 17** 90 \* CALCULATE  $UO_n \langle T \rangle * * *$ \* \* 91 **RCL 16** 92STO 37 XEQ<sup>T</sup>KP (T) 93 RCL 37 94 STO 16 \* CALCULATE  $UO_p \langle T \rangle * * *$ 95 \* \* **RCL 33** 96 STO 37 XEQ<sup>+</sup>KP ( T ) RCL 37 STO 33 97 98 99 100 \* \* \* CALCULATE  $\epsilon_{rel, oxide_n} \langle T \rangle$  \* \* \* 101 **RCL 00** ;  $KP_n \langle T \rangle$ **STO 37** 102 **RCL 15** 103 **STO 38** ; TOX<sub>n</sub> 104 RCL 16 105 ;  $UO_n \langle T \rangle$ 106 **STO 39**  $XEQ^{\top}EREL \langle T \rangle$ 107 **RCL 37** 108 STO 12 109 \* \* \* CALCULATE  $\epsilon_{rel, oxide_p} \langle T \rangle$  \* \* \* **RCL 17** 110 **STO 37** ; KP<sub>p</sub> ( T ) 111 **RCL 32** 112 **STO 38** ; TOX<sub>P</sub> 113 **RCL 33** 114 **STO 39** ;  $UO_{p} \langle T \rangle$ 115  $XEQ^{\top}EREL (T)$ 116 RCL 37 117 <u>S</u>TO 29 118 <sup>†</sup>TOP-LVL 119 120 GETP \* \* \* EG ( T ) SUBROUTINE \* \* \*  $LBL^{\top}EG \langle T \rangle$ 121 **RCL 37** 122X ∕ 2 123.000702 124125\* 126 **RCL 37** 1108 127 + / 128129 1.16 130 Χζ〉Υ 131

**3364231** 4443440 44

132 133 **STO 37** 134 RTN \* \* \* PB ( T ), PHI ( T ) SUBROUTINE \* \* \*  $LBL^{\top}PB \langle T \rangle$ 135 136 **RCL 37 RCL 34** 137 138 139 300.15 140 **STO 38** 141 ; Interim Result 142 3 ENTER / 8.6173468 E-05 143 144 ; K/q 145 **RCL 34** 146 147 **RCL 34** 148 300.15 149 150 ĹN 151 152 **RCL 38** 153 Х ( ) у 154 155 **RCL 35** 156 157 **RCL 36** 158 **RCL 34** 159 160 300.15 161 162 163 **STO 37** 164 165 RTN \* \* \* CJ ( T ), CJSW ( T ) SUBROUTINE \* \* \* 166  $LBL^{\top}CJ \langle T \rangle$ **RCL 39** 167 168 **RCL 42** 169 170 X ( ) Y 171 172 **RCL 34** 173 174 300.15 175 .0004 176 177 \* 178 **RCL 38** 179

DOLLER C 1.460269 NUMBER OF 1222244 + RCL 37 **STO 37** RTN  $* * * KP \langle T \rangle$ , UO $\langle T \rangle$  SUBROUTINE \* \* \* $LBL^{\top}KP(T)$ RCL 34 300.15 / / −1.5 Y ∕ X RCL 37 STO 37 RTN \* \* \*  $\epsilon_{rel, oxide}$  (T) SUBROUTINE \* \* \* LBL<sup>T</sup>EREL ( T ) **RCL 37 RCL 38 RCL 39** 8.854187818 E-14 STO 37 RTN END 

S.S.S. data

# PROGRAM TOP-LVL

| 01              | $LBL^{T}TOP-LVL$                                                           |
|-----------------|----------------------------------------------------------------------------|
|                 |                                                                            |
| 02              | FS? 09                                                                     |
| 03              | GTO 30                                                                     |
| 04              | CF 02                                                                      |
| 05              | CF 03                                                                      |
|                 |                                                                            |
| 06              | ENG 3                                                                      |
| * * * CALC      | ULATE $Vto_n \langle T \rangle * * *$                                      |
| 07              | RCL 01                                                                     |
|                 |                                                                            |
| 08              | STO 37 ; VTO <sub>n</sub>                                                  |
| 09              | RCL 10                                                                     |
| 10              | STO 39 ; GAMMA <sub>n</sub>                                                |
| 11              | STO 39 ; GAMMA <sub>n</sub><br>RCL 09                                      |
|                 |                                                                            |
| 12              | <u>STO 40</u> ; PHI <sub>n</sub> $\langle T \rangle$                       |
| 13              | <sup><math>\top</math></sup> VBS ( N ), VOLTS = ?                          |
| 14              | PROMPT                                                                     |
| 15              |                                                                            |
| 15              | ABS                                                                        |
| 16              | $STO_{41}$ ;   $Vbs_n$                                                     |
| 17              | XEQ <sup>T</sup> VTO (T)                                                   |
|                 |                                                                            |
| 18              | RCL 37                                                                     |
| 19              | STO 34                                                                     |
| * * * CALC      | ULATE $Vto_p \langle T \rangle * * *$                                      |
| 20              | RCL 18                                                                     |
|                 |                                                                            |
| 21              | ABS                                                                        |
| 22              | STO 37 ; $ VTO_p $                                                         |
| 23              | RCL 27<br>STO 39 ; GAMMA <sub>p</sub><br>RCL 26                            |
| $\frac{1}{24}$  | STO 39 ; GAMMA <sub>P</sub>                                                |
|                 | DOL 00 , GAMMAp                                                            |
| 25              | RUL 20                                                                     |
| 26              | STO 40 ; $PHI_{p} \langle T \rangle$                                       |
| 27              | <sup><math>\tau</math></sup> VBS $\langle P \rangle$ , VOLTS = ?<br>PROMPT |
|                 | VDS(1), VDLIS = 1                                                          |
| 28              | PROMPT                                                                     |
| 29              | STO 41 ; Vbs <sub>p</sub>                                                  |
| 30              | $XEQ^{T}VTO \langle T \rangle$                                             |
|                 |                                                                            |
| 31              | RCL 37                                                                     |
| 32              | STO 35                                                                     |
| * * * INPU7     | 7 Vdd + + +                                                                |
| 33              | <sup>T</sup> SUPPLY VOLTAGE (                                              |
|                 | T                                                                          |
| 34              | $^{T} \vdash \text{VOLTS} \rangle = ?$                                     |
| 35              | PROMPT '                                                                   |
| 36              | STO 38                                                                     |
|                 |                                                                            |
| * * * CALU      | ULATE RATIO "A"; * * *                                                     |
| $* * * W_{n} =$ | $W_p \cdot A \text{ for } t_r \simeq t_f * * *$                            |
| 37              | 19                                                                         |
| 38              | RCL 38                                                                     |
|                 |                                                                            |
| 39              | *                                                                          |
| 40              | 20                                                                         |
| 41              | RCL 34                                                                     |
| 42              | *                                                                          |
| <del>س</del> ک  | <b>↑</b>                                                                   |

AND REPORT MEANER REPORT Ŋ

; Interim Result ; Interim Result ; Interim Result L 38

| <b>A</b> 4 |                                                            |
|------------|------------------------------------------------------------|
| 94         | -                                                          |
| 95         | *                                                          |
| 96<br>07   | RCL 00                                                     |
| 97<br>08   |                                                            |
| 98         | STO 40 ; Interim Result                                    |
| 99         | <sup>T</sup> P CHNL MASK LNG                               |
| 100        | $T \vdash TH \langle MTR \rangle = ?$                      |
| 101        | PROMPT                                                     |
| 102        | STO 42                                                     |
| 103        | TN CHNL MASK LNG                                           |
| 104        | $^{T} \vdash \mathrm{TH} \langle \mathrm{MTR} \rangle = ?$ |
| 105        | PROMPT                                                     |
| 106        | STO 66                                                     |
| 107        | 2                                                          |
| 108        | RCL 02                                                     |
| 109        | *                                                          |
| 110        |                                                            |
| 111        | RCL 39                                                     |
| 112        |                                                            |
| 113        | STO 39 ; Interim Result                                    |
| 114        | RCL 42                                                     |
| 115        | 2<br>RCL 19                                                |
| 116        |                                                            |
| 117        | *                                                          |
| 118        | <br>RCL 40                                                 |
| 119        |                                                            |
| $120\\121$ | *<br>1 /V                                                  |
| 122        | 1/X<br>RCL 39                                              |
| 122        | *                                                          |
| 123        | STO 36                                                     |
| * * * MENU |                                                            |
| 125        | LBL 01                                                     |
| 126        | SF 27                                                      |
| 120        | <sup>T</sup> WILD                                          |
| 128        | PROMPT                                                     |
|            | TO PWIDTH * * *                                            |
| 129        | LBL A                                                      |
| 130        | <u>CF 27</u>                                               |
| 131        | <sup>†</sup> PWIDTH                                        |
| 132        | GETP                                                       |
| 133        | GTO 01                                                     |
|            | TO LOADCAP * * *                                           |
| 134        | LBL E                                                      |
| 135        | CF 03                                                      |
| 136        | CF 27                                                      |
| 137        | SF 09                                                      |
| 138        | TLOADCAP                                                   |
| 139        | GETSUR                                                     |
| 140        | XEQ <sup>†</sup> LOADCAP                                   |
| 141        | LBL 30                                                     |
|            |                                                            |

PROVEDLY RECEIPTING 12.220 B335423 S222243 FERRIC CONSIGNATION FERRE 10000000

ьų

1. Ash. 4. 1. 1. 1. 1.

103

| CF 09                             |
|-----------------------------------|
| TLOADCAP                          |
| PCLPS                             |
| CF 02                             |
| GTO 01                            |
| T ) SUBROUTINE * * *              |
| $LBL^{\top}VTO \langle T \rangle$ |
| RCL 40                            |
| RCL 41                            |
| +                                 |
| SQRT                              |
| RČL 40                            |
| SQRT                              |
| •                                 |
| RCL 39                            |
| *                                 |
| RCL 37                            |
| +                                 |
| STO 37                            |
| RTN                               |
| END                               |
|                                   |

# PROGRAM PWIDTH

84"-14" 14" 84" 84" 84" 14" 84" 84" 14" 14" 14"

| 01 LBL <sup>T</sup> PWIDTH<br>02 FS? 10<br>03 GTO 40<br>04 CF 02<br>* * * CALCULATE Cbdjavg, n $\langle T \rangle$ * * *<br>05 RCL 05<br>06 STO 39 ; FCn<br>07 RCL 06<br>08 STO 40 ; MJn<br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PBn $\langle T \rangle$<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> $\langle T \rangle$<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41<br>46 XEQ <sup>T</sup> CBDJ                                                          |             |                                                          |                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------|-------------------------|
| 03 GTO 40<br>04 CF 02<br>* * * CALCULATE Cbdjavg, n $\langle T \rangle$ * * *<br>05 RCL 05<br>06 STO 39 ; FCn<br>07 RCL 06<br>08 STO 40 ; MJn<br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PBn $\langle T \rangle$<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp(T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                              | 01          |                                                          |                         |
| 03 GTO 40<br>04 CF 02<br>* * * CALCULATE Cbdjavg, n $\langle T \rangle$ * * *<br>05 RCL 05<br>06 STO 39 ; FCn<br>07 RCL 06<br>08 STO 40 ; MJn<br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PBn $\langle T \rangle$<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp(T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                              | 02          | FS? 10                                                   |                         |
| 04 CF 02<br>* * * CALCULATE Cbdj <sub>avg, n</sub> $\langle T \rangle$ * * *<br>05 RCL 05<br>06 STO 39 ; FC <sub>n</sub><br>07 RCL 06<br>08 STO 40 ; MJ <sub>n</sub><br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PB <sub>n</sub> $\langle T \rangle$<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * * CALCULATE Cbdj <sub>avg, p</sub> $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> (T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                    |             |                                                          |                         |
| * * * CALCULATE Cbdjavg, n $\langle T \rangle$ * * *<br>05 RCL 05<br>06 STO 39 ; FCn<br>07 RCL 06<br>08 STO 40 ; MJn<br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PBn $\langle T \rangle$<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * * CALCULATE Cbdjavg, p $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp $\langle T \rangle$<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                    |             |                                                          |                         |
| 05 RCL 05<br>06 STO 39 ; FC <sub>n</sub><br>07 RCL 06<br>08 STO 40 ; MJ <sub>n</sub><br>09 RCL 38 ; Vdd<br>10 .9<br>11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PB <sub>n</sub> (T)<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p (T) * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> (T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                      |             |                                                          | (T)***                  |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 05          | RCL 05                                                   | • \ • / • • •           |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          | Ċ                       |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          | C <sub>n</sub>          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | $\mathbf{R} \mathbf{U} \mathbf{U} \mathbf{U} \mathbf{U}$ | гт                      |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             | 51040 ; M                                                |                         |
| 11 *<br>12 STO 41<br>13 RCL 07<br>14 STO 75 ; PB <sub>n</sub> (T)<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * * CALCULATE Cbdj <sub>avg, p</sub> (T) * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> (T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                            |             |                                                          | aa                      |
| 12 STO 41<br>13 RCL 07<br>14 STO 75 ; PB <sub>n</sub> (T)<br>15 XEQ <sup>T</sup> CBDJ<br>16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdj <sub>avg, p</sub> (T) * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> (T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                      |             |                                                          |                         |
| 13       RCL 07         14       STO 75       ; PB <sub>n</sub> (T)         15       XEQ <sup>T</sup> CBDJ         16       RCL 37         17       STO 43         18       RCL 38         19       .1         20       *         21       STO 41         22       XEQ <sup>T</sup> CBDJ         23       RCL 37         24       RCL 43         25       +         26       2         27       /         28       STO 44         * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39         31       RCL 23         32       STO 40         33       RCL 38         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                              |             |                                                          |                         |
| 14       STO 75       ; $PB_n \langle T \rangle$ 15       XEQ <sup>T</sup> CBDJ         16       RCL 37         17       STO 43         18       RCL 38         19       .1         20       *         21       STO 41         22       XEQ <sup>T</sup> CBDJ         23       RCL 37         24       RCL 43         25       +         26       2         27       /         28       STO 44         * * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39       ; FCp         31       RCL 23         32       STO 40       ; MJp         33       RCL 38       ; Vdd         34       .9       35       *         36       STO 41       .7         37       RCL 24       .1         38       STO 75       ; PBp(T)         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45 |             |                                                          |                         |
| 15       XEQ <sup>T</sup> CBDJ         16       RCL 37         17       STO 43         18       RCL 38         19       .1         20       *         21       STO 41         22       XEQ <sup>T</sup> CBDJ         23       RCL 37         24       RCL 43         25       +         26       2         27       /         28       STO 44         * * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39         31       RCL 23         32       STO 40         33       RCL 38         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                        |             |                                                          |                         |
| 16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p (T) * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp(T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 14          |                                                          | $B_n \langle T \rangle$ |
| 16 RCL 37<br>17 STO 43<br>18 RCL 38<br>19 .1<br>20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p (T) * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp(T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15          | XEQ <sup>⊤</sup> CBDJ                                    |                         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          |                         |
| 18       RCL 38         19       .1         20       *         21       STO 41         22       XEQ <sup>T</sup> CBDJ         23       RCL 37         24       RCL 43         25       +         26       2         27       /         28       STO 44         * * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39         31       RCL 23         32       STO 40         33       RCL 38         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                               |             |                                                          |                         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          |                         |
| 20 *<br>21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdj <sub>avg, p</sub> $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> $\langle T \rangle$<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                               |             |                                                          |                         |
| 21 STO 41<br>22 XEQ <sup>T</sup> CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdj <sub>avg, p</sub> $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> $\langle T \rangle$<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                                                          |                         |
| 22 XEQ CBDJ<br>23 RCL 37<br>24 RCL 43<br>25 +<br>26 2<br>27 /<br>28 STO 44<br>* * CALCULATE Cbdjavg, p (T) * * *<br>29 RCL 22<br>30 STO 39 ; FCp<br>31 RCL 23<br>32 STO 40 ; MJp<br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PBp(T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |                                                          |                         |
| 24       RCL 43         25       +         26       2         27       /         28       STO 44         * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39         31       RCL 23         32       STO 40         33       RCL 38         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                       |             | XFO <sup>T</sup> CBDI                                    |                         |
| 24       RCL 43         25       +         26       2         27       /         28       STO 44         * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39         31       RCL 23         32       STO 40         33       RCL 38         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                       |             |                                                          |                         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          |                         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          |                         |
| 27 /<br>28 STO 44<br>* * * CALCULATE Cbdj <sub>avg, p</sub> $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> (T)<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             | +                                                        |                         |
| 28       STO 44         * * * CALCULATE Cbdjavg, p (T) * * *         29       RCL 22         30       STO 39       ; FCp         31       RCL 23         32       STO 40       ; MJp         33       RCL 38       ; Vdd         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75       ; PBp(T)         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                   |             | 2                                                        |                         |
| * * * CALCULATE Cbdj <sub>avg, p</sub> $\langle T \rangle$ * * *<br>29 RCL 22<br>30 STO 39 ; FC <sub>p</sub><br>31 RCL 23<br>32 STO 40 ; MJ <sub>p</sub><br>33 RCL 38 ; Vdd<br>34 .9<br>35 *<br>36 STO 41<br>37 RCL 24<br>38 STO 75 ; PB <sub>p</sub> $\langle T \rangle$<br>39 XEQ <sup>T</sup> CBDJ<br>40 RCL 37<br>41 STO 43<br>42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                                                          |                         |
| 29       RCL 22         30       STO 39       ; $FC_p$ 31       RCL 23         32       STO 40       ; $MJ_p$ 33       RCL 38       ; $Vdd$ 34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75       ; $PB_p(T)$ 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                                                          | (                       |
| 30       STO 39       ; $FC_p$ 31       RCL 23         32       STO 40       ; $MJ_p$ 33       RCL 38       ; Vdd         34       .9       .9         35       *       .9         36       STO 41       .9         37       RCL 24       .9         38       STO 75       ; $PB_p(T)$ 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                           | * * * CALCI | ULATE Obdjavg, p                                         | , (T) * * *             |
| 31       RCL 23         32       STO 40       ; $MJ_p$ 33       RCL 38       ; Vdd         34       .9       .9         35       *       .9         36       STO 41       .9         37       RCL 24       .9         38       STO 75       ; $PB_p(T)$ 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                                                          | ~                       |
| 32       STO 40       ; $MJ_p$ 33       RCL 38       ; $Vdd$ 34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |                                                          | C <sub>p</sub>          |
| 33       RCL 38       ; Vdd $34$ .9 $35$ * $36$ STO 41 $37$ RCL 24 $38$ STO 75       ; PB <sub>p</sub> (T) $39$ XEQ <sup>T</sup> CBDJ $40$ RCL 37 $41$ STO 43 $42$ RCL 38 $43$ .1 $44$ * $45$ STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                                                          |                         |
| 33       RCL 38       ; Vdd         34       .9         35       *         36       STO 41         37       RCL 24         38       STO 75       ; PB <sub>p</sub> (T)         39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | STO 40 ; M                                               | [J <sub>p</sub>         |
| 35       * $36$ STO 41 $37$ RCL 24 $38$ STO 75       ; PB <sub>p</sub> (T) $39$ XEQ <sup>T</sup> CBDJ $40$ RCL 37 $41$ STO 43 $42$ RCL 38 $43$ .1 $44$ * $45$ STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | RCL 38 ; V                                               | dd                      |
| 36       STO 41         37       RCL 24         38       STO 75       ; $PB_p(T)$ 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | .9                                                       |                         |
| 37       RCL 24 $38$ STO 75       ; PB <sub>p</sub> (T) $39$ XEQ <sup>T</sup> CBDJ $40$ RCL 37 $41$ STO 43 $42$ RCL 38 $43$ .1 $44$ * $45$ STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 35          |                                                          |                         |
| 37       RCL 24         38       STO 75       ; $PB_p(T)$ 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 36          | STO 41                                                   |                         |
| 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 37          | RCL 24                                                   |                         |
| 39       XEQ <sup>T</sup> CBDJ         40       RCL 37         41       STO 43         42       RCL 38         43       .1         44       *         45       STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 38          | STO 75 ; P                                               | $B_{n}(T)$              |
| 41     STO 43       42     RCL 38       43     .1       44     *       45     STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | XEO <sup>T</sup> CBDI                                    | PV 7                    |
| 41     STO 43       42     RCL 38       43     .1       44     *       45     STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | RCL 37                                                   |                         |
| 42 RCL 38<br>43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | STO 43                                                   |                         |
| 43 .1<br>44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                                                          |                         |
| 44 *<br>45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |                                                          |                         |
| 45 STO 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                                          |                         |
| $\begin{array}{ccc} 45 & 510 41 \\ 46 & XEQ^{\top}CBDJ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                                                          |                         |
| 40 AEQ (BDJ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |                                                          |                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40          | VEG CRD1                                                 |                         |

LUCCUL AND AND PROVIDE 2222555  $\overline{\mathbf{N}}$ 

105

**RCL 37** 47 **RCL 43** 48 49 + 2 50 51 STO 45 52 \* CALCULATE Cbds<sub>avg, n</sub> (T) \* \* \* RCL 05 \* \* 53 **STO 39** ;  $FC_n$ 54 **RCL 08** 55 **STO 40** ; MJSW<sub>n</sub> 56 ; Vdd 57 **RCL 38** 58 .9 59 \* **STO 41** 60 **RCL 07** 61 STO 75 62 ;  $PB_n \langle T \rangle$ XEQ<sup>T</sup>CBDJ RCL 37 63 64 **STO 43** 65 **RCL 38** 66 67 .1 68 STO 41 XEQ<sup>+</sup>CBDJ RCL 37 69 70 71 **RCL 43** 72 73 +74 2 75 **STO 46** 76 \* \* \* CALCULATE Cbds<sub>avg, P</sub> (T) \* \* \* **RCL 22** 77 ;  $FC_{p}$ 78 **STO 39** 79 **RCL 25 STO 40** ; MJSW<sub>p</sub> 80 **RCL 38** 81 ; Vdd 82 .9 83 \* 84 **STO 41 RCL 24** 85 **STO 75** 86 ;  $PB_{p} \langle T \rangle$ XEQ<sup>⊤</sup>CBDJ 87 RCL 37 88 STO 43 89 90 **RCL 38** 1 .1 STO 41 XEQ<sup>+</sup>CBDJ , 94

LECEN. X - 13 - 13 KSSSSS 20200000 2

106

| 95         | RCL 37                                                      |
|------------|-------------------------------------------------------------|
| 96         | RCL 43                                                      |
| 97         |                                                             |
| 98         | + 2 /                                                       |
| 99         | 7                                                           |
| 100        | STO 47                                                      |
|            | ULATE $C \sum \text{gate } * *$                             |
| * * * CALU |                                                             |
|            | load<br>devices                                             |
| 101        | LBL 00                                                      |
| 102        | <sup>T</sup> DO YOU KNOW CΣ L                               |
| 103        | $\tau$ HOAD DEV ?                                           |
| 104        | AVIEW                                                       |
| 105        | PSE                                                         |
| 106        | SF 27                                                       |
| 107        | TYES NO                                                     |
| 108        | PROMPT                                                      |
| 109        | LBL E                                                       |
| 110        | CF 27                                                       |
| 111        | SF 10                                                       |
| 112        | TLOADCAP                                                    |
| 113        | GETSUB                                                      |
| 114        | SF 03                                                       |
| 115        | XEQ <sup>T</sup> LOADCAP                                    |
| 116        | LBL 40                                                      |
| 117        | CF 10                                                       |
| 118        | TLOADCAP                                                    |
| 119        | PCLPS                                                       |
| 120        | GTO 00                                                      |
| 121        | LBL A                                                       |
| 122        | CF 27                                                       |
| 123        | FC? 02                                                      |
| 124        | GTO 03                                                      |
| 125        | LBL 04                                                      |
|            | ER MASK GEOMETRY DATA * * *<br><sup>T</sup> DESIRED RISE TI |
| 126        |                                                             |
| 127        | <sup>⊤</sup> ⊢ME ( SEC ) = ?<br>PROMPT                      |
| 128        |                                                             |
| 129        | STO 49<br><sup>†</sup> ROUTING CAP ( FAR                    |
| 130        |                                                             |
| 131        | $^{T} \vdash \mathrm{AD} \rangle = ?$                       |
| 132        | PROMPT                                                      |
| 133        | STO 50<br>P DRAIN MASK LN                                   |
| 134        | THEFTH (MTR)?                                               |
| 135        |                                                             |
| 136        | PROMPT<br>STO 51                                            |
| 137        | STO 51<br><sup>+</sup> N DRAIN MASK LN                      |
| 138        | <sup>T</sup> ⊢GTH ⟨ MTR ⟩ ?                                 |
| 139        | PROMPT                                                      |
| 140        | STO 52                                                      |
| 141        | 510 04                                                      |
|            |                                                             |

| $\begin{array}{c} 142\\ 143\\ 144\\ 145\\ 146\\ 147\\ 148\\ 149\\ 150\\ 151\\ 152\\ 153\\ 154\\ 155\\ 156\\ 157\\ 158\\ 159\\ 160\\ 161\\ 162\\ 163\\ 164\\ 165\\ **\\ *\\ 166\\ 167\\ 168 \end{array}$ | <sup>T</sup> NO. P DIFFUSION<br><sup>T</sup> $\vdash$ CONTACTS<br>PROMPT<br>STO 53<br><sup>T</sup> PDIFCTC MASK LN<br><sup>T</sup> $\vdash$ GTH (MTR)?<br>PROMPT<br>STO 54<br><sup>T</sup> PDIFCTC MASK WI<br><sup>T</sup> $\vdash$ DTH (MTR)?<br>PROMPT<br>STO 55<br>NO. N DIFFUSION<br><sup>T</sup> $\vdash$ CONTACTS<br>PROMPT<br>STO 56<br><sup>T</sup> NDIFCTC MASK LN<br><sup>T</sup> $\vdash$ GTH (MTR)?<br>PROMPT<br>STO 57<br><sup>T</sup> NDIFCTC MASK WI<br><sup>T</sup> $\vdash$ DTH (MTR)?<br>PROMPT<br>STO 58<br>CALCULATE "C" * * *<br>RCL 51<br>RCL 19<br>2 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 169                                                                                                                                                                                                     | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 170<br>171<br>172                                                                                                                                                                                       | +<br>RCL 20<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 173<br>174                                                                                                                                                                                              | RCL 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 175<br>176<br>177                                                                                                                                                                                       | RCL 21<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 178<br>179                                                                                                                                                                                              | *<br>RCL 47<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 180<br>181<br>182                                                                                                                                                                                       | +<br>RCL 52<br>RCL 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 182<br>183<br>184                                                                                                                                                                                       | 2<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 185<br>186<br>187                                                                                                                                                                                       | +<br>RCL 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 187<br>188<br>189                                                                                                                                                                                       | *<br>RCL 03<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 190<br>191                                                                                                                                                                                              | RCL 44<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

<u>᠈᠂᠈᠂᠈᠂᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈᠈</u>

1.0

S. S. S. S. S. CANAL CAR 

| 242        | DOT 51           |
|------------|------------------|
| 242<br>243 | RCL 51<br>RCL 19 |
| 244        | 2                |
| 245        | *                |
| 246        | +                |
| 247        | RCL 53           |
| 248        | <b>RCL 54</b>    |
| 249        | *                |
| 250        | +                |
| 251        | 2                |
| 252        | *                |
| 253        | RCL 21           |
| 254        | *                |
| 255        | RCL 47           |
| 256        | *                |
| 257        | ST+ 60<br>RCL 52 |
| 258<br>259 | RCL 52<br>RCL 02 |
| 260        | 2 RCL 02         |
| 261        | *                |
| 262        | +                |
| 263        |                  |
| 264        | RCL 56<br>RCL 57 |
| 265<br>266 | *                |
| 266        | +                |
| 267        | 2                |
| 268        | *                |
| 269        | RCL 04           |
| 270        | *                |
| 271<br>272 | RCL 46<br>*      |
| 272        | *<br>ST+ 60      |
| 274        | BCL 55           |
| 275        | RCL 55<br>RCL 19 |
| 276        | 2                |
| 277        | *                |
| 278        | +                |
| 279        | RCL 20           |
| 280        | *                |
| 281        | RCL 45           |
| 282        | *                |
| 283        | RCL 55           |
| 284<br>285 | RCL 28           |
| 286        | *                |
| 287        | RCL 54           |
| 288        | *                |
| 289        | RCL 53           |
| 290        | *                |
| 291        | ST+ 60           |
| 292        | RCL 58           |
|            |                  |

1.44

1.1.1.1

P. 

293 **RCL 02** 294 2 295 \* 296 RCL 03 297 298 **RCL 44** 299 300 \* RCL 58 RCL 11 301 302 303 \* 304 +RCL 57 305 306 **RCL 56** 307 308 309 ST+ 60 \* \* \* CALCULATE "F" 310 **RCL 42** 311 2 **RCL 19** 312 313 \* 314 \_ 2 315 316 \* 317 **RCL 49** 318 **RCL 17** 319 320 **RCL 38** 321 322**RCL 35** 323 324 STO 61 325 \* \* \* CALCULATE "G" \* 326 327 **RCL 35 RCL 38** 328 .1 329 \* 330 **RCL 38** 331 **RCL 35** 332 333 334 335 **STO 62** \* \* \* CALCULATE "H" \* \* 336 **RCL 38** 337 19 338 \* 339 **RCL 35** 340 20

NOT DE SEU TON

Carling and the second of the production

000000000

Lesson and

322.55 CO NY XIXX VX CONTRACTOR OF

| 341         | *                           |
|-------------|-----------------------------|
| 342         | <b>—</b>                    |
| 343         | RCL 38                      |
| 344         |                             |
| 345         | /<br>LN                     |
| 346         |                             |
|             | 2<br>/                      |
| 347         |                             |
| 348         | STO 63                      |
| * * * UALU  | ULATE $W_p$ AND $W_n * * *$ |
| 349         | RCL 62<br>RCL 63            |
| 350         |                             |
| 351         | +                           |
| 352         | RCL 59                      |
| 353         | *                           |
| 354         | RCL 61                      |
| 355         | *                           |
| 356         | 1                           |
| 357         | X 〈 〉Y                      |
| 358         | —                           |
| 359         | 1/X                         |
| 360         | RCL 61                      |
| 361         | *                           |
| 362         | RCL 62                      |
| 363         | RCL 63                      |
| 364         | +                           |
| 365         | *                           |
| 366         | RCL 48                      |
| 367         | RCL 60                      |
| 368         | +                           |
| 369         | RCL 50                      |
| 370         | +                           |
| 371         | *                           |
| 372         | STO 64                      |
| 373         | RCL 36                      |
| 374         | *                           |
| 375         | STO 65                      |
| * * * CALCI | ULATE OUTPUT * * *          |
| * * * PARAI | METERS, OUTPUT * * *        |
| * * * RESUI | LTS, & RETURN TO * * *      |
| * * * TOP-L |                             |
|             |                             |
| * * * CALCI | ULATE $AD_p = AS_p * * *$   |
| 376         | RCL 64                      |
| 377         | RCL 19                      |
| 378         | 2                           |
| 379         | *                           |

 378
 2

 379
 \*

 380
 +

 381
 RCL 51

 382
 RCL 19

 383
 2

THE REPORT STATES THE STATES THE PARTY BODDA STATES BALLED

А.

**RCL 55 RCL 19 RCL 53 RCL 54 STO 67** \* \* \* CALCULATE  $AD_n = AS_n * * *$ 398 RCL 65 **RCL 02** \* **RCL 52** RCL 02 \* +**RCL 58 RCL 02** \* **RCL 56 RCL 57** \* +**STO 70** \* \* \* CALCULATE  $PD_p = PS_p * * *$ 420 RCL 51 421 RCL 19  $\mathbf{2}$ \* +**RCL 53 RCL 54** \*  $^{+}_{2}$ \* **RCL 64 RCL 19** 

- KACATAT EASTAC CARSEN RECENCE. 

| 433 | 2                             |
|-----|-------------------------------|
| 434 | *                             |
| 435 |                               |
|     | +                             |
| 436 | 2                             |
| 437 | *                             |
| 438 | +                             |
| 439 | STO 68                        |
|     |                               |
|     | $JLATE PD_n = PS_n * * *$     |
| 440 | RCL 52                        |
| 441 | RCL 02                        |
| 442 | 2                             |
| 443 | *                             |
|     |                               |
| 444 | +                             |
| 445 | RCL 56                        |
| 446 | RCL 57                        |
| 447 | *                             |
| 448 | +                             |
| 449 | 2                             |
|     |                               |
| 450 | *                             |
| 451 | RCL 65                        |
| 452 | RCL 02                        |
| 453 | 2                             |
| 454 | *                             |
|     |                               |
| 455 | +                             |
| 456 | 2                             |
| 457 | *                             |
| 458 | +                             |
| 459 | STO 71                        |
|     |                               |
|     | $JLATE RD_{p} = RS_{p} * * *$ |
| 460 | RCL 55                        |
| 461 | RCL 19                        |
| 462 | 2                             |
| 463 | *                             |
| 464 | +                             |
|     |                               |
| 465 | 1/X                           |
| 466 | RCL 54                        |
| 467 | *                             |
| 468 | RCL 53                        |
| 469 | 1                             |
| 470 | STO 37                        |
|     | RCL 64                        |
| 471 | NCL 04                        |
| 472 | RCL 19                        |
| 473 | 2                             |
| 474 | *                             |
| 475 | +                             |
| 476 | i/X                           |
|     |                               |
| 477 | RCL 51                        |
| 478 | RCL 19                        |
| 479 | 2                             |
| 480 | *                             |
| 481 | +                             |
| 101 | I                             |

EXXXXX NUNNI DAVIN NUNN ESSENT ELENIN . 1.2.2. 

**RCL 37** + RCL 74 **STO 69** \* \* \* CALCULATE  $RD_n = RS_n * * *$ **RCL 58 RCL 02** \* +1/X RCL 57 **RCL 56 STO 37 RCL 65 RCL 02** \* 1/X RCL 52 **RCL 02** \* +**RCL 37** + **RCL 73 STO 72** \* \* \* OUTPUT SPICE MOSFET PARAMETERS \* \* \* 516  $TL \langle P \rangle =$ 517 ARCL 42 <sup>⊤</sup>⊢( MTR ) PRÒMPT  $\begin{array}{c} PROMPT \\ TW \langle P \rangle = \\ ARCL 64 \\ TF \langle MTR \rangle \\ PROMPT \\ TAD \langle P \rangle = \\ APCL 67 \end{array}$ ARCL 67'  $\top \vdash \langle SQ. MTR \rangle$ PROMPT  $\begin{array}{c} ^{\top} PD \langle P \rangle = \\ ARCL 68 \\ ^{\top} \vdash \langle MTR \rangle \end{array}$ 

**BERE CONT** 

| 531 PROMPT<br>532 TRD (P) =<br>533 ARCL 69<br>534 T+(OHM)<br>535 PROMPT<br>536 TL (N) =<br>537 ARCL 66<br>538 T+(MTR)<br>539 PROMPT<br>540 TW (N) =<br>541 ARCL 65<br>542 T+(MTR)<br>543 PROMPT<br>544 TAD (N) =<br>545 ARCL 70<br>546 T+(SQ.MTR)<br>547 PROMPT<br>548 TPD (N) =<br>549 ARCL 71<br>550 T+(MTR)<br>551 PROMPT<br>552 TRD (N) =<br>553 ARCL 72<br>554 T+(OHM)<br>555 PROMPT<br>556 TOP-LVL<br>557 GETP<br>*** Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE ****<br>558 LBL TCBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS<br>580 Y / X                                                                                                          |              |                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------|
| 532 TRD (P) =<br>533 ARCL 69<br>534 T+ (OHM)<br>535 PROMPT<br>536 TL (N) =<br>537 ARCL 66<br>538 T+ (MTR)<br>539 PROMPT<br>540 W (N) =<br>541 ARCL 65<br>542 T+ (MTR)<br>543 PROMPT<br>544 ACL 70<br>544 ACL 70<br>545 ARCL 70<br>546 T+ (SQ. MTR)<br>547 PROMPT<br>548 PD (N) =<br>549 ARCL 71<br>550 T+ (MTR)<br>551 PROMPT<br>552 TRD (N) =<br>553 ARCL 72<br>554 T+ (OHM)<br>555 PROMPT<br>556 TOP-LVL<br>557 GETP<br>*** Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 70<br>566 +<br>567 RCL 39<br>568 *<br>569 I<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                 |              |                                        |
| 532 TRD (P) =<br>533 ARCL 69<br>534 T+ (OHM)<br>535 PROMPT<br>536 TL (N) =<br>537 ARCL 66<br>538 T+ (MTR)<br>539 PROMPT<br>540 W (N) =<br>541 ARCL 65<br>542 T+ (MTR)<br>543 PROMPT<br>544 ACL 70<br>544 ACL 70<br>545 ARCL 70<br>546 T+ (SQ. MTR)<br>547 PROMPT<br>548 PD (N) =<br>549 ARCL 71<br>550 T+ (MTR)<br>551 PROMPT<br>552 TRD (N) =<br>553 ARCL 72<br>554 T+ (OHM)<br>555 PROMPT<br>556 TOP-LVL<br>557 GETP<br>*** Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 70<br>566 +<br>567 RCL 39<br>568 *<br>569 I<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                 | 531          | PROMPT                                 |
| 533 ARCL 69<br>534 $^{T+(OHM)}$<br>535 PROMPT<br>536 $^{L}(N) =$<br>537 ARCL 66<br>538 $^{T+(MTR)}$<br>539 PROMPT<br>540 $^{T}W(N) =$<br>541 ARCL 65<br>542 $^{T+(MTR)}$<br>543 PROMPT<br>544 $^{T}AD(N) =$<br>545 ARCL 70<br>546 $^{T+(SQ.MTR)}$<br>547 PROMPT<br>548 $^{T}PD(N) =$<br>549 ARCL 71<br>550 $^{T+(MTR)}$<br>551 PROMPT<br>552 $^{T}RD(N) =$<br>553 ARCL 72<br>554 $^{T+(OHM)}$<br>555 PROMPT<br>556 $^{T}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * * *<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                |              |                                        |
| 535 PROMPT<br>536 $L(N) =$<br>537 $ARCL 66$<br>538 $^{+}(MTR)$<br>539 PROMPT<br>540 $W(N) =$<br>541 $ARCL 65$<br>542 $^{+}(MTR)$<br>543 PROMPT<br>544 $^{-}AD(N) =$<br>545 $ARCL 70$<br>546 $^{+}(SQ. MTR)$<br>547 PROMPT<br>548 $^{-}PD(N) =$<br>549 $ARCL 71$<br>550 $^{+}(MTR)$<br>551 PROMPT<br>552 $^{-}RD(N) =$<br>553 $ARCL 72$<br>554 $^{+}(OHM)$<br>555 PROMPT<br>556 $^{-}TOP-LVL$<br>557 $GETP$<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 $LBL^{-}CBDJ$<br>559 $RCL 41$<br>560 $RCL 40$<br>561 *<br>562 $RCL 75$<br>563 /<br>564 $RCL 40$<br>565 1<br>566 +<br>567 $RCL 39$<br>568 *<br>569 1<br>570 $X() Y$<br>571 -<br>572 +<br>573 1<br>574 $RCL 39$<br>575 -<br>576 1<br>577 $RCL 40$<br>578 +<br>579 CHS                                                                                                           |              | ARCL 69                                |
| 536 ${}^{\text{L}}$ ( ( N ) =<br>537 ARCL 66<br>538 ${}^{\text{L}}$ ( MTR )<br>539 PROMPT<br>540 ${}^{\text{W}}$ ( N ) =<br>541 ARCL 65<br>542 ${}^{\text{L}}$ ( MTR )<br>543 PROMPT<br>544 ${}^{\text{A}}$ AD ( N ) =<br>545 ARCL 70<br>546 ${}^{\text{L}}$ (SQ. MTR )<br>547 PROMPT<br>548 ${}^{\text{PD}}$ ( N ) =<br>549 ARCL 71<br>550 ${}^{\text{L}}$ ( MTR )<br>551 PROMPT<br>552 ${}^{\text{RO}}$ ( N ) =<br>553 ARCL 72<br>554 ${}^{\text{L}}$ ( OHM )<br>555 PROMPT<br>556 ${}^{\text{TOP}}$ LVL<br>557 GETP<br>* * * Cbdj ( T, Vbd ), Cbds ( T, Vbd ) SUBROUTINE * * *<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X ( ) Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS | 534          | $^{T}H(OHM)$                           |
| 537 ARCL 66<br>538 $^{+}(MTR)$<br>539 PROMPT<br>540 $^{T}W(N) =$<br>541 ARCL 65<br>542 $^{+}(MTR)$<br>543 PROMPT<br>544 $^{T}AD(N) =$<br>545 ARCL 70<br>546 $^{+}(SQ.MTR)$<br>547 PROMPT<br>548 $^{T}PD(N) =$<br>549 ARCL 71<br>550 $^{+}(MTR)$<br>551 PROMPT<br>552 $^{T}RD(N) =$<br>553 ARCL 72<br>554 $^{+}(OHM)$<br>555 PROMPT<br>556 $^{T}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 LBL $^{T}CBDJ$<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 (<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                |              | PROMPT                                 |
| 538 $^{T}+\langle MTR \rangle$<br>539 PROMPT<br>540 $^{T}W \langle N \rangle =$<br>541 ARCL 65<br>542 $^{T}+\langle MTR \rangle$<br>543 PROMPT<br>544 $^{T}AD \langle N \rangle =$<br>545 ARCL 70<br>546 $^{T}+\langle SQ. MTR \rangle$<br>547 PROMPT<br>548 $^{T}PD \langle N \rangle =$<br>549 ARCL 71<br>550 $^{T}+\langle MTR \rangle$<br>551 PROMPT<br>552 $^{T}RD \langle N \rangle =$<br>553 ARCL 72<br>554 $^{T}+\langle OHM \rangle$<br>555 PROMPT<br>556 $^{T}TOP-IVL$<br>557 GETP<br>*** Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                  |              |                                        |
| 539 PROMPT<br>540 $^{T}W (N) =$<br>541 ARCL 65<br>542 $^{T}\vdash (MTR)$<br>543 PROMPT<br>544 $^{T}AD (N) =$<br>545 ARCL 70<br>546 $^{T}\vdash (SQ. MTR)$<br>547 PROMPT<br>548 $^{T}PD (N) =$<br>549 ARCL 71<br>550 $^{T}\vdash (MTR)$<br>551 PROMPT<br>552 $^{T}RD (N) =$<br>553 ARCL 72<br>554 $^{T}\vdash (OHM)$<br>555 PROMPT<br>556 $^{T}TOP-IVL$<br>557 GETP<br>*** Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                              |              |                                        |
| 540 $^{T}W \langle N \rangle =$<br>541 ARCL 65<br>542 $^{T} \leftarrow MTR \rangle$<br>543 PROMPT<br>544 $^{T}AD \langle N \rangle =$<br>545 ARCL 70<br>546 $^{T} \leftarrow SQ. MTR \rangle$<br>547 PROMPT<br>548 $^{T}PD \langle N \rangle =$<br>549 ARCL 71<br>550 $^{T} \leftarrow MTR \rangle$<br>551 PROMPT<br>552 $^{T}RD \langle N \rangle =$<br>553 ARCL 72<br>554 $^{T} \leftarrow OHM \rangle$<br>555 PROMPT<br>556 $^{T}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * * *<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X ( ) Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                 |              |                                        |
| 541 ARCL 65<br>542 $^{+}$ (MTR)<br>543 PROMPT<br>544 $^{+}$ AD (N) =<br>545 ARCL 70<br>546 $^{+}$ (SQ, MTR)<br>547 PROMPT<br>548 $^{-}$ PD (N) =<br>549 ARCL 71<br>550 $^{+}$ (MTR)<br>551 PROMPT<br>552 $^{-}$ RD (N) =<br>553 ARCL 72<br>554 $^{+}$ (OHM)<br>555 PROMPT<br>556 $^{-}$ TOP-LVL<br>557 GETP<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 LBL <sup>+</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                 |              | $\frac{PROMP1}{TW(N)} =$               |
| 542 $^{\top}\vdash (MTR)$<br>543 PROMPT<br>544 $^{\top}AD (N) =$<br>545 ARCL 70<br>546 $^{\top}\vdash (SQ. MTR)$<br>547 PROMPT<br>548 $^{\top}PD (N) =$<br>549 ARCL 71<br>550 $^{\top}\vdash (MTR)$<br>551 PROMPT<br>552 $^{\top}RD (N) =$<br>553 ARCL 72<br>554 $^{\top}\vdash (OHM)$<br>555 PROMPT<br>556 $^{\top}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 LBL $^{\top}CBDJ$<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                        |              |                                        |
| 543 PROMPT<br>544 $^{AD}(N) =$<br>545 $ARCL 70$<br>546 $^{T} \vdash (SQ. MTR)$<br>547 PROMPT<br>548 $^{T}PD(N) =$<br>549 $ARCL 71$<br>550 $^{T}\vdash (MTR)$<br>551 PROMPT<br>552 $^{T}RD(N) =$<br>553 $ARCL 72$<br>554 $^{T}\vdash (OHM)$<br>555 PROMPT<br>556 $^{T}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 LBL $^{T}CBDJ$<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                          |              |                                        |
| 544 $^{T}AD \langle N \rangle =$<br>545 ARCL 70<br>546 $^{T} \vdash \langle SQ. MTR \rangle$<br>547 PROMPT<br>548 $^{T}PD \langle N \rangle =$<br>549 ARCL 71<br>550 $^{T} \vdash \langle MTR \rangle$<br>551 PROMPT<br>552 $^{T}RD \langle N \rangle =$<br>553 ARCL 72<br>554 $^{T} \vdash \langle OHM \rangle$<br>555 PROMPT<br>556 $^{T}TOP-LVL$<br>557 GETP<br>*** Cbdj $\langle T, Vbd \rangle$ , Cbds $\langle T, Vbd \rangle$ SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X $\langle \rangle$ Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                 |              |                                        |
| 545 ARCL 70<br>546 $^{+}(SQ. MTR)$<br>547 PROMPT<br>548 $^{-}PD(N) =$<br>549 ARCL 71<br>550 $^{+}(MTR)$<br>551 PROMPT<br>552 $^{-}RD(N) =$<br>553 ARCL 72<br>554 $^{+}(OHM)$<br>555 PROMPT<br>556 $^{-}TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * * *<br>558 LBL <sup>+</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                                                                               |              |                                        |
| 546 $^{+}+(SQ. MTR)$<br>547 PROMPT<br>548 $^{-}PD(N) =$<br>549 ARCL 71<br>550 $^{+}+(MTR)$<br>551 PROMPT<br>552 $^{-}RD(N) =$<br>553 ARCL 72<br>554 $^{+}+(OHM)$<br>555 PROMPT<br>556 $^{-}TOP-LVL$<br>557 GETP<br>*** Cbdj $\langle T, Vbd \rangle$ , Cbds $\langle T, Vbd \rangle$ SUBROUTINE ***<br>558 LBL <sup>+</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X $\langle \rangle$ Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                                                 |              |                                        |
| 547 PROMPT<br>548 $^{T}$ PD (N) =<br>549 ARCL 71<br>550 $^{T}$ +(MTR)<br>551 PROMPT<br>552 $^{T}$ RD (N) =<br>553 ARCL 72<br>554 $^{T}$ +(OHM)<br>555 PROMPT<br>556 $^{T}$ TOP-LVL<br>557 GETP<br>*** Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                                                                                                                  |              | $^{T}H($ SQ. MTR $)$                   |
| 549       ARCL 71         550 $\top \vdash (MTR)$ 551       PROMPT         552 $^{T}RD \langle N \rangle =$ 553       ARCL 72         554 $^{T}\vdash (OHM)$ 555       PROMPT         556 $^{T}CP-LVL$ 557       GETP         *** * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * **         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X () Y         571       -         -       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                             | 547          |                                        |
| 550 $^{\top} \vdash (MTR)$<br>551 PROMPT<br>552 $^{\top} RD (N) =$<br>553 ARCL 72<br>554 $^{\top} \vdash (OHM)$<br>555 PROMPT<br>556 $^{\top} TOP-LVL$<br>557 GETP<br>* * * Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE * * *<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                                                                                                                                          |              | PD(N) =                                |
| 551       PROMPT         552       TRD (N) =         553       ARCL 72         554       T+(OHM)         555       PROMPT         556       TOP-LVL         557       GETP         *** Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE ***         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X () Y         571       -         -       572         +       573         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                         |              |                                        |
| 552 TRD (N) =<br>553 ARCL 72<br>554 T+(OHM)<br>555 PROMPT<br>556 TOP-LVL<br>557 GETP<br>*** Cbdj (T, Vbd), Cbds (T, Vbd) SUBROUTINE ***<br>558 LBL <sup>T</sup> CBDJ<br>559 RCL 41<br>560 RCL 40<br>561 *<br>562 RCL 75<br>563 /<br>564 RCL 40<br>565 1<br>566 +<br>567 RCL 39<br>568 *<br>569 1<br>570 X () Y<br>571 -<br>572 +<br>573 1<br>574 RCL 39<br>575 -<br>576 1<br>577 RCL 40<br>578 +<br>579 CHS                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                                        |
| 553       ARCL 72         554 $\top \vdash \langle OHM \rangle$ 555       PROMPT         556 $\top TOP-LVL$ 557       GETP         * * * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * * *         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X () Y         571       -         -       572         +       573         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                     |              |                                        |
| $554$ $^{\top} \vdash \langle OHM \rangle$ $555$ PROMPT $556$ $^{\top} TOP-LVL$ $557$ GETP         * * * Cbdj (T, Vbd ), Cbds (T, Vbd ) SUBROUTINE * * * $558$ LBL <sup>T</sup> CBDJ $559$ RCL 41 $560$ RCL 40 $561$ * $562$ RCL 75 $563$ / $564$ RCL 40 $565$ 1 $566$ + $566$ + $567$ RCL 39 $568$ * $569$ 1 $570$ X ( ) Y $571$ - $572$ + $573$ 1 $574$ RCL 39 $575$ - $576$ 1 $577$ RCL 40 $578$ + $579$ CHS                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | ABCI 72                                |
| 555       PROMPT         556       'TOP-LVL         557       GETP         * * * Cbdj ( T, Vbd ), Cbds ( T, Vbd ) SUBROUTINE * * *         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X ( ) Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                              |              |                                        |
| 556 $^{T}$ TOP-LVL         557       GETP         * * * Cbdj $\langle$ T, Vbd $\rangle$ , Cbds $\langle$ T, Vbd $\rangle$ SUBROUTINE * * *         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X $\langle$ $\rangle$ Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                      |              |                                        |
| 557       GETP         * * * Cbdj ( T, Vbd ), Cbds ( T, Vbd ) SUBROUTINE * * *         558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X ( ) Y         571       -         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                      |              |                                        |
| 558       LBL <sup>T</sup> CBDJ         559       RCL 41         560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X ( ) Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                         | 557          |                                        |
| 559       RCL 41 $560$ RCL 40 $561$ * $562$ RCL 75 $563$ / $564$ RCL 40 $565$ 1 $566$ + $566$ + $567$ RCL 39 $568$ * $569$ 1 $570$ X () Y $571$ - $572$ + $573$ 1 $574$ RCL 39 $575$ - $576$ 1 $577$ RCL 40 $578$ + $579$ CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | * * * Cbdj ( | T, Vbd, Cbds (T, Vbd) SUBROUTINE * * * |
| 560       RCL 40         561       *         562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X ( ) Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                          |              |                                        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                                        |
| 562       RCL 75         563       /         564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X $\langle \rangle$ Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | RCL 40                                 |
| 563       / $564$ RCL 40 $565$ 1 $566$ + $567$ RCL 39 $568$ * $569$ 1 $570$ X () Y $571$ - $572$ + $573$ 1 $574$ RCL 39 $575$ - $576$ 1 $577$ RCL 40 $578$ + $579$ CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |                                        |
| 564       RCL 40         565       1         566       +         567       RCL 39         568       *         569       1         570       X $\langle \rangle$ Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                        |
| 565       1 $566$ + $567$ RCL 39 $568$ * $569$ 1 $570$ X ( ) Y $571$ - $572$ + $573$ 1 $574$ RCL 39 $575$ - $576$ 1 $577$ RCL 40 $578$ + $579$ CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | /<br>BCL 40                            |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                                        |
| 567       RCL 39         568       *         569       1         570       X $\langle \rangle$ Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              | +                                      |
| 569       1 $570$ X () Y $571$ - $572$ + $573$ 1 $574$ RCL 39 $575$ - $576$ 1 $577$ RCL 40 $578$ + $579$ CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | RCL 39                                 |
| 570       X ( ) Y         571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                        |
| 571       -         572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                                        |
| 572       +         573       1         574       RCL 39         575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | X ( ) Y                                |
| 574     RCL 39       575     -       576     1       577     RCL 40       578     +       579     CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | -                                      |
| 574     RCL 39       575     -       576     1       577     RCL 40       578     +       579     CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | + 1                                    |
| 575       -         576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | RCI. 30                                |
| 576       1         577       RCL 40         578       +         579       CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |                                        |
| 577         RCL 40           578         +           579         CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              | 1                                      |
| 578 +<br>579 CHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 577          |                                        |
| 579 CHS<br>580 Y / X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                                        |
| 580 Y / X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 579          | CHS                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 580          | Y ∕ X                                  |

6. G.

1.8 4.8 1.8 4

50

X

11.11

17

1.1.1.1.1

| 581 | *                                         |
|-----|-------------------------------------------|
| 582 | STO 37                                    |
| 583 | RTN                                       |
| 584 | LBL 03                                    |
| 585 | $\overline{T}$ C $\Sigma$ LOAD DEV ( FARA |
| 586 | $^{T} \vdash D \rangle = ?$<br>PROMPT     |
| 587 | PROMPT                                    |
| 588 | STO 48                                    |
| 589 | GTO 04                                    |
| 590 | END                                       |
|     |                                           |

# PROGRAM LOADCAP

| 01              |                                                   |
|-----------------|---------------------------------------------------|
| 01<br>02        | LBL <sup>T</sup> LOADCAP                          |
| 02              | SF 02<br><sup>T</sup> LOADCAP                     |
| 04              | AVIEW                                             |
| 05              | PSE                                               |
| 06              | 0                                                 |
| 07              | STO 37                                            |
| 08              | LBL 05                                            |
| 09              | $^{T}$ LD CHNL MASK LN                            |
| 10              | $^{T}\vdash GTH \langle MTR \rangle$              |
| 11              | PROMPT                                            |
| 12              | <u>S</u> TO 39                                    |
| 13              | LD CHNL MASK WI                                   |
| 14              | $^{T}DTH\langleMTR\rangle$                        |
| 15              | PROMPT                                            |
| 16              | STO 40                                            |
| 17              | <sup>†</sup> DEVICE TYPE?                         |
| 18              | AVIEW                                             |
| 19<br>20        | PSE<br>SE 27                                      |
| $\frac{20}{21}$ | SF 27<br><sup>T</sup> NP                          |
| $\frac{21}{22}$ | PROMPT                                            |
| 2 ن             | * * * CALCULATE WITH N DATA * * *                 |
| 23              | LBL A                                             |
| <b>24</b>       | CF 27                                             |
| 25              | RCL 39                                            |
| 26              | 2                                                 |
| 27              | RCL 02                                            |
| 28              | *                                                 |
| 29              | -<br>0 05/107010 E 10                             |
| 30<br>31        | 8.854187818 E-12<br>*                             |
| 32              | RCL 12                                            |
| 33              | *                                                 |
| 34              | RCL 15                                            |
| 35              | /                                                 |
| 36              | RCL 40                                            |
| 37              | *                                                 |
| 38              | RCL 13                                            |
| 39              | RCL 40                                            |
| 40<br>41        | *                                                 |
| 41<br>42        | +<br>RCL 14                                       |
| 43              | RCL 40                                            |
| 44              | *                                                 |
| 45              | +                                                 |
| 46              | ST+ 37                                            |
| 47              | <sup><math>\intercal</math></sup> ANOTHER DEVICE? |
|                 |                                                   |

1000 ANTERS TANK TANG TANG TANGKAN TANGKAN TANGKAN TANGKAN 2426260 2225223 

118

**AVIEW** 48 49 PSE 50 SF 27  $_{\rm N}$ 51 Y PROMPT 52 53 LBL B CF 27 54 55 **GTO 05** 56 LBL D CF 27 GTO 06 57 58 \* CALCULATE WITH P DATA \* \* \* 59 LBL E CF 27 60 61 **RCL 39** 62 2 **RCL 19** 63 64 \* 65 66 8.854187818 E-12 67 **RCL 29** 68 69 **RCL 32** 70 71 **RCL 40** 72 73 **RCL 30** 74 75 **RCL 40** 76 \* 77 +**RCL 31** 78 79 **RCL 40** 80 \* 81 + ST + 3782 ANOTHER DEVICE? 83 84 **AVIEW** 85 PSE SF 27 86 87 \_ \_ N Υ PROMPT 88 LBL 06 89 90 **RCL 37** 91 **STO 48** FC? 03 92 93 GTO 07 94 RTN 95 LBL 07 96 <sup>T</sup>C  $\Sigma$  LOAD DEV= 97 ARCL 48

12000000 12222222 222222 いいたが、「たくないか」 22.22.22

119

|          | `                                       |                                                                                                           |     | ŧŧ`"ŧŧŢ"ŧţŢ"ŧţŢ"ŧţŢ,ŧţŢ"ŧţŢ"ŧţŢ"ŧţŢ"ŧţŢ"ŧţŢ"ŧţŢ" | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
|----------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------|----------------------------------------|
| 8        |                                         |                                                                                                           |     |                                                  | 4<br>4<br>2                            |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          | 00                                      |                                                                                                           |     |                                                  |                                        |
|          | 98<br>99                                | PROMPT                                                                                                    | ·   |                                                  |                                        |
|          | 100<br>101                              | XEQ_TOP-LVL                                                                                               |     |                                                  |                                        |
|          | 102<br>102                              | <sup>⊤</sup> ⊢〈 FARAD )<br>PROMPT<br>FS? 09<br>XEQ <sup>⊤</sup> TOP-LVL<br>XEQ <sup>⊤</sup> PWIDTH<br>END |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  | g<br>a                                 |
| 8        |                                         |                                                                                                           |     |                                                  | - 1                                    |
| 2        |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
| 8        |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  | 2<br>4.<br>6                           |
|          |                                         |                                                                                                           |     |                                                  |                                        |
| 8        |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  | . 3                                    |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
| 3        |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
| 8        |                                         |                                                                                                           |     |                                                  |                                        |
| E.       |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  | 9                                      |
| 8        |                                         |                                                                                                           | 120 |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |
| <b>K</b> |                                         |                                                                                                           |     |                                                  |                                        |
|          |                                         |                                                                                                           |     |                                                  | 3                                      |
|          | 000000000000000000000000000000000000000 | 0530536303253535555555                                                                                    |     | Contractor and the second                        |                                        |
|          |                                         |                                                                                                           |     |                                                  |                                        |

## APPENDIX B

### STATIC CMOS SUPER BUFFER PSPICE DECK

This appendix contains the actual PSpice deck used for the simulation of the super buffer designed in Chapter 3. The worst-case minimum current MOSIS SPICE fabrication parameters are included in the deck.

```
SUPER BUFFER
M1 3 2 1 1 M1 L=3.0Um W=106.1Um AD=507.3P PD=246.0Um
M2 3 2 0 0 M2 L=3.0Um W=41.01Um AD=191.4P PD=102.6Um
M3 4 3 1 1 M3 L=3.0Um W=134.3Um AD=660.9P PD=314.4Um
M4 4 3 0 0 M4 L=3.0Um W=51.93Um AD=231.2P PD=124.4Um
C1 4 0 511.2FF
VDD 1 0 4.5
VIN 20
+PULSE 0 4.5 6Ns 0.01Ns 0.01Ns 6Ns 12Ns
.TEMP 85.0
.TRAN/OP 1.0NS 42NS 0NS 0.1NS
.PROBE
.PLOT TRAN V(2,0) V(4,0)
.PRINT TRAN V(2,0) V(4,0)
.OPTIONS NODE LIST OPTS ACCT LIMPTS=2000 NUMDGT=8 ITL5=0 ITL4=40
.WIDTH OUT = 80
.OP
 MOSIS CMOS WORST MINIMUM CURRENT CASE SPICE PARAMETERS
.MODEL M1 PMOS
+RD
                 32.76
           =
+LEVEL
                 2.000
           =
+VTO
                -1.000
           =
+KP
              1.26D-05
           =
+GAMMA
                 0.700
          =
+PH
                 0.600
           =
+LAMBDA =
             4.70D-02
+CGSO
              4.00D-10
           =
+CGDO
              4.00D-10
           =
+RSH
                70.000
           =
+CJ
              3.50D-04
           =
```

| +MJ<br>+CJSW<br>+MJSW<br>+TOX<br>+NSUB<br>+NSS<br>+NFS<br>+TPG<br>+XJ<br>+LD<br>+UO<br>+UCRIT<br>+UEXP<br>+VMAX<br>+NEFF<br>+DELTA                                                                                                                             |       | $\begin{array}{c} 0.500\\ 2.00D-10\\ 0.330\\ 5.50D-08\\ 1.12D+14\\ 0.00D+00\\ 8.80D+11\\ -1.000\\ 4.00D-07\\ 4.80D-07\\ 200.000\\ 1.60D+04\\ 0.150\\ 1.00D+05\\ 0.010\\ 1.900\\ \end{array}$                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -<br>MODEL M2<br>+RD<br>+LEVEL<br>+VTO<br>+KP<br>+GAMMA<br>+PHI<br>+LAMBDA<br>+CGSO<br>+CGDO<br>+RSH<br>+CJ<br>+MJ<br>+CJSW<br>+MJSW<br>+TOX<br>+NSUB<br>+NSS<br>+NFS<br>+NFS<br>+TPG<br>+XJ<br>+LD<br>+UO<br>+UCRIT<br>+UEXP<br>+VMAX<br>+NEFF<br>+DELTA<br>* |       | $\begin{array}{c} 29.73\\ 2.000\\ 1.000\\ 3.77D-05\\ 1.500\\ 0.600\\ 1.60D-02\\ 5.20D-10\\ 5.20D-10\\ 5.20D-10\\ 30.000\\ 2.20D-04\\ 0.500\\ 3.00D-10\\ 0.330\\ 5.50D-08\\ 1.00D+16\\ 0.00D+00\\ 1.20D+12\\ 1.000\\ 6.00D-07\\ 3.20D-07\\ 600.000\\ 9.99D+05\\ 0.001\\ 1.00D+05\\ 0.010\\ 1.200\\ \end{array}$ |
| +RD<br>+LEVEL<br>+VTO<br>+KP                                                                                                                                                                                                                                   | = = = | 22.16<br>2.000<br>-1.000<br>1.26D-05                                                                                                                                                                                                                                                                           |

.....

KUNER KUNUN KUNUN KUNUN 

NAME AND A DESCRIPTION OF A DESCRIPTION OF

HQ.

| +GAMMA<br>+PHI<br>+LAMBDA<br>+CGSO<br>+CGDO<br>+RSH<br>+CJ<br>+MJ<br>+CJSW<br>+MJSW<br>+TOX<br>+MJSW<br>+TOX<br>+NSSS<br>+NFS<br>+NFS<br>+NFS<br>+TPG<br>+XJ<br>+LD<br>+UO<br>+UCRIT<br>+UEXP<br>+VMAX<br>+NEFF<br>+DELTA | 0.700<br>0.600<br>4.70D-02<br>4.00D-10<br>70.000<br>3.50D-04<br>0.500<br>2.00D-10<br>0.330<br>5.50D-08<br>1.12D+14<br>0.00D+00<br>8.80D+11<br>-1.000<br>4.00D-07<br>4.80D-07<br>200.000<br>1.60D+04<br>0.150<br>1.00D+05<br>0.010<br>1.900                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODEL M<br>+RD<br>+LEVEL<br>+VTO<br>+KP<br>+GAMMA<br>+PHI<br>+LAMBDA<br>+CGSO<br>+CGDO<br>+RSH<br>+CJ<br>+MJ<br>+CJSW<br>+MJSW<br>+TOX<br>+NSUB<br>+NFS<br>+NFS<br>+TPG<br>+XJ<br>+LD<br>+UO<br>+UCRIT<br>+UEXP<br>+VMAX  | AOS<br>29.19<br>2.000<br>1.000<br>3.77D-05<br>1.500<br>0.600<br>1.60D-02<br>5.20D-10<br>5.20D-10<br>30.000<br>2.20D-04<br>0.500<br>3.00D-10<br>0.330<br>5.50D-08<br>1.00D+16<br>0.00D+00<br>1.20D+12<br>1.000<br>6.00D-07<br>3.20D-07<br>600.000<br>9.99D+05<br>0.001<br>1.00D+05 |

| +DEL | TA =       | 1.200        |
|------|------------|--------------|
| *    |            |              |
| *    | SPICE node | Signal name  |
| *    |            | 0            |
| *    | 0          | GND          |
| *    | 1          | VDD          |
| *    | 2          | VIN          |
| *    | 3          | OUT          |
| *    | 4          | INTERMEDIATE |
| .END |            |              |

00.25

ſ

Λ.

#### LIST OF REFERENCES

Baumstarck, J. E., SCMOS Silicon Compiler Organelle Design and Insertion, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, December 1987.

Electronics Research Laboratory, College of Engineering, University of California at Berkeley, Memo No. UCB/ERL M80/7, The Simulationn of MOS Integrated Circuits Using SPICE2, by A. Vlademirescu and S. Liu, February 1980.

Hodges, D. A. and Jackson, H. G., Analysis and Design of Digital Integrated Circuits, McGraw-Hill Book Company, 1983.

Information Sciences Institute, University of Southern California, The MOSIS Project ISI/TM-84-128, The MOSIS System (What it is and How to Use it), March 1984.

Malagon, E. G., Technology Upgrade of a Silicon Compiler, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, June 1987.

Massachusetts Institute of Technology 1982 Conference on Advanced Research in VLSI, Generating Custom High Performance VLSI Designs from Succinct Algorithmic Descriptions, by J. M. Siskind, J. R. Southard, and K. W. Crouch, 25 January 1982.

McCarthy, O. J., MOS Devices and Circuit Design, John Wiley & Sons, 1982.

Mead, C. and Conway, L., Introduction to VLSI Systems, Addison-Wesley Publishing Company, 1980.

MicroSim Corp., PSpice, 1987.

Mullarky, A. J., CMOS Cell Library for a Silicon Compiler, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, March 1987.

Pollack, S., Erickson, B., and Mazor, S., "Silicon Compilers Ease Complex VLSI Design," Computer Design, pp. 79-82, 15 September 1986.

Sedra, A. S. and Smith, K. C., *Micro-Electronic Circuits*, Holt, Rinehart and Winston, 1982.

Signetics Corp., High-Speed CMOS Data Manual, 1986.

Weste, N. H. E. and Eshraghian, K., Principles of CMOS VLSI Design: A Systems Perspective, Addison-Wesley Publishing Company, 1985.

Wyatt Jr., J. L., "The Practical Engineer's No-Nonsense Guide to On-Chip Signal Delay Calculations," VLSI Memo No. 87-381, Massachusetts Institute of Technology, Cambridge, Massachusetts, May 1987 (private communication).

CALCULATION OF

DOOLER-SO

## BIBLIOGRAPHY

Annaratone, M., Digital CMOS Circuit Design, Klewer Academic Publishers, 1986.

Baumstarck, J. E., SCMOS Silicon Compiler Organelle Design and Insertion, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, December 1987.

Boylestead, R. and Nashelsky, L., *Electronic Devices and Circuit Theory*, 3rd ed., Prentice Hall, Inc., 1972.

Carlson, D. J., Application of a Silicon Compiler to VLSI Design of Digital Pipelined Multipliers, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, June 1984.

Electronics Research Laboratory, College of Engineering, University of California at Berkeley, Memo No. UCB/ERL M80/7, *The Simulation of MOS* Integrated Circuits Using SPICE2, by A. Vlademirescu and S. Liu, February 1980.

Hodges, D. A. and Jackson, H. G., Analysis and Design of Digital Integrated Circuits, McGraw-Hill Book Company, 1983.

Information Sciences Institute, University of Southern California, The MOSIS Project ISI/TM-84-128, The MOSIS System (What it is and How to Use it), March 1984.

Kim, J., "PATH: A Simulation-Based Transistor Sizer," VLSI Memo No. 87-412, Massachusetts Institute of Technology, Cambridge, Massachusetts, September 1987 (private communication). a **contral** indicate because because because because because because

Lincoln Laboratory, Massachusetts Institute of Technology, Project Report RVLSI-3, An Introduction to MacPITTS, by J. R. Southard, 10 February 1983.

Lincoln Laboratory, Massachusetts Institute of Technology, Project Report RVLSI-5. L5 User's Guide, by K. W. Crouch, 7 March 1984.

Malagon, E. G., Technology Upgrade of a Silicon Compiler, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, June 1987.

Malagon-Fajar, M. A., Silicon Compilation Using a Lisp-Based Layout Language. M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, June 1986.

Massachusetts Institute of Technology 1982 Conference on Advanced Research in VLSI. Generating Custom High Performance VLSI Designs from Succinct Algorithmic Descriptions, by J. M. Siskind, J. R. Southard, and K. W. Crouch, 25 January 1982.

McCarthy, O. J., MOS Devices and Circuit Design, John Wiley & Sons, 1982.

Mead, C. and Conway, L., Introduction to VLSI Systems, Addison-Wesley Publishing Company, 1980.

Meindl, J. D., "Chips for Advanced Computing," Scientific American, v. 257, pp. 78-88, October 1987.

MicroSim Corp., PSpice, 1987.

Motorola Inc., CMOS Integrated Circuits, 1978.

Motorola Inc., CMOS/NMOS Special Functions Data, 1986.

Mullarky, A. J., CMOS Cell Library for a Silicon Compiler, M.S.E.E. Thesis, Naval Postgraduate School, Monterey, California, March 1987.

Muller, R.S. and Kamins T. I., Device Electronics for Integrated Circuits, John Wiley & Sons, 1977.

Mulvey, J., Semiconductor Device Measurements, TEKTRONIX, Inc., Beaverton, Oregon, 1968.

National Semiconductor Corp., CMOS Integrated Circuits, 1975.

National Semiconductor Corp., CMOS Databook, 1981.

Nilsson, J. W., Electric Circuits, Addison-Wesley Publishing Company, 1984.

Pollack, S., Erickson, B., and Mazor, S., "Silicon Compilers Ease Complex VLSI Design," Computer Design, pp. 79-82, 15 September 1986.

RCA Corp. Solid State, CMOS Integrated Circuits Databook, 1983.

Sedra, A. S. and Smith, K. C., *Micro-Electronic Circuits*, Holt, Rinehart and Winston, 1982.

Signetics Corp., High-Speed CMOS Data Manual, 1986.

Texas Instruments Inc., High-Speed CMOS Logic Data Book (Silicon-Gate Complementary MOS), 1984. University of California at Berkeley Report No. UCB/CSD 86/272, 1986 VLSI Tools: Still More Works by the Original Artists, edited by W. S. Scott, R. N. Mayo, G. Hamachi, and J. K. Ousterhoot, December 1985.

Weste, N. H. E. and Eshraghian, K., Principles of CMOS VLSI Design: A Systems Perspective, Addison-Wesley Publishing Company, 1985.

Wilensky R., LISPcraft, W. W. Norton & Company, 1984.

Wyatt Jr., J. L., "The Practical Engineer's No-Nonsense Guide to On-Chip Signal Delay Calculations," VLSI Memo No. 87-381, Massachusetts Institute of Technology, Cambridge, Massachusetts, May 1987 (private communication).

129

# INITIAL DISTRIBUTION LIST

No. Copies

| 1. | Defense Technical Information Center<br>Cameron Station<br>Alexandria, VA 22304-6145                                                          | 2 |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------|---|
| 2. | Library, Code 0142<br>Naval Postgraduate School<br>Monterey, CA 93943-5002                                                                    | 2 |
| 3. | Department Chairman, Code 62<br>Department of Electrical and Computer Engineering<br>Naval Postgraduate School<br>Monterey, CA 93943-5000     | 1 |
| 4. | Dr. D. E. Kirk, Code 62Ki<br>Department of Electrical and Computer Engineering<br>Naval Postgraduate School<br>Monterey, CA 93943-5000        | 2 |
| 5. | Dr. H. H. Loomis, Jr., Code 62Lm<br>Department of Electrical and Computer Engineering<br>Naval Postgraduate School<br>Monterey, CA 93943-5000 | 2 |
| 6. | Dr. C. Yang, Code 62Ya<br>Department of Electrical and Computer Engineering<br>Naval Postgraduate School<br>Monterey, CA 93943-5000           | 1 |
| 7. | Mr. D. Schaeffer, Code 62<br>Department of Electrical and Computer Engineering<br>Naval Postgraduate School<br>Monterey, CA 93943-5000        | 1 |
| 8. | Dr. B. Wei<br>Department of Electrical Engincering<br>San Jose State University<br>San Jose, CA 95192-0080                                    | 1 |

| 9.  | Mr. P. Blankenship<br>Massachusetts Institute of Technology<br>Lincoln Laboratory<br>P. O. Box 73<br>Lexington, MA 02173-0073 | 1 |
|-----|-------------------------------------------------------------------------------------------------------------------------------|---|
| 10. | Mr. J. O'Leary<br>Massachusetts Institute of Technology<br>Lincoln Laboratory<br>P. O. Box 73<br>Lexington, MA 02173-0073     | 1 |
| 11. | Dr. T. Bestul<br>Naval Research Laboratories<br>Code 7590<br>Washington, D. C. 20375                                          | 1 |
| 12. | Mr. A. DeGroot<br>Lawrence Livermore National Laboratory<br>P. O. Box 808<br>Livermore, CA 94550                              | 1 |
| 13. | Lt Col A. Ross, USAF<br>Naval Research Laboratory, Code 9110<br>4555 Overlook Ave., S. W.<br>Washington, D. C. 20375          | 1 |
| 14. | CDR D. Southworth, USN<br>Office of Naval Technology, Code ONT227<br>800 N. Quincy (BT#1)<br>Arlington, VA 22217-5000         | 1 |
| 15. | Mr. J. Hall<br>Office of Naval Technology, Code ONT20P4<br>800 N. Quincy (BT#1)<br>Arlington, VA 22217-5000                   | 1 |
| 16. | Deputy Commanding General<br>Marine Corps Research, Development, and Acquisition Command<br>Code C2IS<br>Quantico, VA 22134   | 1 |
| 17. | Commandant of the Marine Corps<br>Headquarters, United States Marine Corps<br>Code INTS<br>Washington, D. C. 20380-0001       | 1 |

「「「「「「「」」」」

131

- Mrs. B. Steele Digital Equipment Corporation MK02-2/F10 Continental Boulevard Merrimack, NH 03054
- Mr. J. McCracken United States Department of Labor Room S 1310 Frances Perkins Building 200 Constitution Ave. N. W. Washington, D. C. 20210
- 20. LtCol W. H. Keller, III, USMC 110 Owings Hill Court Owings, MD 20736
- 21. Mrs. Robert Limes 411 Evergreen Road Pacific Grove, CA 93950
- 22. Col M. Sanger, USA 1803 Rupert Street MacLean, VA 22101
- Capt G. Steele, USMC 3 Marine Corps Research, Development, and Acquisition Command Code C2IS Quantico, VA 22134

1

1

1

1

1

ᠪ᠇ᡵᡗᢣᡊᠧ᠕ᡏᢣᡗᠽ᠋ᠧᡛᡩᡗᢣᡭᢛ᠘ᡀᡗᠼᡗᠼᡗᠼᢉᠼ᠖ᢣ᠋ᡗᢌ᠋ᢉᢌᢉᠼᢗᠼᠮ᠕ᡬᠼᡬ