MICROCOPY RESOLUTION TEST CHART NATIONAL BUREAU OF STANDARDS - 1963 - A # **AUTOMATIC GAIN CONTROL AMPLIFIER** BY JOHN T. GALLAGHER **UNDERWATER SYSTEMS DEPARTMENT** 24 MAY 1985 Approved for public release; distribution is unlimited. OTIC FILE COPP # **NAVAL SURFACE WEAPONS CENTER** Dahlgren, Virginia 22448-5000 ● Silver Spring, Maryland 20903-5000 # SECURITY CLASSIFICATION OF THIS PAGE (When Date Entered) | REPORT DOCUMENTATION PAGE | READ INSTRUCTIONS BEFORE COMPLETING FORM | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--| | 1. REPORT NUMBER NSWC TR 85-212 2. GOVT ACCESSION NO. | 3. RECIPIENT'S CATALOG NUMBER | | | 4. TITLE (and Subtitle) AUTOMATIC GAIN CONTROL AMPLIFIER | 5. TYPE OF REPORT & PERIOD COVERED | | | | 6. PERFORMING ORG. REPORT NUMBER | | | John T. Gallagher | 8. CONTRACT OR GRANT NUMBER(#) | | | 9. PERFORMING ORGANIZATION NAME AND ADDRESS Naval Surface Weapons Center (Code U21) 10901 New Hampshire Avenue Silver Spring, MD 20903-5000 | 10. PROGRAM ELEMENT, PROJECT, TASK<br>AREA & WORK UNIT NUMBERS | | | 11. CONTROLLING OFFICE NAME AND ADDRESS | 12. REPORT DATE | | | | 24 May 1985 | | | | 46 | | | 14. MONITORING AGENCY NAME & ADDRESS(II different from Controlling Office) | 15. SECURITY CLASS. (of this report) | | | | UNCLASSIFIED 15a. DECLASSIFICATION/DOWNGRADING SCHEDULE | | | 16. DISTRIBUTION STATEMENT (of this Report) | | | | Approved for public release; distribution is unlimited. | | | | 17. DISTRIBUTION STATEMENT (of the abstract entered in Block 20, if different from Report) | | | | 18. SUPPLEMENTARY NOTES | | | | 19. KEY WORDS (Continue on reverse side if necessary and identify by block number) | | | | Automatic Gain Control Phase Comparison Signal Compression RAM Storage | | | | Analog-to-Digital Conversion Digital-to-Analog Conversion Digital-to-Analog Conversion | | | | 20. ABSTRACT (Continue on reverse side if necessary and identify by block number) | | | | The Automatic Gain Control compresses a short duration signal so that the signal may be saved by a magnetic tape recorder. To respond to a short duration signal, the signal is digitized and stored in RAM while a gain for the signal is determined. After the gain is applied, the compressed signal | | | DD 1 DAN 73 1473 EDITION OF 1 NOV 65 IS OBSOLETE S/N 0102- LF- 014- 6601 is converted back to analog form. UNCLASSIFIED SECURITY CLASSIFICATION OF THIS PAGE (Then Date Entered) COURT ACCORDE DOUBLESS (SUPPLEMENT) PROPERTY FORESCO. IN ### SECURITY CLASSIFICATION OF THIS PAGE (When Date Entered) S/N 0102- LF- 014- 6601 # **FOREWORD** This report describes a multichannel Automatic Gain Control circuit that is implemented using Analog-to-Digital conversion, digital processing of the signal, and Digital-to-Analog conversion to the compressed signal. The purpose of the circuit was to obtain signal compression reducing the dynamic range of the signal so that the signal could be recorded on magnetic tape. This work was funded by the Naval Sea Systems Command, PMS-409, under task number S0222AS. The author wishes to thank Mr. Manfred K. Pruessner for developing the initial concept for the circuit. Approved by: A. M. JOX, Head Surface ASW Division > QUACTY INSELU 1 | Acception a r | 1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | INTER STATE | 1 | | Drie The | ١ | | United the latest | - | | June 1 to the standard | ᅥ | | | | | By | | | Distribution/ | | | Averiability Codes | | | Avail and/or | | | Dist Special | | | AU | <del>, -, -,</del> | # CONTENTS | Chapter | | Page | |---------|-------------------|----------------| | 1 | INTRODUCTION | 1 | | 2 | ANALOG INPUT | 5 | | 3 | DIGITAL CIRCUITS | 13<br>13<br>15 | | 4 | SIGNAL PROCESSING | 23 | | 5 | GAIN CIRCUIT | 29 | | 6 | GAIN CODE RECORD | 39 | | 7 | POWER SUPPLY | 41 | | | BIBLIOGRAPHY | 43 | # ILLUSTRATIONS Page Figure | 1 | BLOCK DIAGRAM OF AN AGC CHANNEL | 3 | |-------|------------------------------------------------------------|------| | 2 a | TWO-POLE LOW-PASS FILTER WITH GAIN | 7 | | 2Ь | TWO-POLE HIGH-PASS FILTER WITH GAIN | 7 | | 3 | ANALOG INPUT CIRCUIT | 11 | | 4 | SYSTEM CLOCK CIRCUIT | 14 | | 5 | TIMING LOGIC CIRCUIT | 17 | | 6 | TIMING DIAGRAM | 21 | | 7 | SIGNAL PROCESSING LAYOUT | 25 | | 8 | ANALOG OUTPUT CIRCUIT | 2 | | 9 | PRECISION AC-DC CONVERTER CIRCUIT | 30 | | 10 | DECISION LOGIC CIRCUIT | 32 | | 11 | GAIN CODE TRIGGER CIRCUIT | 35 | | 12 | GAIN CODE LOGIC CIRCUIT | 38 | | 13 | GAIN CODE RECORD CIRCUIT | 40 | | | | | | | TABLES | | | Table | | Page | | 1 | FEEDBACK AND INPUT RESISTOR VALUES FOR THE ANALOG | 4 | | 2 | RESISTOR VALUES ASSOCIATED WITH FILTER CUT-OFF FREQUENCIES | | | 3 | TIME DELAY ASSOCIATED WITH PANEL SWITCH POSITION | 1 / | | 4 | GAIN APPLIED VERSUS PEAK INPUT VOLTAGE | 16 | | 4 | GAIN APPLIED VERSUS PEAK INPUL VULIAGE | 37 | #### CHAPTER 1 # INTRODUCTION By combining analog and digital circuitry, a fast Automatic Gain Control (AGC) capable of amplifying the first instant of a received signal burst has been built. The AGC provides a constant gain for the duration of an input signal's pulse length. To determine and apply the gain to the first instant of the signal, the analog signal pulse is digitized by an analog-to-digital (A/D) converter and then delayed in RAM while the signal level is detected and the necessary gain determined. After the gain is applied to the digital signal, the signal is returned to analog form by a digital-to-analog (D/A) circuit. The dynamic range of the signal is compressed by the AGC circuitry so that the signal can be recorded for future processing. The system, for which the AGC is intended, compares the phase of several received signals. Therefore, any distortion between channels must be minimized. Signals as low as 40 mvolts peak can be digitized and reconstructed without significant loss of phase information between channels. (Less than 1 microsecond difference between any two channels.) Because each channel is processing a unique signal, which will later be compared with the signal of the other channels, the tolerance of the transfer function among the channels is constrained to result in phase shifts less than 1 microsecond between any two channels for frequencies above 1 kHz. Therefore, the digital processing must be sequenced by a common clock and the analog portion of the circuit must have closely matched components between channels. CONTROL OF THE PROPERTY The initial stage of the AGC circuit consists of a manually adjusted differential gain stage and manually set high—and low-pass filter sections. The signal is then passed to a sample and hold circuit which is an integral part of the A/D hybrid circuit. Concurrently, the same signal is passed through a precision ac-dc converter and the peak dc level is sampled and converted to a digital code by a second A/D converter. The converter's digital output is used to establish a gain code for the signal. Although the signal determines the gain, the gain code's time duration before resetting is manually set using a panel switch. A detection causes a sample of the signal pulse envelope to be taken and a gain code generated. Without a signal present, the background noise level is periodically sampled and a gain code based on the noise level is generated. By applying a gain for the noise level, signals too low to trigger the pulse detector will be amplified and made available for processing. Meanwhile, the digitized signal is stored in RAM for a predetermined time (manually adjusted to 10 discrete time periods of 10 to 20 milliseconds) before being passed to the shift registers. The gain is applied by shifting (up) the digitized signal code with each shift pulse doubling the gain. There are seven discrete gains possible from 2 to 128. After the gain process, the digitized signal is delivered to a D/A converter and low-pass filter through which the now compressed analog signal is reconstructed. The signal is then available for recording on tape and further processing. Each of the channels of the AGC are made as close to identical as possible by matching, between channels, the passive component values in the analog circuits. The analog circuits are located at the initial and final stage of each channel. A block diagram of one of the channels is shown in Figure 1. ALL RECEIPED FOR SACROSSON FOR CONTROL FIGURE 1. BLOCK DIAGRAM OF AN AGC CHANNEL THE PROPERTY OF O 3/4 #### CHAPTER 2 #### ANALOG INPUT A differential input amplifier, capable of four discrete gains, receives the input to the AGC amplifier. The amplifier has a single ended output and provides manually selected gains of 0, 10, 20, and 30 dB. To obtain the desired gain, a CMOS electronic switch (DG-308) is used to add parallel resistors to the differential amplifier's resistor networks. The resistor values are given in Table 1. Though the common mode rejection (CMR) is not as critical as in very low signal applications, ratios of better than 48 dB at zero gain are obtained. The 48 dB CMR is entirely due to the match between the inverting and non-inverting resistor networks. The output of the differential amplifier is input to a two-pole, high-pass active Butterworth filter. The filter's operational amplifier is set for a noninverting gain of 1.58. The damping coefficient is determined solely by the gain of the amplifier. The relationship is $\alpha = 3-K(gain)$ where $\alpha = 2/damping$ coefficient. The cut-off frequency is determined exclusively by the RC network. By making the resistor $R_1$ equal to $R_2$ and capacitor $C_1$ equal to $C_2$ , the overall sensitivity of the circuit to $\alpha$ is minimized. With the capacitor values constant one may change the cut-off frequency by changing the value of the resistive components of the RC network. The initial value for resistors is 100k ohm which corresponds to a frequency of 1.6 kHz. By placing a resistor in parallel with each 100k ohm resistor, one changes the cut-off frequency of the filter. A CMOS electronic switch (DG-507) is used to change the resistor value of the RC network. The resistors that are added in parallel to the fixed 100k ohm resistors of the RC network are identical in value. In this way the damping coefficient maintains its total dependence on the amplifier gain. Table 2 lists the value of the resistor added to each 100k ohm resistor and the corresponding frequency. The cut-off frequencies were chosen to be one-third octave up from the previously lower frequency starting at 1.6 kHz. Figure 2 shows the schematic representation of the circuit. The output of the high-pass filter is passed to a similarly constructed low-pass Butterworth filter. Switching is accomplished with the same type of CMOS electronic switch (DG-509) adding a unique set of parallel resistors for each of the eight possible additional cut-off frequencies. The original non-paralleled resistor frequency is 2 kHz. The eight switchable frequencies are one-third octave apart from 3.1 kHz to 16 kHz. TABLE 1. FEEDBACK AND INPUT RESISTOR VALUES FOR THE ANALOG GAIN CIRCUIT | Gain | Rí | $R_{\mathbf{f}}$ | |-------|------------------|------------------| | 0 dB | <b>10</b> ΚΩ | 11.1 K 100 KΩ | | 10 dB | 4.64 K 10 KΩ | 11.1 K 100 KΩ | | 20 dB | <b>10 Κ</b> Ω | <b>10 Κ</b> Ω | | 30 dB | 4.64 K 10 KΩ | <b>10 Κ</b> Ω | TABLE 2. RESISTOR VALUES ASSOCIATED WITH FILTER CUT-OFF FREQUENCIES | | High-Pass | Filter | Low-Pass Filter | |--------|-------------------|----------|--------------------| | Common | 100.0 ΚΩ - | 1.6 kHz | 80.6 KΩ - 2.0 kHz | | 1 | <b>398.0</b> KΩ - | 2.0 kHz | 130.0 KΩ - 3.1 kHz | | 2 | 174.0 KΩ - | 2.5 kHz | 80.6 KΩ - 4.0 kHz | | 3 | 100.0 ΚΩ - | 3.1 kHz | 55.6 KΩ - 5.0 kHz | | 4 | 68.0 KΩ - | 4.0 kHz | 44.2 KΩ - 6.0 kHz | | 5 | 47.0 KΩ - | 5.0 kHz | 26.7 KΩ - 8.0 kHz | | 6 | 33.0 KΩ - | 6.0 kHz | 19.6 KΩ - 10.0 kHz | | 7 | <b>24.9</b> KΩ - | 8.0 kHz | 15.8 KΩ - 12.5 kHz | | 8 | 19.6 KΩ - | 10.0 kHz | 11.5 KΩ - 16.0 kF | FIGURE 2A. TWO-POLE LOW-PASS FILTER WITH GAIN FIGURE 2B. TWO-POLE HIGH-PASS FILTER WITH GAIN The filters allow the operator to establish a narrow band around the transmitted frequency that improves the signal-to-noise ratio. The component values are closely matched between the different channels. Matching of components is extremely important for both high-pass and low-pass filters since the rate of change of the phase response is highest at the cut-off of the 3 dB frequency. The cut-off is very close to the signal frequency. Therefore, small variations in the component values can cause significant phase changes in the signal from channel to channel. The equations for the high- and low-pass filters are: LPF: $$w_0 = \frac{1}{RC}$$ $$H(S) = \frac{k}{S^2(C_1C_2R_1R_2) + S(C_2R_2 + C_2R_1) + S(1-k) C_1R_1 + 1}$$ (1) $$R_1 = R_2$$ ; $C_1 = C_2$ ; $K = 1 + \frac{R_3}{R_4}$ (2) $HPF: \quad \therefore w_O = \frac{1}{RC}$ $$H(S) = \frac{K(R_1C_1R_2C_2)S^2}{S^2(C_1C_2R_1R_2) + S(C_1R_1 + C_2R_1) + S(1-k)R_2C_2 + 1}$$ (3) The phase and ultimately the time relations are $$\phi_{HP} = 180^{\circ} - \tan^{-1} \left( \frac{\alpha w w_{o}}{w_{o}^{2} - w^{2}} \right) ; \phi_{LP} = 0^{\circ} - \tan^{-1} \left( \frac{\alpha w_{o} w}{w_{o}^{2} - w_{o}} \right)$$ (4) $$T_{delay} = -\frac{d\phi}{dw}$$ $\Delta T_d = (S_{w_0}^{T_d}) (T_d) \sum_i S_X^{w_0} \left(\frac{\Delta X_i}{X_i}\right);$ $$X_i = passive ckt components$$ (5) $$\Delta T_{X_{i}} = \frac{\Delta \phi}{w} = \frac{1}{w} \left\{ \sum_{i} \left[ S_{W_{O}}^{\phi} \phi \left( S_{X_{i}}^{W_{O}} \frac{\Delta X_{i}}{X_{i}} \right) + S_{\alpha}^{\phi} \phi \left( S_{X_{i}}^{\alpha} \frac{\Delta X_{i}}{X_{i}} \right) \right]^{2} \right\}^{1/2}$$ (6) is the difference in time delay between channels resulting from the passive element's tolerance. $$\Delta T_{k} = \frac{1}{w} S_{\alpha}^{\phi} \phi \sum_{i=3}^{4} S_{R_{i}}^{\alpha} \frac{\Delta R_{i}}{R_{i}} \text{ for the gain resistors' tolerances.}$$ (7) $$S_{w_{0}}^{\phi} = \frac{w_{0}}{\phi} \frac{\partial \phi}{\partial w_{0}} = \frac{\alpha w (w_{0}^{2} + w^{2})}{(w_{0}^{2} - w^{2}) + (\alpha w_{0}^{2} w)^{2}} \cdot \frac{w_{0}}{\phi}$$ (8) where $\phi$ is the phase relationship defined in Equation (1). $$S_{\alpha}^{\phi} = \frac{\alpha}{\phi} \frac{\partial \phi}{\partial \alpha} = \frac{\alpha w_0(w^2 - w_0^2)}{(w_0^2 - w^2) + (\alpha w_0 w)^2} \cdot \frac{\alpha}{\phi}$$ (9) $$w_0 = \frac{1}{R_1 R_2 C_1 C_2}^{1/2}$$ (10) $$S_{X_i}^{\text{Wo}} = -1/2 \tag{11}$$ $S_{X_i}^{\alpha} = \frac{X_i}{\alpha} \frac{\partial \alpha}{\partial X_i}$ which is different for high-pass and low-pass filters. However, for $w = w_0$ (worst case) $S_{\alpha}^{\phi} = 0$ , Therefore, the shift delay difference between channels reduces to: $$\Delta T = \frac{1}{w} \left\{ \sum_{i} \left[ S_{w_{0}}^{\phi} \phi \left( S_{X_{i}}^{w_{0}} \frac{\Delta X_{i}}{X_{i}} \right) \right]^{2} \right\}^{1/2} = \frac{1}{w} (8) \left\{ \left[ \left( \frac{2\alpha - w^{4}}{\alpha^{2} - w^{4}} (-1/2) + (2 - Tol.) \right) \right]^{2} \right\}^{1/2} (12)$$ $$\Delta T = \frac{8}{w\alpha}$$ (2 Tol.); if w = 2m (3,000) rad/sec; $\alpha = (3-K) = \sqrt{2}$ , $$\Delta T < 1 \text{ µsec}$$ , Tolerance $< \frac{10^{-6}(2\pi)(3x10^3)(\sqrt{2})}{2(8)} = .00166$ where K is the gain of the amplifier. A 0.166 percent match between components insures less than a 1 microsecond shift between channels for the worst case condition ( $w = w_0$ ). However, w should never equal $w_0$ . In order to eliminate any dc offset from entering the Sample and Hold, the output of the low-pass filter is coupled through a 1 fd capacitor. A lK ohm resistor was added from the Sample and Hold input to ground to eliminate a very slow moving bias that was witnessed when the capacitor was added to the circuit. Together the capacitor and resistor form a one-pole, high-pass filter with a 160 Hz cut-off frequency. The capacitor and resistor are matched to 0.2 percent among all channels. (The analog input circuit is shown in Figure 3.) DESCRIPTION OF THE PROPERTY Constitution and the contract of CONTRACT TRACTORS INCOMES TO TRACTORS INCOMES 11/12 #### CHAPTER 3 #### DIGITAL CIRCUITS #### CLOCK CIRCUIT received applicate reaccess which is distribed The digital circuit of the AGC requires a synchronous clock to form the basis of the timing logic. Since the signal sample rate is set at 50 kHz, it is necessary to subdivide all of the required functions within a 20 $\mu$ sec period. By providing 16 pulses within the 20 $\mu$ secs (800 kHz), all of the system's requirements are satisfied. (Schematic is shown in Figure 4.) The 4520 synchronous counter chips that are used in the AGC circuit clock specify 1.5 MHz as the highest frequency that may be used when +5 volts are used as the power source. Therefore, to use the available +5 volts and to interface the TTL logic of the A/D converter with the CMOS logic, 800 kHz was chosen as the oscillator frequency. Using an 800 kHz oscillator requires that the oscillator pulses be used as part of the timing controls. It is not possible to have the oscillator output synchronous with the remainder of the clock pulses. However, the difference is constant within 250 nanoseconds, and does not create any timing problems. A CMOS oscillator (Motorola K1152A) provides the necessary 800 kHz output used as trigger pulses on the "enable" inputs of the 4520 counter chips. The clock input on the chips acts as the "enable" for the chip. By reversing the enable and clock function on the 4520 counter chip, the trailing edge of the oscillator pulse causes the counter to increment. This technique allows the oscillator pulses to be used as part of the clock. On the first stage (first 4520 chip), the clock input is permanently held low. Holding the enable low on the first stage allows the counter to maintain a constant time difference between the oscillator and clock chips without the time differences accumulating. On the remaining three stages, the previous clock pulses are supplied to a NAND gate which pulls down the clock input and "enables" the counter to increment the next oscillation trailing edge. The first four counter outputs plus the oscillator output are used exclusively to manipulate an individual sample taken from the A to D converter. The remaining ten counter outputs (1024) are used for addressing the RAM storage which delays the signal for a discrete time period. The time period is variable in ten discrete steps from 10 to 20 milliseconds. The delay is varied by using the reset function of the three counter stages used for the RAM address. The ten address outputs are switched into a set of two NAND gates which, after the desired delay, generate a reset pulse and initialize the address. 14 Each input to the NAND gate is connected to +5 volts through a 1.5M ohm resistor. The +5 volt switch scheme works since the counter output is a low impedance and the NAND gate input is a high impedance. Consequently, with the switch closed, the +5 volts are dissipated across the 1.5M ohm resistor, and the counter output line determines the NAND gate input. With the switch open, the drop across the resistor is negligible, and the input to the NAND gate is held "high." To obtain a desired time delay, the appropriate switches are opened holding these inputs constantly high, and the reset pulse is generated. Any delay up to 20.48 milliseconds in increments of 20 microseconds is possible by changing the proper mix of open and closed address line switches. The ten individual switches that open the address line inputs to the NAND gates are mounted on the timing circuit board. External on the AGC front panel is a rotary switch which can close a sequence of a distinct set of six switches that are set in the open position on the internal switches. There is a default rotary switch position where the six address lines connected to the rotary switch remain open. In the default position, all delay is controlled by the internal switches. Each of the remaining 11 switch positions close a unique subset of the six address lines connected to the reset pulse NAND gate. The 11 possible delays occur in approximately 1 millisecond intervals from 10 to 20 milliseconds. The incremented switch time of the address lines connected to the rotary switch is given in Table 3. #### TIMING CIRCUIT THE PERSON OF THE PROPERTY OF THE PERSON first four counter outputs and the oscillator output "free run" within the 20 microsecond interval and are combined in various sets to create the timing pulses necessary to manipulate the digitized input signal. (See the timing circuit schematic in Figure 5.) The current sample is received, digitized, and stored while the delayed digitized sample is shifted (a gain is applied) and output to a D/A converter. The process is repeated simultaneously on all channels. At the start of the 20 microsecond period, a 1.25 microsecond pulse is generated to place the address registers of CMOS RAMs in a high impedance state. The 6514 CMOS RAMs require that address information be latched into the RAMs's registers by the falling edge of the enable input for every address change. The CMOS RAM enable inputs correspond to the Chip Select Input of the NMOS 2114 RAM. While it is not necessary to reset the chip select on the 2114 with each address change, it is necessary on the pin compatible 6514 CMOS RAM. The enable pulse for the RAM address is generated by NOR gating the first four counter outputs. Since the address change is only dependent on the falling edge of the pulse, the leading edge is not required to occur simultaneously with the oscillator pulse. In addition, the same enable pulse is used to allow an AND gate to pass the clock oscillator pulse occurring 625 nanoseconds into the period. TABLE 3. TIME DELAY ASSOCIATED WITH PANEL SWITCH POSITION | Switch<br>Position | Panel Delay Reading (msec) | Actual Delay<br>(msec)<br>(Calculated) | | |--------------------|----------------------------|----------------------------------------|--| | 1 | Default | Internal SW. control | | | 2 | 10 | 10.24 | | | 3 | 11 | 10.96 | | | 4 | 12 | 11.92 | | | 5 | 13 | 13.12 | | | 6 | 14 | 14.08 | | | 7 | 15 | 15.04 | | | 8 | 16 | 16.00 | | | 9 | 17 | 16.96 | | | 10 | 18 | 18.00 | | | 11 | 19 | 18.96 | | | 12 | 20 | 20.16 | | The leading edge of the aforementioned pulse is used to trigger a dual monostable (one-shot) pulse generator (74123) that controls the signal's A/D conversion. The TTL pulse generator requires a minimum trigger pulse duration of 100 nanoseconds. A 6 microsecond pulse is generated by the leading edge of the trigger. The inverse output (Ql) is used as a sample control pulse that allows the sample and hold to track the input signal. The rising edge of the sample control pulse is used to trigger a 1 microsecond start convert pulse. The trailing edge of the start convert pulse initiates the A/D conversion process. The 1 microsecond delay is necessary to settle the sample and hold output after the tracking is stopped. For both the 6 and 1 microsecond pulses, it was necessary to deviate from the theoretical R-C values. The 6 microsecond pulse required a 22K ohm resistor in place of the 20K ohm resistor theoretically calculated for use with the 1,000 pfd capacitor. The 1 microsecond pulse required 12.1K ohm resistor in place of the 10K ohm resistor calculated for use with the 271 pfd capacitor. Both the 6 and 1 microsecond pulse durations are minimum requirements for the A/D converter to meet the manufacturer's specifications. CONTROL CONTROL OF THE PROPERTY PROPERT THE WALLES PRODUCTION PRODUCTION DESCRIPTION CONTRACTOR CONTRACTOR PRODUCTION SUCCESSION PRODUCTION FIGURE 5. TIMING LOGIC CIRCUIT and the second of the second the second second second second FIGURE 5. TIMING LOGIC CIRCUIT (CONT.) The other timing pulse involved with the signal conversion process occurs 15 microseconds into the period when four OR gates (one for each channel) are enabled for 2.5 µseconds. The end of convert pulse goes low resulting in a low output on the RAM write input and on the tristate buffer (4503) registers on the input-output lines of the RAMs. The signal data is then written into the RAM. Each channel is activated by its own end-of-convert (EOC) pulse. Since the EOC pulse is a TTL level pulse, it is processed through a TTL-CMOS Level Converter (4504) prior to generating the write pulse (actually a write bar; negative logic pulse). Also, each output is passed through a pair of buffers (4050's) prior to the $\overline{\text{WE}}$ RAM input. (CMOS devices cannot drive more than two TTL devices.) The RAM address lines are also passed through buffers (4050's) for this same reason. Prior to the write pulse and after the enable pulse (negative logic), the delayed digitized signal sample is on the RAM's input-output lines. Therefore, 2.5 µsecs after the address changes, a 1.25-µsec pulse is generated (using a four input NOR gate) that places the shift registers into the parallel input mode. The seven-bit gain code is passed to its shift register (4021) by the leading edge of the pulse. The signal shift registers (3-4035's per channel) are only put into a parallel input mode by the pulse and require a clock pulse to actually cause the data to enter the shift register. Thus, the same parallel input pulse is used to enable an AND gate for one clock pulse. The leading edge of the oscillator clock pulse brings the data into the register. From the 5 to 15 microsecond interval, a gate enable pulse for passing eight clock oscillator pulses is created. The 10 microsecond gate enables an AND gate for passing eight clock pulses to the gain shift register clock input. The gate also enables a NAND gate which inverts the pulse train during the gate period. The eight clock pulses delivered to each channel's gain shift register cause each bit of the seven-bit gain code to be passed in turn to the MSB output of the 4021 Shift Registers (Q8). Each channel's output from its gain code shift register enables an AND gate which will pass the inverted pulse train if the shift register output is high. The shift pulse output train to the signal shift registers from each channel's AND gate is multiplexed through a two input OR gate with the parallel input clock pulse previously described. The trailing edge of the same 10 microsecond pulse passes the current output of the Gain A/D converter for each of the four channels, to a set of registers. If a conversion is in progress, the EOC pulse prevents the data from being transferred until the conversion is complete. The "enabling" by the EOC pulse from the gain A/D is accomplished with a quad two input NOR gate, each channel having its own gate. personal receipment received becomes received The final pulse required from the timing circuit transfers the "multiplied" (shifted) signal data to the D/A converters. The data is transferred from the shift registers to a set of data registers by the leading edge of a pulse occurring 15 $\mu$ secs into the sampling period. The AND gate combination of the 5 and 10 $\mu$ sec pulse requires that the 10 $\mu$ sec pulse be delayed long enough to ensure that the 5 $\mu$ sec pulse is low. If the delay is not implemented, a 100 nanosecond glitch occurs at the 10 $\mu$ sec crossing point. Although the clock is synchronous, the rising edge of the 10 $\mu$ sec pulse turns on the AND gate before the falling edge of the 5 µsec pulse can turn the same AND gate off. This is due to the difference in the slopes of the clock's leading and trailing edge such that the leading edge reaches a turn-on voltage level sooner than the trailing edge of the other pulse reaches a turn-off voltage level. The time difference is approximately 100 nanoseconds throughout the clock. The logic chosen for most of the timing applications is based on optimum use of circuit board real estate rather than the most convenient gate. Thus, the exclusive OR for the 5 to 15 microsecond pulse is a combination of extra gates rather than a 4070 with three unused gates. Likewise, the parallel input gate uses a four input NOR gate because one gate remains from the RAM enable gating scheme. The delay necessary for the 1 microsecond pulse is accomplished with an OR gate left over from the implementation of the synchronous clock circuit. (Timing circuitry and the timing diagram are shown in Figures 5 and 6, respectively.) STATE OF THE PROPERTY P FIGURE 6. TIMING DIAGRAM #### CHAPTER 4 # SIGNAL PROCESSING As previously described, the analog signal is tracked for 6 microseconds prior to being sampled. After allowing for a 1-microsecond settling time, the A/D conversion process begins. This process is initiated by the falling edge of the 1-microsecond settling pulse and takes a maximum of 9 microseconds. Therefore, approximately 16.6 &sec into the start of the sampling period, the data is transferred through a set of two tristate buffers (4503) into the RAM storage. Between the tristate buffers and the A/D converter are a set of TTL to CMOS level converters (4504's). Although the test circuits have never shown a missed bit, it is theoretically possible for a missed bit to occur. The minimum signal level from the A/D converter is 2.5 volts, while the minimum CMOS level for a guaranteed "1" is 3.5 volts. The level converters compensate for this inequity. The new digitized signal data is entered into RAM (3-6514's per channel) deleting the delayed signal data that has been transferred to a set of shift registers (3-4035's/channel). Three 6514 RAM's in parallel are capable of storing 1,024 12-bit signals. Each consecutive address represents 20 microseconds between samples. The delay is determined by resetting the clock once a maximum address has been attained. The delay allows the signal strength to be processed so that a gain code (a train of shift pulses) can be determined and generated. The signal's MSB is not transferred from the RAM to the shift register, but rather to a J-K flip-flop (4013). The parallel input pulse that causes the data to enter the shift register also clocks the MSB into the flip-flop. Since the signal is sinusoidal and the data is digitized in complementary offset binary format, the Most Significant Bit (MSB) is actually a sign bit and should not be shifted. The inverse of the sign bit is entered into the lowest shift register's serial J-K input. Because the magnitude of the signal is coded as 1's for negative voltage and 0's for positive voltages, making the serial input bit dependent on the sign bit is necessary to maintain symmetry. The binary digit added to the signal code when it is shifted up must be the opposite for a positive signal than that digit used for the negative signal. The shift register is clocked once for each bit in the gain code. The gain pulses are sequenced so that the shift pulses fed into the shift registers clock input occur as a group, i.e., the unit does not stop transmitting shift pulses and then restart on the same signal sample. In addition, the true/complement input of the shift register is permanently wired high and the reset input permanently wired low. The 2's complement logic that is input to the shift register is not changed within the shift register. After the multiplication has taken place, the data is transferred to a data register. The transfer takes place 15 microseconds into the sample period. As soon as the data register is latched with the new data, the D/A conversion is initiated. Three microseconds settling time is required for the new data, but any transient spikes are easily eliminated by the smoothing filters. The D/A converter (DAC HZ12BMC) outputs a dc level for each code it receives. Therefore, the output of the converter is renewed every 20 seconds. A change in the level depends on the amplitude and frequency of the input signal. (The implementation is shown in Figure 7.) The stairstep sinusoidal output of the D/A converter is passed through a four-pole, low-pass Butterworth filter. The filter smoothes the stairstep shape of the outputs into a sinewave. The low-pass, cut-off frequency of the filter can be switched to either 20 kHz or 5 kHz. A CMOS electronic switch (DG 384) is used to add the parallel resistors that make the cut-off frequency changes. When the output signal from the D/A has few level changes and the frequency is below 5 kHz, the 20 kHz filter output is still stairstepped. Switching to the 5 kHz cut-off frequency provides output smoothing for low amplitude, low frequency conditions. In addition to the reasons previously stated for the input filters, the output filter requires gain to prevent a switching glitch from occurring during the transition at the zero crossing point. When the filter op amp is in a follower configuration, a switching glitch is present since the op amp's input protection diode effectively shorts the output to the input during the fast changes occurring during zero crossings. (The "gain" lifts the positive and negative levels away from zero, creating a rapid switch through the zero reference level.) Using the follower configuration requires a sample and hold on the output of the D/A converter. Rather than use an additional sample and hold, the filters with gain are used to eliminate the glitch. (The output circuitry is shown in Figure 8.) CONTRACTOR DESCRIPTION 20/26 FIGURE 7. SIGNAL PROCESSING LAYOUT 20/20 hann process addition tokening entries management FIGURE 8. ANALOG OUTPUT CIRCUIT #### CHAPTER 5 #### GAIN CIRCUIT The purpose of the delay circuits is to allow time to determine a suitable gain to apply to the input signal. Consequently, the input to the signal A/D converter is also connected to a precision ac to dc converter (full-wave rectifier) (Figure 9). Two offset potentiometers, one on each op amp, are used to adjust the value of the inverted and non-inverted half-wave to equal values. All the resistors of the circuit are as closely matched to each other as possible. The first two op amps form an absolute value circuit whose output is connected to two parallel low-pass filters. Both filters use gain and offset potentiometers to set a dc output level. The difference between the two filters is the speed of the rise time. The rise time is dependent on the cut-off frequency of the filter and both filters' (16Hz and 16OHz) cut-off frequencies are well below the expected received frequency. The level of the faster filter is adjusted to the peak of the full wave rectified sine wave outputting a dc voltage equal to the peak level. The gain potentiometer is used to set the level for large signals and the offset potentiometer sets the level for small signal inputs (50m Volts). It is necessary to repeat these adjustments because of interaction between the two settings. the second developed the contract probability and the second teachers. The second the second teachers The slow filter (16 Hz) is set so that its dc output level is slightly above the fast filter's output. Thus, when a signal (pulsed sine wave) is detected, the fast filter's leading edge rises above the slow filter's leading edge. Each filter's output is amplified and then compared against each other. When the start of a pulsed sine wave is detected, the change in balance between the two inputs to the comparator (LM-311) cause a +5 volt output pulse. The comparator output pulse sets into motion the circuit for setting a signal gain (shown in Figure 9). The background noise, when no signal is present, can cause the slow and fast detector filter's output to trigger the comparator. Any crossing of the rising edges of the two filters' outputs causes the comparator to generate a trigger pulse. To distinguish whether the noise or a legitimate signal caused the comparator pulse, the pulse is passed to a decision circuit. The pulse duration of the comparator's output is the criterion used by the decision circuit to determine a legitimate signal pulse. Using the pulse duration as well as the difference between the steady-state outputs of the slow and fast filters for the determining detection allows the sensitivity of the comparator to be increased. (The difference between the level of the steady-state outputs of the slow and fast detector filters can be set closer, which then generates a detection pulse for lower-level signals.) THE RECEIPT SECTION STATES FIGURE 9. PRECISION A.C. - D.C. CONVERTER CIRCUIT Initially, the leading edge of the received signal's envelope rising over the consistent background level provided by the slow filter was thought to be all that was necessary. Using the inputs from a signal generator, the circuits performed as expected without any false alarms. The slow filter's output level was set at 10 mV above the fast filter's constant signal level with a steady-state input signal level of 100 mV peak. With this sensitivity setting, the AGC performed as expected for all voltage ranges of the pulsed input signal. However, when tapes of received signals recorded during previous tests were played into the AGC, the large number of false alarm triggers destroyed any distinction between the real pulse and the extraneous rise and fall of the background noise. Desensitizing the comparator by increasing the difference between the slow and fast filter's steady-state output level eliminated some of the false detections but not enough to avoid rendering the AGC circuit useless for lower level signals. The background noise on the tape recorded signals caused both filters' outputs to vary erratically. Lowering the cut-off frequency smoothes the output but it also dramatically slows the envelope's rise time. Consequently, both desensitizing the comparator and slowing the filter response were eliminated as possible solutions. Although the tape recorded signals and noise were amplified, the tape signals were used to validate the decision circuit design. This same tape includes a very strong direct path signal and a much weaker reflected signal that is received approximately 1 second after the reception of the direct path signal. By having a strong signal followed by a weak signal, the gain code change and the reaction of the AGC to diverse signal levels could be evaluated. ed paradette essexus. Perenenel bosonopen binenenel sessexus paradette fenerenen soonopen The sensitivity of the comparator can remain, as originally intended, with a narrow difference between the steady-state level outputs of the slow and fast filter. The rise time of the filters can also remain the same by using the digital pulse length decision circuit shown in Figure 10. The circuit ensures that the comparator's output remains high for a reasonable period of time before allowing a gain sample to be taken. When the comparator's output goes high (positive), the rising edge of the pulse clocks a 4013 CMOS J-K flip-flop high. The D input of the flip-flop is permanently wired high, while the comparator's output is applied to the flip-flop clock input through an AND gate that is enabled by the inverse output (Q) of the same flip-flop. Once the flip-flop is clocked, the disabled AND gate will prevent additional clock triggers (comparator output pulses) from passing until the flip-flop is reset. The output of the comparator is also applied to an R-S NAND Latch (4044). The output of the NAND R-S Latch will follow the Reset (R) input as long as the Set (S) input is low. Once the S input goes high, the R input must remain high in order for the output to remain high. If the R input goes low, once the S input is high, the output will remain low regardless of any change in the R input. Constant Constant Constant FIGURE 10. DECISION LOGIC CIRCUIT The Q of the aforementioned flip-flop also is connected to the reset input of a 4520 CMOS counter chip. Prior to a signal being clocked into the flip-flop, the high output of Q holds the counter in the reset mode. Once the flip-flop is clocked, the Q goes low and the counter starts to time the comparator's output pulse. The rising edge of the master synchronous clock's 320 microsecond pulse (C10) is used as the auxiliary counter's clock input while the positive output of the flip-flop acts as the enable pulse for the counter. Initiation of the counting can take place anywhere within a 640 microsecond window between the rising edges of the main counter's output. As well as this random delay, an additional 640 microsecond intentional delay occurs prior to the R-S Jatch being locked (S input goes high). Although these time delays may seem long, the additional counter chip required to shorten the delay did not aid the circuit's decision process. After the R-S latch is locked, the counter continues to increment unless a reset pulse to the flip-flop causes the Ql of the flip-flop to reset the counter. A reset pulse to the flip-flop is initiated by either the R-S latch output going low, once S is high, or completion of the preset time period required to validate a pulse. The Ql (second output) pulse, occurring 640 microseconds after the start of the counter, is used to clock a second flip-flop (the other half of the 4013) which locks the R-S latch (holds the S input high), the Ql pulse also enables an AND gate that will pass a reset pulse to the flip-flops should the R-S latch output go low. The same reset pulse also resets the flip-flop providing the S input to the R-S latch. THE PROPERTY OF O Unless a reset pulse is generated, the counter continues incrementing until a preset time period of either 4.48, 5.76, 7.04, or 8.32 milliseconds has elapsed. After the preset time period has elapsed, a positive (high) trigger pulse is passed to the one-shot multivibrator circuit which initiates the gain code process for the received signal. If the R-S latch remains high, the pulse duration will be 640 microseconds, more than adequate to trigger the multivibrators. The pulse is generated by AND gating the appropriate counter outputs with the latch circuits. The fourth counter output (Q3) is delayed prior to the AND gate in order to prevent a false trigger from occurring during the transition of either the third or second counter output going low while the fourth counter output goes high. The third (Q2) and second (Q1) counter inputs to the AND gate can be switched using a system identical to the one used for the main clock reset. The output of the AND gate enables another AND gate which passes the first counter output (Q0) to reset both the flip-flop and re-initializing the decision circuit (shown in Figure 10.) Without a signal applied, the input noise is sampled and a gain based on the received noise level is used. The sample time period results from the clock's reset pulse being input to a counter (4520) and a preselected counter output causing the generation of a sample pulse to the gain A/D. Any one of the eight outputs of the counter may be manually selected. Up to 5.12 seconds between noise samples is possible. (The reset time is between 10 to 20 milliseconds, and the selectable outputs of the counter are 2 to 256 times the reset period.) The counter output is gated to a one-shot multivibrator (74123), one for each channel. The gate is used to prevent the counter pulse from generating its sample pulse while a signal is being processed. A 25 microsecond sample pulse is generated and sent to the gain A/D sample control input. The trailing edge of the noise sample pulse triggers another one-shot multivibrator (74123, one for each channel) generating the 1 microsecond start convert pulse for the gain to A/D converters. When a decision circuit pulse occurs, resulting from the start of a received signal, a separate one-shot multivibrator is triggered. The multivibrator (the other half of the noise sample control pulse multivibrator) generates a pulse that disables the AND gate for the noise sample control trigger and the AND gate used to pass the initiating decision circuit pulse. The pulse duration is manually set to either 0.16, 0.5, 0.75, 1.0, or 1.5 seconds. The pulse prevents additional comparator pulses from regenerating (lengthening the pulse) and ensures that only one gain will be realized by the signal throughout the duration of the pulse. The decision circuit pulse also triggers another one-shot multivibrator which creates a signal sample control pulse for the gain A/D converter. (Once again each channel has its own signal control pulse multivibrator.) Unlike the noise sample control pulse, the trigger sample control pulse tracks the signal envelope for 125 microseconds before generating the 1-usec start convert pulse. The same multivibrator is used for both noise and signal start convert pulses. Both the noise and signal sample control pulses are AND gated together before being input to the start convert multivibrator. Consequently, one continuous sample control pulse will result should the signal sample control pulse occur after the start of the noise sample control pulse. In addition, the start convert pulse is fed back to its own input, through an OR gate, to ensure the completion of the 1-µsecond start convert pulse should the signal sample pulse occur within the start convert's 1-µsecond pulse duration. The noise sample control is held high for at least 0.5 seconds after the signal sample control pulse starts. Therefore, it is not possible for the noise sample control to immediately follow the signal sample control. (The schematic for one channel is shown in Figure 11.) Since each channel has its own gain A/D control pulse circuitry, one channel may be in the noise sampling mode while another channel is in the signal receiving mode. Thus, the gain A/D control pulse is independent for each channel and is initiated by its own channel's input. However, the signal A/D converter's control pulse generating circuitry, which digitizes the actual signal for processing, samples concurrently (the same pulse is used) on all channels. PROPERTY AND PROPERTY INCOMES AND PROPERTY INCOMES INCOMES Once the gain A/D converter has digitized the dc level output of the "fast" low-pass filter, either noise or signal, the data is transferred through a pair of CMOS level converters (4504) to a set of D flip-flops (3-4175's). The end of convert pulse from the gain A/D converter provides the rising edge for the data to be latched by the flip-flops. Both the 12-bit digitized dc input level and each bit's inverse is available on the output of the flip-flops. TORROGERAL BELLEVILLE AND THE STATE OF S FIGURE 11. GAIN CODE TRIGGER CIRCUIT Based on the dc input voltage, the digital logic generates a seven-bit gain code representing the seven possible gains. A pulse is generated for each 10 dB below a 5 volt reference level that the input is. However, care must be taken not to generate a shift pulse on the 5 volt transition. Shifting the same number of pulses as the transition point above (every 6 dB) causes the signal's MSB to be arithmetically shifted out of the code. For the shift points used for the aforementioned code only the +5 volt shift point presents this problem. Therefore, the first shift pulse is generated below the +5 volt level. The gains for the input signal levels are listed in Table 4. (The schematic of the gain coding circuit is shown in Figure 12). The gain pulses are passed in parallel to the gain shift register (4021) every 20 microseconds. The timing for loading the shift register is synchronized with the signal processing of the received input (noise or signal). The seven-bit gain code is non-alternating in that the number of gain pulses occur without skipping a pulse. The output of the shift register during its clocked period is a single positive pulse with a duration that corresponds to the number of gain pulses. Since a zero is initially put into register Q8 and zeros are transferred up as shifting occurs, the output of Q8 is zero unless the clock shifts up a gain pulse yielding a 1.25 microsecond positive (high) output. Each 1.25 microseconds of duration represents one gain code bit. The single pulse out of Q8 "enables" an AND gate to pass oscillator clock pulses that serially clock the signal shift registers. Each passed clock pulse corresponds to a high (positive) gain code bit. The clock pulses to the gain code shift register (4021) are the inverse of the signal shift register's (4035's) clock pulses. SECTION OF THE PROPERTY NSWC TR 85-212 TABLE 4. GAIN APPLIED VERSUS PEAK INPUT VOLTAGE | Voltage (peak) | Gain | Gain (dB) | |-----------------|------|-----------| | 5 V | 1 | 0 | | 1.58 - 5 | 2 | 6 | | .5 - 1.58 | 4 | 12 | | .1585 | 8 | 18 | | 50 mV - 158 mV | 16 | 24 | | 15.8 mV - 50 mV | 32 | 30 | | 5 mV - 15.8 mV | 64 | 36 | | 5 mV | 128 | 42 | TO SEE BOOK OF THE PROPERTY FIGURE 12. GAIN CODE LOGIC CIRCUIT ### CHAPTER 6 ### GAIN CODE RECORD The input of the signal shift register (4035) also clocks a counter (4520) every 20 microseconds. The three-digit representation of the gain code from the counter is stored in a hex D type flip-flop. (Actually, the code from two channels is stored in the same register.) The rising edge of the pulse that causes the digitized signal to be passed to the D/A converter also causes the gain code to be passed to the register. The gain code that is passed to the register is not sampled every 20 microseconds. Because of the bandwidth constraints of the tape recorder (Honeywell 101), each channel is sampled for 0.64 millisecond every 5.12 milliseconds. In order to characterize the start and stop of the gain code, its information is blanked for alternate time periods of 2.56 milliseconds. As each channel's three-digit gain code is multiplexed to the output, it is weighted and summed by an op amp follower circuit. (CA3130 operated with a +5 volt supply.) The output of the op amp is a series of non-return to zero analog pulses, each representing the number of bits in gain code. Channel 1's output is defined by adding a 2.5 volt pulse to the value of the gain pulse. Consequently, Channel 1's gain code record output is at a level higher than any of the other channels. (The schematic of the gain code record circuit is shown in Figure 13.) FIGURE 13. GAIN CODE RECORD CIRCUIT ### CHAPTER 7 #### POWER SUPPLY Three power supply voltages are required by the circuit, ±15 volts, and +5 volts. The only connection between the ±15 volts and +5 volts is through the ground plane on the four analog input boards. The analog input boards contain the A/D converters for the system. Decoupling capacitors are liberally used for both the analog and digital circuits. In addition to using a 1-microfarad capacitor in parallel with a 0.01-microfarad capacitor at power supply (+15, -15, and +5 volts) inputs to the A/D and D/A converters, the same values are used at a rate of one set for every three op amps. Each power line (+15 and -15 volts) on the circuit board has a set of decoupling capacitors for every three op amps. The digital circuit's +5 volt supply also requires decoupling capacitors. Pulses on the +5 volt supply line are caused by the A/D converter's internal clocks. The frequency of the internal clock is 1.5 MHz. (0.1-microfarad and 1-microfarad capacitors are used for the digital circuit.) Each RAM (6514) has a 0.1-microfarad capacitor placed as close as possible to it. The one-shot multivibrators with long pulse lengths also have 1 microfarad and 0.1-microfarad capacitors close to their inputs. These one-shot multivibrators with pulse lengths of 1.5 seconds to 160 milliseconds show noticeable changes in pulse length without the decoupling capacitor. For the 1.5 second pulse, the duration varied as much as 25 percent from pulse to pulse. As each decoupling capacitor was added, the noise pulses on the +5 volt power line decreased. the exercise operator appropriate proportion proportion proportion to the second of the proportion ## BIBLIOGRAPHY Delagrange, Arthur D., An Active Filter Primer, NSWC TR 79-137. Delagrange, Arthur D., An Operational Amplifier Primer Revisited, NSWC TR 80-129. Delagrange, Arthur D., Analog Without Fear, NSWC TR 77-173. SAR PARCERS CORCORD DESIGNAL CONSTRUCT SECURIOR SECURIOR WILLIAM BASISTICS (SECURIOR SECURIORS). SECURIOR SE Lam, Harry T-F., Analog and Digital Filters; Design and Realization, (New Jersey: Prentice Hall, 1979). Tobey, Grame, and Huelsman, Operational Amplifier, Design, and Applications, (New York: McGraw-Hill, Inc., 1971). ## DISTRIBUTION | <u>C</u> | opies | | Copies | |--------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------|--------| | Naval Sea Systems Command Attn: PMS-409 (Mr. J. Neely) PMS-409 (Mr. J. McKenna) Washington, DC 20362 | 1<br>1 | Naval Air Development Center<br>Attn: Library<br>Warminster, PA 18974 | 1 | | Office of Naval Research<br>Arlington, VA 22217 | 1 | Naval Coastal Systems Center<br>Attn: Library<br>Panama City, FL 32401 | 1 | | Office of Chief of Naval<br>Operations<br>Washington, DC 20350 | 1 | Naval Research Laboratory<br>Attn: Library<br>Washington, DC 20390 | 1 | | Defense Technical Information<br>Center<br>Cameron Station<br>Alexandria, VA 22314 | 12 | Raytheon Company Submarine and Signal Division Attn: Mr. R. Lamp Mr. B. Dworkin P.O. Box 360 | 1<br>1 | | Naval Underwater Systems Center Attn: Library Code 321 (Mr. D. Harrington) Code 3212 (Mr. M. Woodside) | 1<br>1<br>1 | Portsmouth, RI 02871 Analysis and Technology Attn: Mr. H. Jarvis P.O. Box 220 North Stonington, CT 06359 | 1 | | New London, CT 06320 Naval Underwater Systems Center Attn: Library | 1 | Analysis and Technology<br>Attn: Mr. B. Keyes<br>Washington, DC 20362 | 1 | | Newport, RI Naval Ocean Systems Center Attn: Library San Diego, CA 92152 | 1 | Mandex<br>Underwater Systems Group<br>Attn: Mr. J. McQuitty<br>Rockville, MD 20852 | 1 | | Library of Congress Attn: Gift and Exchange Division Washington, DC 20540 | 4 | | | ## NSWC TR 85-212 # DISTRIBUTION (Cont.) | | Copies | |-----------------------|--------| | Internal Distribution | | | U201 (R. Stevenson) | 1 | | U21 (M. Coate) | 1 | | U21 (A. Delagrange) | 1 | | U21 (J. Gallagher) | 1 | | U21 (E. Hein) | 1 | | U21 (K. Miller) | 1 | | U21 (J. Price) | 1 | | U21 (M. Pruessner) | 1 | | U21 (D. Watts) | 1 | | U21 (L. Weeks) | 1 | | U21 (M. Williams) | 1 | | U22 (T. Ballard) | 1 | | U22 (W. Beatty) | 1 | | U22 (S. Bronstein) | 1 | | U22 (P. Clay) | 1 | | UO5 (R. Coffman) | 1 | | U14 (G. Gravett) | 1 | | U14 (C. Thompson) | 1 | | E231 | 9 | | E232 | 3 | SSSSE BYZOLOG BYZOLOG CONTRACT BYDYNY RECORDED RECORDED TO STORE SYSTEM BOXES OF LOGICAL BY というとなったと TECHNOLOGY STREET, WASHING BOUNDED TO THE