| AD-A1 | AD-A160 536<br>ACCUMULATION TYPE (U) CALIFORNIA UNIV SAN DIEGO LA<br>JOLLA DEPT OF ELECTRICAL ENGINEE L G MEINERS 1985 |  |   |  |      |  |  |  | 1.<br>NI | /1     | •7 |            |   |
|-------|------------------------------------------------------------------------------------------------------------------------|--|---|--|------|--|--|--|----------|--------|----|------------|---|
| UNCLH | 551F IEI                                                                                                               |  |   |  |      |  |  |  |          | 107 12 |    |            | ļ |
|       |                                                                                                                        |  |   |  |      |  |  |  |          |        |    |            |   |
|       |                                                                                                                        |  |   |  |      |  |  |  |          |        |    |            |   |
|       |                                                                                                                        |  |   |  | END  |  |  |  |          |        |    | J <b>İ</b> |   |
|       |                                                                                                                        |  |   |  | OTHC |  |  |  |          |        |    |            |   |
|       |                                                                                                                        |  |   |  |      |  |  |  |          |        |    |            |   |
|       |                                                                                                                        |  |   |  |      |  |  |  |          |        |    |            |   |
|       |                                                                                                                        |  | _ |  |      |  |  |  |          |        |    |            |   |



. .

MICROCOPY RESOLUTION TEST CHART NATIONAL BUREAU OF STANDARDS-1963-A The Effect of Bulk Traps on the InP Accumulation Type MISFET

L. G. Meiners

\_\_\_\_Department of Electrical Engineering and Computer Sciences

C-014

University of California, San Diego

La Jolla, CA 92093

Contract N00014-82-K-2032

785

# Abstract

202

E

3118

Calculations of the effect of bulk traps on the time dependence of the channel current in InP accumulation-type MISFET's are reported. It is shown that a uniform density of deep acceptors in the bulk material given rise to a decay in the channel current which decays approximately linearly as a function of the logarithm of time. If capture of the electrons is assumed to occur by a nonradiative multiphonon emission process, then the temperature dependence that is obtained agrees with experimental results.

1

This document has been approved for public release and sale; its distribution is unlimited.



Indium phosphide (InP) is an attractive material for the fabrication of metal-insulator-semiconductor (MIS) field-effect transistor (FET) because of its large saturated drift velocity for electrons and the favorable conditions present at its oxide-semiconductor interface. While efforts to construct MISFETs on gallium arsenide were unsuccessful due to the large interface state density on this material [1,2], progress has been much more rapid in the case of InP. Interface state densities between deposited layers of silicon dioxide (SiO<sub>2</sub>) and InP have been calculated to be as low as 2 x  $10^{11}$  cm<sup>-2</sup>eV<sup>-1</sup> based on capacitance-voltage measurements on MIS diodes<sup>[3,4,5]</sup>. A type of MISFET which has been labeled the accumulation-type device has been realized on  $Inp^{[6]}$ . Construction of this device begins with the formation of two heavily doped  $(n^{+})$  ohmic contacts for the source and drain regions on a wafer of semiinsulating (SI) InP. The wafer is then coated with a thin insulating layer. overlapping gate electrodes are evaporated on top of the insulator and windows are etched through the insulator for connection to the source-drain electrodes. A cross-sectional view of the device is shown in Fig. 1. This device was originally proposed and fabricated because the reduced capacitance between the conducting channel and the substrate was expected to lead to a better high frequency response than similar devices constructed on p-type substrate material. Indeed, this was found to be the case.

A remaining problem to be solved before the device is perfected is a long-term drift in the drain current that is observed when a constant voltage is applied between the gate and source electrodes<sup>[7,8]</sup>. Several models have been proposed which attempt to explain the origin of the drift by tunneling currents between states in the insulator and the conduction band of the semi-conductor<sup>[9,10,11]</sup>. I feel that these models have serious shortcomings and

# Abstract

The enclosed reports represent work performed at UCSD on Contract NO0014-82-K-2032 entitled "Surface and Interfacial Properties of InP<sup>A</sup> and provides a full account of the results obtained during the contract period: May 1, 1984 through April 31, 1985. The paper "Space charge-limited currents and trapping in semi-insulating InP<sup>H'</sup> has now been published in Electron. Device Letters, volume <u>EDL-6</u>, page 356 (1985). The manuscript "Effect of bulk traps on the InP accumulation type MISFET<sup>®</sup> will be presented as an invited talk at the fall meeting of the Electrochemical Society in Las Vegas, October 14-17 and will be published in the Journal of the Electrochemical Society. that although they give substantially correct mathematical expressions for the current drift they have errors in their formulation. This is further discussed in the paper.

A first order model for the I-V behavior of the accumulation-type transistor based on the gradual channel approximation has been formulated by Wieder<sup>[12]</sup>. His model assumed that the substrate (the SI InP) could be treated as an ideal insulator.

In this paper I present calculations for the time-dependent behavior of the accumulation-type transistor which take into account the fact that the conducting channel of the device is on the surface of a semiconductor which contains both shallow donors (due to native defects) and deep acceptors (introduced by iron doping). The time dependence of the device is calculated by assuming that the capture and emission of electrons by the bulk impurity states is governed by a Shockley-Read type of recombination process. Poisson's equation has been solved numerically to obtain the time development.

### Background

The key features which must be explained by any proposed model for drift of the channel current in the accumulation-type transistor are illustrated in data published by Lile, et al.<sup>[7]</sup> which are reproduced in Fig. 2. The channel current decays linearly as a function of the logarithm of time and the capture process "freezes out" at low temperature. Clearly a tunneling process as decribed by Heiman and Warfield<sup>[13]</sup> cannot explain such data since there would be no temperature dependence if electrons were to tunnel from conduction band states to oxide trap levels at the same energy.

One of the proposed models for explaining the current drift in the accumulation-type transistor as presented by Goodnick, et al.<sup>[9]</sup> is attractive

because it is based on physical evidence that the interface of InP coated with deposited SiO<sub>2</sub> consists of multiple layers as shown in Fig. 3a. They proposed that the layer immediately adjacent to the InP consists of a relatively large bandgap material  $(InPO_A)$  which is covered with a lower bandgap material  $(In_2O_3)$  which in turn is covered with SiO<sub>2</sub>. When a positive voltage is applied to the gate of the device to form the conducting channel in the SI InP, they proposed that a thermally-assisted tunneling current flows from the semiconductor to states in the  $In_2O_3$ . Their solution for the channel current  $(I_d)$  as a function of time gives a linear dependence of  $I_d$  on log t. The temperature dependence is obtained in their model from the experimentally measured conduction band offset between the InP and the  $In_2O_3$ . Wager et al.<sup>[14]</sup> concluded from photoemission (XPS, UPS) and electron-loss spectroscopy (ELS) measurements of deposited  $SiO_2$  layers on InP that the conduction band minimum in the native oxide  $In_2O_3$  is 0.1 to 0.2 eV higher than in InP. In the Goodnick, et al. thermally-assisted tunneling model, the electrons can tunnel from the InP to the  $In_2O_3$  only if their kinetic energy is greater than the energy barrier step from the InP to the  $In_2O_3$ . As the temperature is reduced fewar electrons are able to surmount this barrier and the drift effect decreases. However, this model fails to take into account the fact that with a positive voltage on the gate electrode there will be a voltage drop across the  $InPO_4$  layer and a lowering of the conduction band of the  $In_2O_3$  as shown in Fig. 3b. Once the conduction band of the  $In_2O_3$  is below the conduction band of the InP all the temperature dependence of the  $I_d$  vs. t curves would disappear. For a 40 Å layer of  $InPO_4$  as assumed in their calculation this requires a gate voltage of  $V_g = .2(d_{Si0_2} + d_{InPO_4})/d_{InPO_4} = 5.2$  volts. In this very rough estimate,  $d_i$  represents the thickness of the InPO<sub>4</sub> and SiO<sub>2</sub> layers, the dielectric constants of the two layers have been assumed equal, and the amount of conduction

band offset has been assumed to be, as an upper limit, 0.2 v. The temperature dependence of the drift current should then disappear for gate voltages larger than about 5 v. This is contrary to the experimental evidence. At low temperature the current drift disappears for all values of gate voltage. One could attempt to salvage this model by reducing the thickness of the  $InPO_4$  layer so as to minimize the voltage drop across it. However, this would at the same time eliminate the tunneling barrier and eliminate the log t dependence of  $I_d$ . Alternatively, one could assume a lower resistivity of the  $InPO_4$  layer so that the voltage drop across it would be less, but this would again eliminate the tunneling behavior needed to get the proper time dependence.

Okamura and Kobayashi<sup>[10]</sup> have proposed that the current drift in the accumulation type device can be explained by thermally-assisted tunneling from the conduction band of the InP into a pair of electron trap levels in the insulator. The energy band diagram relevant to their scheme is shown in Fig. 4. They base their calculation on a model originally proposed by Koelmans and DeGraaff<sup>[15]</sup>. This model begins by assuming that the charge flow into the oxide trap can be represented by a Shockley-Read<sup>[16]</sup> type of recombination rate equation, viz:

$$\frac{dn_{tr}}{dt} = S(x) \overline{v} [n_s (N_{tr} - n_{tr}) - n_1 n_{tr}] \qquad (1)$$

where  $n_s$  is the electron concentration at the interface,  $n_{tr}$  is the density of filled traps,  $\overline{v}$  is the average thermal velocity of the electrons and  $N_{tr}$  is the total trap density. The quantity  $n_1$ , is given by the equation

$$n_1 = N_c e^{-(E_{cs} - E(x))/kT}$$
 (2)

where  $N_C$  is the effective density of states for the conduction band, k is Boltzmann's constant, T is the absolute temperature, and  $E_{CS}$  and E(x) are energies defined in Fig. 4. This particular value of  $n_1$  must be used if the principle of detailed balance is to be maintained. That is, at thermal equilibrium

$$\frac{dn_{tr}}{dt} = 0$$
 (3)

which then implies that

$$n_1 = \frac{n_s (N_{tr} - n_{tr})}{n_{tr}}$$
 (4)

Since

$$n_{s} = N_{c} e^{(E_{cs})/kT}$$
(5)

and

$$\frac{N_{tr} - n_{tr}}{n_{tr}} = e^{E(x)/kT}$$
(6)

analagous to the equation for the ratio of ionized donors to unionized donors for an impurity state in a semiconductor<sup>[17]</sup>, one is forced to choose Eq. (2) to represent  $n_1$  in order to satisfy the detailed balance requirement. The tunneling current is modeled by assuming that the charge flow into the oxide traps can be accounted for by a capture cross section which is an exponential function of distance into the oxide, i.e.

$$S(x) = S_0 e^{-ax}$$
 (7)

where 1/a represents a tunneling length. In this picture the probability that an electron at the surface will tunnel into an oxide trap is represented by the product of the electron density at the surface, the thermal velocity, the number of empty traps at distance x into the oxide, and the distance-dependent 
$$N_{e}(t) = \frac{N_{tr}}{a} \ln (t/t_{o})$$
 (8)

where  $t_0$  is a constant. The original model as formulated by Koelmans and DeGraaff gives no temperature dependence to the tunneling current.

The modification to this model as proposed by Okamura and Kobayashi includes a trap level in the oxide which is placed above the conduction band of the InP by an energy  $(E_s^{(2)} - E_{cs})$ . They reasoned that only the more energetic conduction band electrons would be able to be captured by these traps and that the capture rate would be reduced by a factor  $e^{-(E_s(2) - E_{cs})/kT}$ . If the Shockley-Read equation is solved using their capture cross section, then the charge trapped by this level is given by

$$N_{e} = \frac{N_{tr}^{(2)} - E_{s}^{(2)} / kT}{a^{(2)} e} \ln(t/t_{o}).$$
(9)

DTI

However, their derivation neglects the constraint that detailed balance imposes on the formulation of the Shockley-Read rate equation. If the rate equation is required to satisfy the requirement that

$$\frac{\ln (2)}{dt} = 0 \tag{10}$$

at thermal equilibrium then the term  $n_1^{(2)}$  in the emission rate expression must be changed to

$$n_{1}^{(2)} = N_{c} e^{-(E_{s}^{(2)} - E_{cs})/kT} e^{-(E_{cs} - E_{(x)})/kT}$$

$$= N_{c} e^{-(E_{s}^{(2)} - E_{(x)})/kT}.$$
(11)

This is mathematically equivalent to assuming a smaller capture cross section for the trap. When the rate equation is solved with this reformulation there is again no temperature dependence of the trapped charge density. This is consistent with the paper of Koelmans and DeGraaff<sup>[15]</sup> since they formulated their model assuming that the trap level was placed at an arbitrary position in the forbidden energy gap and obtain the generalized result, that the trapping of electrons in the oxide is not temperature dependent. The question of whether or not one is justified in neglecting the detailed balance requirement will be addressed later in the paper.

Yamaguchi, <u>et al.<sup>[11]</sup></u> have calculated the tunneling current into the oxide using a model similar to the original Koelmans and DeGraff model. Although they employ a different calculation scheme, their model like the Koelmans and DeGraff model contains no element for predicting the experimentally observed temperature dependence of the drift current.

Given the problems that have been encountered in devising a model which simultaneously gives the correct time and temperature of the drift current in the accumulation-type transistor when the charge trapping mechanism is placed in the insulator, it is interesting to consider an alternate approach which places the charge trapping mechanism in the semiconductor. How do we know that the charge is being trapped in the insulator? The answer is that we don't. The extant published data do not rule out the possibility that the charge trapping may occur in the semiconductor. The next point to consider is that the accumulation-type device has as its basis an electric field induced

layer of electrons on the surface of an InP SI crystal. The InP substrate material has a background concentration of unintentionally introduced hydrogenic donors which are located 7 to 10 meV below the conduction band minimum (E<sub>c</sub>) [18] and have a density which is of the order of  $2 \times 10^{15}$  cm<sup>-3</sup>. In the near surface region, phosphorus vacancies may also exist. These are thought to give rise to an energy level 0.1 eV below  $E_c$  [19]. In these calculations  $E_d$  was placed 0.1 eV below  $E_c$  although the results were not particularly sensitive to the value used for this parameter. The origin of these native donors is at the present time unknown. During the growth of the crystal, iron is added to the melt to produce deep compensating acceptors which are located approximately 0.68 eV above the valence band maximum (E,). As long as the deep acceptor density is greater than the background concentration of native donors, the material will be semi-insulating. As the present time, commercially available SI InP is not sold with clearly specified upper limits to the amount of iron which may be present. Consider now Fig. 5 which illustrates the energy band diagram of an SI InP substrate biased such that the surface is accumulated. If the material is fully compensated and the bands are flat, then at thermal equilibrium nearly all the donors  $(N_{di} = N_d)$ 

will be ionized but only a fraction  $(N_{ai} \approx N_d)$  of the acceptors will be ionized. The ionized donor density will be given by

$$N_{di} = \frac{N_d}{(E_F - E_d)/kT}$$
 (12)  
1 + g\_d e

the ionized acceptor density will be given by

$$N_{ai} = \frac{N_{a}}{\frac{(E_{a} - E_{F})/kT}{1 + 1/g_{a} e}}$$
(13)

the electron density will be given by

$$n = N_{c} e^{-(E_{c} - E_{F})/kT}$$
 (14)

and the hole density will be given by

$$P = N_v e^{-(E_F - E_v)/kT}$$
 (15)

In these equations  $g_{d,a}$  represents the degeneracy of states for donors and acceptors respectively,  $E_F$  represents the position of the Fermi level with respect to  $E_v$  in the neutral bulk material,  $E_{d,a}$  represents the energy of the donor and acceptor levels respectively as measured with respect to  $E_v$ ,  $N_c$  represents the effective density of states at  $E = E_c$  for electrons and  $N_v$  represents the effective density of states at  $E = E_v$  for the holes. The position of the Fermi level can be readily calculated by numerically solving the equation

$$\rho = -n + p + N_{di} - N_{ai} = 0.$$
 (16)

for  $E_F$  and using equations 12, 13, 14 and 15 to solve for the desired quantities. If  $N_a$  is greater than several times  $N_d$  and  $E_d$  is greater than  $E_v$ by several kT, then to a good approximation

 $E_{F} = E_{A} - \frac{kT}{q} \ln \frac{2(N_{a} - N_{d})}{N_{d}}$  (17)

When a positive voltage is applied to the gate electrode of an MOS device on SI InP, the energy bands will bend downward as shown in Fig. 5. Notice that acceptor states near the surface that were formerly above the Fermi level are now pushed downward by electric field. As this happens electrons will fill the empty acceptor states causing them to be completely ionized in the near surface region. If the gate voltage is held constant, then the electric field which now terminates on the additionally ionized acceptors will clearly cause a reduction in the mobile channel charge. This process would lead to a reduction of the channel current of an FET over time and could easily be mistaken for interfacial charging. The remainder of this paper presents numerical calculations of the time dependence of this drift effect under various conditions.

# Theory

The first step in the formulation of this model is the assumption that  $n^+$  ohmic contacts are present on the surface of the semiconductor and that the gate electrode partially overlaps these contacts. This is the typical state of affairs for the accumulation-type MISFET. This assumption is essential from a physical standpoint because the  $n^+$  contact provides for easy transfer of electrons in and out of conduction band states and is essential for the formulation of the model because it permits the electron density to be described by an equilibrium Fermi level. The generation recombination processes were assumed to be characterized by the Shockley-Read rate equations<sup>[16]</sup>.

$$\frac{dN_{di}(x)}{dt} = C_{d}[-N_{di}(x)n_{b}e^{q\psi/kT} + \frac{N_{c}}{2}e^{(E_{d} - E_{c})/kT}(N_{d} - N_{di}(x))]$$
(18)

and

$$\frac{dN_{ai}(x)}{dt} = C_a[(N_a - N_{ai}(x))n_b e^{q\psi/kT} - \frac{N_c}{2}e^{(E_a - E_c)/kT} N_{ai}(x)]$$
(19)

where  $C_d$  and  $C_a$  represent capture coefficients given by  $\bar{v}\sigma_d$  and  $\bar{v}\sigma_a$ respectively,  $n_b$  represents the electron density in the bulk material,  $\psi$  is the static potential and  $\sigma_d$  and  $\sigma_a$  represents the capture cross sections for the donors and acceptors respectively. Both the donor and acceptor impurity states were assumed to be doubly degenerate. The boundary conditions were as follows: it is assumed that the fixed interfacial charge is equal to zero and that the work function difference between the metal and the semiconductor is equal to zero. A gate voltage  $V_g = 0$  is applied for t<0 and a fixed positive gate voltage is applied for t > -0. With these boundary conditions

$$N_{di}(x)\Big|_{t=0} \approx N_d \text{ and } N_{ai}(x)\Big|_{t=0} \approx N_d.$$
 (20)

The value of the surface potential at  $t = 0^+$  was obtained by solving the equation

$$V_{g} = \Psi_{s} + \frac{Q_{s} + Q_{ss}}{C_{ox}} = \Psi_{s} + \frac{\varepsilon_{s}E_{s}}{C_{ox}} + \frac{Q_{ss}}{C_{ox}}$$
(21)

where  $Q_s$  and  $E_s$  are respectively the total charge on the semiconductor and the surface electric field,  $Q_{ss}$  is the charge in surface states and  $C_{ox}$  is the oxide capacitance per unit area. For the calculated results presented herein it has been assumed that  $Q_{ss} = 0$ . The effect of a non-zero threshold voltage  $(V_{th})$  can be obtained in this model by assuming a non-zero fixed value of  $Q_{ss}$ . The boundary condition  $V_g = \text{constant}$  would then be replaced with the boundary condition  $V_g = \text{constant}$ . At  $t = 0^+$  the ionized donor and acceptor densities were assumed not to have changed from their values for t < 0. The equation for the surface electric field as shown below<sup>[20]</sup>

$$E = -\frac{d\psi}{dx} = \left(\frac{2kT}{\epsilon}\right)^{1/2} \left[n_{b}\left(e^{q\psi/kT} - 1\right)\right]$$

$$+ N_{d} \ln \left[ \frac{2 + e}{2 + e} \left( \frac{E_{c} - E_{d} - E_{f}}{2 + e} \right) \right]$$

+ N<sub>a</sub>ln [ 
$$\frac{2 + e}{(E_f - E_a - E_v + q\psi)/kT}$$
] + p<sub>b</sub>(e - q\u00c0/kT - 1)] (22)  
2 + e

reduces to

$$E = -\frac{d\psi}{dx} \approx \left(\frac{2kT n_b}{\epsilon_s}\right) e^{q\psi/2kT}$$
(23)

for  $q\psi >> kT$ ;  $p_b$ ,  $n_b << N_a$ ,  $N_d$ , and  $N_{di} \approx N_{ai}$ .

The charge density distribution at  $t = 0^+$  can be obtained explicitly by simultaneously solving Eqs. 21 and 23. Similarly the charge density distribution at  $t = \infty$  can be obtained by simultaneously solving Eqs. 21 and 22. A graphical solution of these equations is indicated in Figs. 6 and 7. The  $E_s$  vs  $\Psi_s$  curves at  $t = 0^+$  and  $t = \infty$  were calculated for specific donor and acceptor impurity densities. The intersection of these curves with a particular curve of constant  $V_g$  as formulated by Eq. 21 represents a particular solution. The area between the  $E_s$  vs  $\Psi_s$  curves at  $t = 0^+$  and  $t = \infty$ represents the field of possible solutions for the time dependent problem. The decrease in the conducting channel carrier density can be obtained by noting the solution for  $\Psi_s$  as indicated in Figs. 6 and 7. At  $t = 0^+$  the total charge due to conduction band electrons is given to a good approximation by

$$Q_n \approx \varepsilon_s E_s \approx (2kT \varepsilon_s n_b)^{1/2} e^{q \psi_s / 2kT}$$
 (24)

At  $t = \infty$  the mobile electron charge can be obtained by numerically integrating the equation

$$Q_n = q \int_0^{\infty} n(x) dx$$
 (25)

or its equivalent

$$Q_{n} = q \int_{\psi_{s}}^{0} \frac{n_{b} e^{q\psi/kT} d\psi}{(d\psi/dx)}$$
(26)

where d $\psi$  /dx is given by Eq. 22 and  $\psi_{c}$  is obtained from from Figs. 6 or 7. Although Fig. 6 seemingly indicates that the solutions differ very little for large V<sub>q</sub>, this is not quite the case. The solutions for  $\psi_s$  do differ by a small amount but since the mobile electron density depends exponentially on  $\Psi_{c}$ , the difference in electron density can be large. The reduction in channel current for a range of acceptor concentrations is indicated in Fig. 8. It is instructive to consider calculated plots of the surface potential and electric field in Fig. 9 as a function of distance into the crystal. An unobvious point is that the electric field penetrates an extremely large distance (w  $\approx$  2mm) into the material when the gate voltage is initially applied. This is due to the fact that initially only a small fraction of the acceptors are ionized and there are few charged centers for the electric field lines to terminate on. If a small geometry FET were being considered, the entire surrounding area of the FET would be affected by the field. Only after the deep acceptor levels near the surface have filled with electrons does the accumulation layer width shrink to device dimensions. The calculations presented here being one-dimensional in nature do not take into account such two dimensional geometry effects since the InP crystal has been assumed to be semi-infinite.

Solution of the time dependence of this problem begins by evaluating Eq. 22 at  $\psi = \psi_s$ , inserting this into Eq. 21 and solving the result iteratively using Newton's method to obtain  $\psi_s$ . The variation of  $\psi$  with position at t = 0<sup>+</sup> was obtained by integrating Eq. 23

$$\int_{0}^{x} dx = -\left(\frac{\varepsilon_{s}}{2kTn_{b}}\right)^{1/2} \int_{\psi}^{\psi(x)} e^{-q\psi kT} d\psi, \qquad (27)$$

which yields

$$x = \left(\frac{2\varepsilon_{s}kT}{n_{b}q^{2}}\right)^{2} \left(e^{-q\psi(x)/2kT} - e^{-q\psi_{s}/2kT}\right)$$
(28)

which can be solved for  $\psi(x)$  to give

$$\psi(x) = -\frac{2kT}{q} \ln[e^{-q^{\psi}s/2kT} + (\frac{n_{b}q}{2\epsilon_{s}kT})x].$$
 (29)

The carrier density at  $t = 0^+$  is then obtained by inserting Eq. 29 into

$$n(x) = n_b e^{q\psi(x)/kT}$$
. (30)

The above equations were used to solve for the values of  $\psi(x)$  and n(x) on an array of points  $x_i$  with a variable spacing selected with the algorithm  $x_0 = 0$ ,  $x_1 = 10^{-10}$  m,  $\Delta x_1 = 10^{-10}$  m,  $x_{i+1} = x_i + \Delta x$ ;  $\Delta x_{i+1} = \Delta x$ ; if  $n(x_{i+1}) > 1.1n(x_i)$  and  $\Delta x_{i+1} = 1.1\Delta x$ ; if  $n(x_{i+1}) < 1.1 n(x)$ . The variable spacing is required in order to have closely spaced points near the surface where the carrier density drops rapidly and widely spaced points in the interior where the carrier density drops slowly.

Given initial values for n(x),  $N_{di}(x)$  and  $N_{ai}(x)$ , the time development of the trapped charge was approximated by using Eqs. 18 and 19 to obtain

$$N_{di}(x,t+\delta t) \simeq N_{di}(x,t) + \frac{dN_{di}(x,t)}{dt} \delta t$$
 (31)

and

$$N_{ai}(x,t + \delta t) \simeq N_{ai}(x,t) + \frac{dN_{ai}(x,t)}{dt} \delta t.$$
 (32)

With these new values of ionized impurity density Poisson's equation

$$\frac{d^2 \psi}{dx} = -\rho/\varepsilon_s$$
 (33)

can be solved numerically using a fourth-order Runge-Kutta method<sup>[21]</sup> given that the charge density is

$$\rho = q(-n + N_{di}(x,t + \delta t) - N_{ai}(x,t + \delta t))$$
(34)

where

$$n = n_{B} e^{q\psi(x)/kT}.$$
 (35)

The second-order differential equation can be reduced to the pair of coupled first-order equations given by

$$\frac{dE}{dx} = \rho/\varepsilon_{s}$$
 (36)

and

$$\frac{\mathrm{d}\Psi}{\mathrm{d}x} = - \mathrm{E}.$$
 (37)

In the solution of Eq. 32 for a new value of time, say  $t = t + \delta t$ , the first trial value of  $\Psi_s(t + \delta t)$  was set to  $\Psi_s(t)$ . This value of  $\Psi_s$  was used in Eq. 20 to solve for the trial value of  $E_s(t + \delta t)$ . These starting values of  $\Psi_s$  and  $E_s$  were used in the Runge-Kutta procedure to solve for  $\Psi(x,t + \delta t)$  and  $E(x,t + \delta t)$  from the surface inwards. If  $\Psi(x,t + \delta t)$  and  $E(x,t + \delta t)$  reached zero simultaneously then  $\Psi_s$  and  $E_s$  represent a solution. If  $\Psi(x,t + \delta t)$ reached zero before  $E(x,t + \delta t)$ , then  $\Psi_s$  was too small and if  $E(x,t + \delta t)$ reached zero before  $\Psi(x,t + \delta t)$  then  $\Psi_s$  was too large. A new value of  $\Psi_s$  was chosen that was known to lie between values of  $\Psi_s$  that had been calculated to be either too large or too small and the process was repeated until a solution was obtained.

Calculated results for the charge in conduction band states  $(N_s)$  as a function of time are shown in Fig. 10. The charge is nearly constant for very short times and then exhibits a decay which is nearly linear in log t. The time dependence of the calculated results is very similar to the data presented by Yamaguchi, et al<sup>[8]</sup> and by Lile, et al.<sup>[7]</sup> However, the temperature dependence is not as strong as observed in the measurements by Taylor, et al. The temperature dependence in the model just described is due to the reduction in the Debye length

$$L_{D} = \begin{bmatrix} \frac{2kT\varepsilon}{s} & \frac{1}{2} \\ \frac{1}{q} & n_{B} \end{bmatrix}$$
(38)

as the temperature is lowered. At low temperature the electrons crowd closer together at the surface and the electron density in the far surface region is reduced. This has the effect of reducing the magnitude of the terms due to electron capture in Eqs. 17 and 18. In order for a model based on trapping by bulk impurities to give the temperature dependence observed experimentally, it is necessary to introduce an energy barrier for electron capture. Clearly a model based on Fig. 5 cannot give the required temperature dependence. In this simplest formulation, the capture rate of electrons is given, for example, by

$$R_{e} = \overline{v}\sigma nN_{an}$$
(39)

which is mathematically equivalent to a statement that all that is required for an electron and a neutral acceptor to recombine is that they be in sufficiently close proximity to each other.

A model for nonradiative transitions in a crystal which can perhaps explain the observed behavior on SI InP was first proposed by Huang and Rhys<sup>[22]</sup> and expanded on by Kubo and Toyozawa<sup>[23]</sup> and by Rickayzen<sup>[24]</sup>. In this model it is assumed that the capture of an electron by a deep level impurity is accompanied by a local relaxation of the crystal lattice. In Fig. 11 the upper curve represents the total potential energy of the lattice plus free electron as a function of a generalized lattice coordinate Q. The curve represents schematically a hyper surface in 4-space. The lower curve represents the total potential energy of the lattice plus that of a trapped electron. The minima of the two curves are displaced due to the lattice relaxation which occurs when the electron is trapped. There are two processes by which an electron can transfer from the free to the trapped state. Classically it can undergo a transition if the lattice vibrations are large enough to cause the energy to cross point C on the upper curve. Since the system could be in either state and have the same value of energy and lattice coordinate there is finite probability that the electron will transfer from the free to the bound state. The activation energy for this process will be E. At low temperature when the transition probability via this path becomes small, the relative probability of direct tunneling from state Q" to A' and the subsequent emission of one or more phonons becomes larger. At T = 0 the optical transition energy would be  $E_{n}$ . The thermal activation energy for transition from the bound to free state is indicated by  $E_T$ . The applicability of this model for interpreting measurements on GaAs and GaSb has been discussed by Henry and Lang<sup>[25]</sup>.

Seemingly an immediate consequence of proposing this model for the electron trap is that one is forced to abandon the concept that the principle of detailed balance will determine the relationship between the capture and

emission rates at steady state with no electric field applied. I hesitate to use the phrase thermal equilibrium to describe this condition because it seems as if this type of trap would not be in thermal equilibrium with the conduction band electrons. The relative magnitudes of the capture and emission coefficients would determine the density of occupied traps at steady state and the ratio of filled traps to the total number of traps can be used to define a quasi-Fermi level for the electrons in the traps. That this result would be the case can be argued by imagining that the energy  $E_0$  of the trap is increased as  $E_I$  is held constant. The capture rate would then decrease while the emission rate remained constant and the density of occupied traps would decrease. Since the Fermi energy for the electrons in conduction band states would be independent of the details of the trap configuration, seemingly the only way out is to describe the trap by a different quasi-Fermi level even in the steady state condition. The rate equation describing the dynamic behavior of this trap then becomes

$$\frac{dN_{ai}(x)}{dt} = C_{a} e^{-Eo/kT} (N_{a} - N_{ai}(x)) n_{b} e^{q\psi/kT} - e_{a}N_{c} e^{-E_{I}/kT} N_{ai}(x)$$
(40)

where the functional form of the emission rate as proposed by Kubo[26] has been employed.

The calculation of the time dependence of the channel current for the accumulation MISFET was repeated using Eq. 35 for the dynamics of the electron capture by the deep acceptors and Eq. 17 for the capture dynamics of the shallow donors. For comparison the data of Lile, <u>et al.</u><sup>[7]</sup> are presented with the results as calculated above in Fig. 12. The essential features of the data seem to be adequately represented by this model.

The 300 % current drift behavior of the accumulation MISFET was calculated using the above model for a series of different deep acceptor concentrations as shown in Fig. 13. As can be observed from this figure the maximum permissible acceptor concentration for current drift which does not exceed 5% of the initial current value is about  $2x10^{15}$  cm<sup>-3</sup>.

#### Conclusion

The crucial question which can only be answered by further experimental work concerns the amount of time required for the deep acceptor levels to come to equilibrium after the application of a gate pulse. If the process occurs in less than a nanosecond then the filling of deep levels by electrons is clearly not causing the drift in channel current that has been observed. On the other hand if the process takes several days (not very plausible) it is also not of much technological interest. Only if the capture cross sections are such as to make the effect observable over a time interval from about  $10^{-8}$ to 10<sup>4</sup> sec will the effect be important to circuit designers. In the present calculations the capture cross section has been treated as a curve fitting parameter - no independent measurements of capture cross sections for these deep levels are available. It is clearly important to obtain such data. The values of the impurity capture cross sections used in these calculations are considerably smaller than those quoted by Henry and  $Lang^{[25]}$  for GaAs and GaSb. Until we have such data for InP, it will be difficult to determine if the values used for the present calculations are realistic or not.

The alert reader will have noted that early in the paper I made the point that the calculations of Okamura and Kobayashi give the correct temperature dependence of the current drift only if they neglect the principle of detailed balance in their formulation of the rate equation to describe the capture and

emission of electrons from traps in the oxide. Then at a later stage I have invoked essentially the same mathematical formalism to describe the capture of electrons by deep levels in the semiconductor through a multiphonon emission process. How do we know where the charge trapping is occurring? Is it in the insulator or in the semiconductor? Given the available data the possibility of drift due to traps in the oxide cannot be eliminated, however, it can be argued that at least some of the observed drift is due to traps in the semiconductor. At very low temperatures  $(77 \, ^{\circ}\text{K})$  we see no drift-on any time scale. If the semiconductor traps were charging too rapidly to be observed at 300 °K, we should at least see some evidence of their existence as the sample is cooled. Instead we see nothing - no drift. The calculations presented in this paper have shown that for deep acceptor densities in the range of  $10^{10}$  $cm^{-3}$  (a lower limit for the current materials technology) the effects of deep level charging are easily observable. Therefore at least some of the charging effects that are seen from 77 °K upward must be due to charging of states in the semiconductor.

In the present calculations only the effects of uniform impurity densities have been considered. If greater densities of deep levels are caused near the interface due to processing induced damage then even stronger effects would result than those predicted from estimates of the bulk iron density. Such results would also be observed if the processing were to induce the pile-up of iron near the surface.

Obviously a need exists for those people working on InP devices to begin to carefully evaluate the acceptor and donor densities in semi-insulating starting material before trying to draw conclusions on the efficacy of various surface preparation and insulator growth procedures in producing improved InP accumulation-type transistors. Such measurements are at the moment time

consuming and tedious and vendors of InP cannot be relied upon to provide such information. However, there seems to be no alternative if we are to make further progress in developing this device.

# Acknowledgments

I wish to express my gratitude for financial support for this work from the Naval Research Laboratory under grant #N00014-82-K-2032. I also wish to thank H. H. Wieder for several useful suggestions during this effort.

# References

| 1.  | L. G. Meiners, <u>J. Vac. Sci. Technol. 15</u> , 1402(1978).                   |
|-----|--------------------------------------------------------------------------------|
| 2.  | G. Weimann, Thin Solid Films 56, 173(1979).                                    |
| 3.  | L. G. Meiners, J. Vac. Sci. Technol. 19, 373(1981).                            |
| 4.  | D. L. Lile and D. A. Collins, Thin Solid Films 56, 225(1979).                  |
| 5.  | K. P. Pande and D. Gubierrez, Appl. Phys. Lett. 46, 416(1385).                 |
| 6.  | L. G. Meiners, D. L. Lile and D. A. Collins, Electron. Lett.                   |
|     | <u>15,</u> 578(1979).                                                          |
| 7.  | D. L. Lile, M. Taylor and L. Meiners, Japan. J. Appl. Phys. 22,                |
|     | 389(1982).                                                                     |
| 8.  | D. L. Lile and M. J. Taylor, <u>J. Appl. Phys. 54</u> , 260(1983).             |
| 9.  | S. M. Goodnick, T. Hwang and C. W. Wilmsen, Appl. Phys. Lett.                  |
| 10. | M. Okamura and T. Kobayashi, Japan. J. Appl. Phys. 19, 2143(1980).             |
| 11. | E. Yamaguchi, M. Minakata and Y. Furukawa, <u>apan. J. Appl. Phys.</u>         |
|     | <u>23,</u> L49(1984).                                                          |
| 12. | H. H. Wieder, IEEE Electron Device Lett. EDL-4, 108(1983).                     |
| 13. | F. P. Heiman and G. Warfield, Trans. Electron. Devices, ED-12, 167(1965).      |
| 14. | J. F. Nager. K. Geib, C. W. Wilmsen and L. L. Kazmerski, J. Vac. Sci.          |
|     | <u>Technol., B1</u> , 778(1983).                                               |
| 15. | H. Koelmans and H. C. DeGraaff, Solid-State Electron. 10, 497(1967).           |
| 16. | W. Shockley and W. T. Read, Phys. Rev. 87, 835(1952).                          |
| 17. | J. S. Blakemore, <u>Semiconductor Statistics</u> , p. 118, Pergamon Press, New |
|     | York, 1962.                                                                    |
| 18. | E.W. Williams, W. Elder, M.G. Astles, M. Webb, J.B. Mullin, B. Straughan,      |
|     | and P.J. Tufton, J. Electrochem. Soc. 120, 1741(1973).                         |

ľ

-

R. Schachter, D.J. Olego, J.A. Baumann, L.A. Bunz, P.M. Raccah, and W.E. Spicer, Apply. Phys. Lett. 47, 272.(1985).

20. R. Siewatz and M. Green, J. Appl. Phys. 29, 1034(1958).

- 21. S. D. Conte and C. deBoor, <u>Elementary Numerical Analysis</u>: <u>An Algorithmic</u> approach, p. 365, McGraw Hill, New York, 1972.
- 22. K. Huang and A. Rhys, Proc. R. Soc., London A204, 406(1951).
- 23. R. Kubo and Y. Toyozawa, Prog. Theor. Phys. 13, 160(1955).
- 24. G. Rickayzen, Proc. R. Soc., London A204, 480(1957).
- 25. C.V. Henry and D.V. Lang, Phys. Rev. B 15, 989(1977).
- 26. R. Kubo, Phys. Rev. 86, 929(1952).

# Figure Captions

Figure 1. Cross sectional view of accumulation-type MISFET on InP.

- Figure 2. Channel current as a function of time for an accumulation-type MISFET on InP, after Lile, et al.<sup>[7]</sup> Channel length 4  $\mu$ m, channel width 400  $\mu$ m, oxide thickness 100 nm, gate voltage 4 v, drain voltage 2 v.
- Figure 3a. Energy band diagram for the native oxide on InP as proposed by Goodnick, et al.<sup>[9]</sup> with gate voltage equal to zero.
- Figure 3b. Energy band diagram for the native oxides on InP with a positive gate voltage.
- Figure 4. Energy band diagram for the tunneling model proposed by Okamura and Kobayashi<sup>[10]</sup>
- Figure 5. Energy band diagram for an accumulated surface on semiinsulating InP.
- Figure 6. Surface electric field vs. surface potential at t = 0 and  $t = \infty$ for InP with N<sub>a</sub> = 5x10 cm<sup>-3</sup>, N<sub>d</sub> = 1x10<sup>16</sup> cm<sup>-3</sup> and T = 300 %. The dashed lines represent the boundary condition,

 $V_g = \Psi_s + \varepsilon_s E_s / C_{ox}$  = constant, for various values of the gate voltage,  $V_g$ . As time increases from t = 0 the solution for the system will move along a line of constant gate voltage from the curve representing the initial state to the curve representing the final state.

- Figure 7. Surface electric field vs. surface potential at t = 0 and t =  $\infty$ for InP with N<sub>a</sub> = 5x10<sup>[17</sup> cm<sup>-3</sup>, N<sub>d</sub> = 1x10<sup>16</sup>, and T = 300 °K.
- Figure 8. Plots of electric field and surface potential vs. distance from the semiconductor surface at t = 0 and t =  $\infty$ . N<sub>d</sub> is  $1 \times 10^{15}$  cm<sup>-3</sup>, N<sub>a</sub> is  $5 \times 10^{16}$  cm<sup>-3</sup>, and T is  $300^{\circ}$ K.

- Figure 9. Dependence of initial and first values of the charge in the conducting channel of an accumulation-type MISFET on the deep acceptor doping. The dashed lines represent initial values and the solid lines represent final values. The dielectric thickness is 100 nm, the relative dielectric constant is 4, N<sub>d</sub> is 10<sup>15</sup> cm<sup>-3</sup> and T is 300 °K.
- Figure 10. Time dependence of the channel current for an accumulation-type MISFET assuming a Shockley-Read type of rate equation.  $V_g$  is 4 v, the dielectric thickness is 100 nm, the relative dielectric constant is 4,  $\sigma_n$  (donor states) is 1.25x10<sup>-26</sup> cm<sup>2</sup> and  $\sigma_p$  (acceptor states) is 1.25x10<sup>-26</sup> cm<sup>2</sup>.
- Figure 11. Configuration coordinate diagram for a deep level trap. The energy (U) of the total system of the lattice plus one electron is plotted as a function of a generalized lattice coordinate (Q) and is plotted for the case when the electron is free (upper curve) and for the case when the electron is trapped (lower curve).  $E_0$  represents the energy barrier for electron capture and  $E_I$  represents the energy for electron emission. The energy for optical emission from the minimum energy, Q<sup>1</sup>, of the system when the electron is trapped to the conduction band is given by  $E_2$ .
- Figure 12. Charge in the conducting channel of an accumulation-type MISFET as a function of time assuming that electron capture by the deep acceptor takes place via a multiphonon emission process. The crosses represent data taken by Lile, et al.<sup>[7]</sup> N<sub>d</sub> is  $1.1 \times 10^{17}$  cm<sup>-3</sup>,  $\sigma_n$  (donor) is  $1.25 \times 10^{-26}$  cm<sup>2</sup>,  $\sigma_p$  (acceptor) is  $1.25 \times 10^{-30}$  cm<sup>2</sup>, and  $\mu_{fe} = 1230$  cm<sup>2</sup> v<sup>-1</sup> s<sup>-1</sup>.

Figure 13. Charge in the conducting channel of an accumulation-type MISFET as a function of time for deep acceptor concentrations between  $10^{15}$  cm<sup>-3</sup> and  $10^{18}$  cm<sup>-3</sup> assuming that the electron capture takes place via a multiphonon emission process. N<sub>d</sub> is  $10^{15}$  cm<sup>-3</sup> and T is 300 °K.





























.

.

F13/3

, `

IEEE ELECTRON DEVICE LETTERS, VOL. EDL-4, NO. 7, JULY 1985

# Space-Charge-Limited Currents and Trapping in Semi-Insulating InP

J. W. ROACH AND H. H. WIEDER

Abstract—The energy level and the density of the deep acceptor  $Fe^{3+}$ trap involved in space-charge-limited current (SCLC) flowing in semi-invulating (SI) InP was deduced from I-V measurements and a model employing either the low-field Hall mobility or the high-field saturated electron velocity  $v_i$ . The modified model based on  $v_i$  yields the  $Fe^{3-}$  energy level,  $E_i = 0.6$  eV, and the trap density  $N_i = 3 \times 10^{13}/\text{cm}^3$ , consistent with data obtained by other means.

356

THE INTERACTION and parasitic coupling between 1 adjacent field-effect transistors on their common semi-insulating (SI) GaAs substrates has led to detailed investigations of charge carrier transport in these substrates. Measured current versus voltage (I-V) data have been interpreted in terms of models which include [1]-[5] space-charge-limited current (SCLC) mediated by trapping, space-charge domain formation, impact ionization in high electric fields, and, more recently, self oscillation [6], [7] associated with field-dependent trapping. In SI GaAs the main electron trap EL-2 which is a deep donor level and compensates shallow residual acceptors has a significant effect on its I - V characteristics. In SI InP residual shallow donor levels are compensated by deliberately introduced Fe<sup>3+</sup> deep acceptors. Although qualitative similarities are expected between SI GaAs and SI InP, the differences between the type and characteristics of their deep-level traps were expected to lead to observable differences in their charge carrier transport properties. In view of the applications of SI InP for electrome and electrooptic integrated circuit substrates investigations similar to those performed on SI GaAs were undertaken.

Au-Ge eutectic contacts, 350  $\mu$ m × 130  $\mu$ m, were vacuum deposited and annealed on the surface of liquid-encapsulated Czochralski-grown polished (100)-oriented Fe-doped SI InP which is slightly n-type with resistivity  $\rho = 6 \times 10^7 \Omega \cdot cm$  and electron mobility  $\mu =$ 1500 cm<sup>2</sup>/V·s determined from low-field Hall measurements. The dc current-voltage characteristics were measured at room temperature under control of an HP 87XM computer using an HP 6034A programmable dc power source and a Keithley 619 programmable electrometer/multimeter to measure the current. Fig. 1 shows the *I*-V data of a representative specimen with 5- $\mu$ m separation between the contacts. It is qualitatively similar to that of SI GaAs without the sharp

Manuscript received March 29, 1985; revised May 3, 1985. This work was supported by the Naval Research Laboratory.

The authors are with the Department of Electrical Engineering and Computer Sciences, C-O14, University of California, San Diego, La Jolla, CA 92093.



Fig. 1. Current-voltage curve for Fe-doped SI InP, with Au-Ge contacts separated by 5 µm, showing characteristic SCL form.

inflection point of the current at the onset of the trap filled limit [8]. The onset of the trap filled limit is an order of magnitude higher than that obtained on SI GaAs with comparable contact spacing.

Interpretation of SCLC in SI GaAs has been based, as a rule, on the one-dimensional single carrier transport model of Lampett and Mark [8] which requires the assumption of a particular trap level and of its energy distribution. A straightforward method which provides the trap energy with no *a priori* assumption was described by Pfister [9] and further developed by Manfredotti *et al.* [10]. We have used this method to analyze the data shown in Fig. 1. Starting with Ohm's law and the one-dimensional Poisson's equation

$$J = e\mu nE$$

$$(dE/dx) = \rho$$
(1)

where J is current density, e the electron charge,  $\mu$  the free carrier mobility, n the concentration of free carriers, E the electric field,  $\epsilon$  the dielectric permittivity of the material, and  $\rho$  the total charge density. Assuming a constant carrier mobility  $\mu$ , a spatially nonogeneous trap distribution, and a constant electrical length L between contacts, one obtains [9]

$$n_{o} = \frac{L}{e\mu} \left[ \frac{d(V/J^{2})}{d(1/J)} \right]^{-1}$$
(2)

where  $n_a$  is the free carrier density at the anode (x = L) and

0741-3106/85/0700-0356\$1.00 © 1985 IEEE

**35 09 3**0 150

V the applied potential. The quasi-Fermi level  $E_F$  at the anode is then determined from

$$E_F = kT \ln \frac{N_c}{n_a} \tag{3}$$

with  $E_F$  considered positive going downward from the conduction band, and  $N_c$  the conduction-band density of states, k Boltzman's constant, and T the absolute temperature. The total charge density at the anode  $\rho_a$  may be found from

$$\rho_{a} = \frac{\epsilon}{L^{2}} \frac{d}{d(1/J)} \left[ \frac{d(V/J^{2})}{d(1/J)} \right] . \tag{4}$$

If trapped charge dominates then, with  $n_t = (1/e)\rho_a$ 

$$\frac{1}{e}\frac{d\rho_{a}}{dE_{F}} \simeq \frac{dn_{t}}{dE_{F}}$$
(5)

where  $n_t$  is the density of trapped carriers at the anode. (Trapped charge dominance corresponds to  $e^{-1}\rho_a = n_t \gg n_a$ ). If a discrete electron trap of energy  $E_t$  and total concentration  $N_t$  is present then

$$n_{t} = \frac{N_{t}}{1 + \frac{1}{g} \exp\left(\frac{E_{F} - E_{t}}{kT}\right)}$$
(6)

where g is the spin degeneracy factor.  $dn_t/dE_F$  (not  $n_t$ !) will have its maximum at

$$E_{Fmax} = E_t + kT \ln g = E_t \tag{7}$$

with a value of

$$\frac{dn_t}{dE_F} \bigg]_{\Sigma_F \max} = \frac{N_t}{4kT}.$$
(8)

(Assuming that g = 2 and that kT ln g is roughly 0.02 eV at room temperature then it is usually sufficient to state that  $E_t = E_{Fmax}$ ). Thus, from the position of the maximum  $E_{Fmax}$ , and from the value of the maximum itself,  $E_t$  and  $N_t$  may be obtained, respectively. A simple check that  $E_T$  is discrete made by means of (5) and (6) is

$$n_l]_{E_{F_{max}}} = N_l/2. \tag{9}$$

Hence, if  $N_t$  obtained from (8) agrees with that obtained from (9), then the level is likely to be discrete. An additional check is that the full width at half maximum (FWHM) of  $dn_t/dE_F$  for (5) is

FWHM of 
$$dn_t/dE_F = 3.5 kT$$
 (10)

which is approximately 0.09 eV at room temperature.

One drawback to the use of (2), (4), and (5) is that multiple derivatives of the experimental I-V curve must be determined; the errors and fluctuations in the data are multiplied with each derivative.

A simplified version of this method [10] assumes that the electric field at the anode is essentially twice the "ohmic" electric field V/L. In that case, (2) and (4) simplify to

$$n_o = \frac{JL}{2e\mu V} \tag{11}$$

and

$$\rho_a = \frac{2\epsilon V}{L^2} \tag{12}$$

respectively. Using (3), (5), (11), and (12)  $dn_l/dE_F$  be expressed directly in terms of the current density and voltage as

$$\frac{dn_t}{dE_F} = \frac{2\epsilon}{ekTL^2} \left( \frac{JV}{J - V \cdot \frac{dJ}{dV}} \right).$$
(13)

This greatly simplifies calculation, in that only the first derivative of the I-V curve need be obtained. Equations (3) and (5)-(10) are unchanged.

This simplified version was applied to the I-V data, shown in Fig. 1, with  $\mu = 1500 \text{ cm}^2/V \cdot \text{s}$ ,  $\epsilon = 1.1 \times 10^{-12} \text{ F/cm}$ (corresponding to a dielectric constant of 12.4),  $N_c = 5.4 \times$  $10^{17}$ /cm<sup>3</sup>, and  $L = 5 \,\mu$ m. J was replaced by I/A where A is the contact area, 350  $\mu$ m x 130  $\mu$ m. (dI/dV) was calculated numerically, and some smoothing of the I-V data was required to attenuate fluctuations. Fig. 2 shows the resultant  $dn_i/dE_F$  versus  $E_F$  plot. From (7), a trap energy level of  $E_i$ = 0.66 eV is obtained, and from (8) and the peak value of  $dn_1/dE_F$  (6.8 × 10<sup>16</sup>/cm<sup>3</sup>·eV), its density N<sub>1</sub> is 7 ×  $10^{15}$ /cm<sup>3</sup>. It is in disagreement with that determined from  $n_t$ versus  $E_F$  in the same figure, and (8),  $N_t = 2.4 \times 10^{15}$ /cm<sup>3</sup>. Furthermore, the FWHM of  $dn_t/dE_F$  is 0.03 eV, less than the 0.09 eV expected for a discrete level. It is, however, in good agreement with the thermal activation energy determined by Mizuno et al. [12].

The electron velocity of InP reaches a peak value for an electric field,  $E \approx 11$  kV/cm, which for a 5- $\mu$ m contact separation is ~5 V. The maximum voltage of Fig. 1, 40 V, is well beyond this saturation limit and a constant electron velocity  $v_s$ , rather than a constant mobility may be assumed applicable to SI InP with

$$J = env_s. \tag{14}$$

With  $\nabla \cdot J = dJ/dx = 0$ , and v, constant, n does not depend on x, and

$$p = 2\epsilon V/L^2 \tag{15}$$

where the potential  $V = -\int_{0}^{L} Edx$ . Equations (3) and (5) are still applicable, and with (14) solved for *n*, there follows from (15):

$$\frac{1}{e}\frac{d\rho}{dE_F} = \frac{dn_t}{dE_F} = \frac{2\epsilon I}{ekTL^2} \cdot \frac{dV}{dI}.$$
 (16)



Fig. 2. Occupied trap concentration  $n_i$ , and change in occupied trap concentration with Fermi level  $dn_i/dE_F$  versus Fermi level  $E_F$ , for the data from Fig. 1 assuming constant mobility.



Fig. 3. Occupied trap concentration  $n_t$ , and change in trap concentration with Fermi level  $dn_f/dE_F$  versus Fermi level  $E_F$ , for the data from Fig. 1 assuming constant carrier velocity.

This modified version was applied to the I-V data in Fig. 1 and the  $dn_1/dE_F$  versus  $E_F$  plot obtained therefrom is shown in Fig. 3. The saturated electron velocity  $v_s$ , used was 1.5  $\times$ 10° cm/s, consistent with theoretically calculated and experimentally verified values of n-types InP [11].

From Fig. 3 and the appropriate equations (7)-(10),  $E_t =$ 0.60 eV (below the conduction band edge) and  $N_t = 3 \times$ 10<sup>15</sup>/cm<sup>3</sup>.

These results may be compared to the activation energy of Fe<sup>3+</sup> in SI InP of 0.64 eV determined by Fung et al. [12] using photoconductive measurements and with that of Zeisse et al. [13] of 0.53 eV using galvanomagnetic measurements. The iron concentration in SI InP, determined from secondary ion mass spectroscopic measurements [13], is  $3 \times$ 

10<sup>15</sup>-10<sup>16</sup>/cm<sup>3</sup> (within a factor of two), in fair agreement with our data. The FWHM of  $dn_i/dE_F = 0.07 \text{ eV}$  is much closer to the expected 0.09 eV. We tend to favor, therefore, the constant electron velocity data of Fig. 3 which yields  $E_t$  $= 0.6 \, eV.$ 

In conclusion, a direct method intended for the evaluation of the energy and density of traps involved in SCLC has been applied, in simplified form, to Fe-doped SI InP, assuming a constant electron mobility and a modified version for the possibly more realistic assumption of a saturated (constant) electron velocity. The results favor a single, discrete trap level located  $\sim 0.6 \text{ eV}$  below the band edge and a trap density of  $-3 \times 10^{15}$ /cm<sup>3</sup> associated with the ionized Fe<sup>3+</sup> deep level in InP.

#### REFERENCES

- [1] C. P. Lee, S. J. Lee, and B. M. Welch, "Carrier injection and backgating effect in GaAs MESFET's," IEEE Electron Device Lett., vol. EDL-3, pp. 97-98, 1982.
- [2] M. F. Chang, C. P. Lee, L. D. Hou, R. P. Vahrenkamp, and C. G. Kirkpatrick. "Mechanism of surface condition in semi-insulating GaAs," Appl. Phys. Lett., vol. 44, pp. 869-871, 1984.
- [3] C. P. Lee, "Influence of substrates on the electrical properties of GaAs FET devices and integrated circuits," in Semi-Insulating III-V Materials: Evian 1932, S. Makram-Ebeid and B. Tuck, Eds. Cheshire, England: Shiva, 1982.
- [4] C. Le Mouelic, S. Mottet, J-M. Dumas, and D. Lecrosnier, "Influence des défauts de surface sur le comportement des MESFET GaAs," Rev. Phys. Appl., vol. 19, pp. 149-154, 1984.
- S. Makram-Ebeid and P. Minondo, "Effets parasites dans les [5] transistors à effet de champ en GaAs: rôle de la surface et du substrat semi-isolant," Acta Electronica, vol. 25, pp. 241-260, 1983.
- [6] M. Kaminska, J. M. Parsey, J. Lagouski, and H. C. Gatos, "Current oscillations in semi-insulating GaAs associated with field-enhanced capture of electrons by the major deep donor EL2," Appl. Phys. Lett., vol. 41, pp. 989-991, 1982.
- [7] G. N. Maracas, D. A. Johnson, and H. Goronkin, "Experimental evaluation of low-frequency oscillations in undoped GaAs to probe deep level parameters," Appl. Phys. Lett., vol. 46, pp. 305-307, 1985.
- [8] M. A. Lampert and P. Mark, Current Injection in Solids. New York: Academic, 1970. ch. 2, 4.
- J. C. Pfister, "Note on the interpretation of space charge limited [9] currents with traps," Phys. Stat. Sol.(a), vol. 24, cp K15-K17, 1974
- [10] C. Manfredotti, C. De Blasi, S. Galassini, G. Miccoci, L. Ruggiero, and A. Tepore, "Analysis of SCLC curves by a new direct method." Phys. Stat. Sol.(a), vol. 36, pp. 569-577, 1976.
- [11] K. Brennan and K. Hess, "High field transport in GaAs, InP and InAs," Solid-State Electron., vol. 27, pp. 347-357, 1984. O. Mizuno and H. Watanabe, "Semi-insulating properties of
- [12] Fe-doped InP," Electron. Lett., vol. 11, pp. 118-119, 1975.
- [13] S. Fung, R. J. Nicholas and R. J. Stradling, "A study of the deep acceptor levels of iron in InP," J. Phys. C.: Solid State, vol. 12. pp. 5145-5155, 1979.
- [14] C. R. Zeisse, G. A. Antypas, and C. Hopkins, "Electron and iron concentration in semi-insulating indium phosphide," J. Cryst. Growth, vol. 64, pp. 217-221, 1983.

# END

. .

# FILMED

12-85

DTIC