

# AD 536



MICROCOPY RESOLUTION TEST CHART NATIONAL BUREAU OF STANDARDS 1961 A





## AD A110736

unc filé copy

FILE COPY

E

Sec. 25

## PERFORMANCE LIMITS ON GaAs FET LARGE- AND SMALL-SIGNAL CIRCUITS

D. R. GREEN, JR. F. J. ROSENBAUM S FEB 0 3 1982

Department of Electrical Engineering Washington University St. Louis, MO 63130

October 1981

### **TECHNICAL REPORT NRL-81-1**

82

Naval Research Laboratory 4555 Overlook Ave., SW Washington, DC 20375

V.S

039

Reproduction, in whole or in part is permitted for any purpose of the U.S. Government. Contract: N00014-80-0318

Approved for public release; distribution unlimited.

|                                                                                                                                                                                                                                                | READ INSTRUCTIONS<br>BEFORE COMPLETING FORM          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| REPORT NUMBER 2. GOVT A                                                                                                                                                                                                                        | CCESSION NO. 3. RECIPIENT'S CATALOG NUMBER           |
| AD-1                                                                                                                                                                                                                                           | Allo 7                                               |
| TITLE (and Subtitle)                                                                                                                                                                                                                           | 5. TYPE OF REPORT & PERIOD COVERED                   |
| Performance Limits on GaAs FET Large- ar                                                                                                                                                                                                       | Final Report                                         |
| Small-Signal Circuits                                                                                                                                                                                                                          | <u>1 March, 1980 - 30 May, 1981</u>                  |
|                                                                                                                                                                                                                                                | NDT - 91 - 1                                         |
| AUTHOR(a)                                                                                                                                                                                                                                      | 8. CONTRACT OR GRANT NUMBER(a)                       |
| D. R. Green, Jr.                                                                                                                                                                                                                               | 20001/ 00 0010                                       |
| F. J. Rosenbaum                                                                                                                                                                                                                                | NUOU14-80-0318                                       |
| PROFORMING ORGANIZATION NAME AND ADDRESS                                                                                                                                                                                                       | 10. BROGRAN EL ENENT PROJECT TASK                    |
| Dependence of Placewicel Engineering                                                                                                                                                                                                           | AREA & WORK UNIT NUMBERS                             |
| Washington University                                                                                                                                                                                                                          | 01133N21<br>VP021-02-01                              |
| St. Louis. MO 63130                                                                                                                                                                                                                            | 001 68-0817                                          |
| CONTROLLING OFFICE NAME AND ADDRESS                                                                                                                                                                                                            | 12. REPORT DATE                                      |
| Association Laboratory                                                                                                                                                                                                                         | October 1980                                         |
| Washington, D.C. 20375                                                                                                                                                                                                                         | 13. NUMBER OF PAGES                                  |
| MONITORING AGENCY NAME & ADDRESS(11 different from Contr                                                                                                                                                                                       | colling Office) 15. SECURITY CLASS. (of this report) |
|                                                                                                                                                                                                                                                |                                                      |
|                                                                                                                                                                                                                                                | Unclassified                                         |
|                                                                                                                                                                                                                                                | 15e. DECLASSIFICATION/DOWNGRADING<br>SCHEDULE        |
| DISTRIBUTION STATEMENT (of the ebstrect entered in Black 20,                                                                                                                                                                                   | , If different from Report)                          |
| DISTRIBUTION STATEMENT (of the abstract entered in Block 20,<br>SUPPLEMENTARY NOTES                                                                                                                                                            | , Il dillerent from Report)                          |
| DISTRIBUTION STATEMENT (of the ebstract entered in Block 20,<br>SUPPLEMENTARY NOTES<br>KEY WORDS (Continue on reverse eide if necessary and identify by<br>GaAs FET<br>Device Modeling<br>Frequency-Domain Circuit Simulations<br>Large-Signal | y block number)<br>Nonlinear microwave circuits      |

.

h

p. p.t.

Performance Limits on GaAs FET Large- and Small-Signal Circuits

D. R. Green, Jr. and F. J. Rosenbaum Department of Electrical Engineering Washington University St. Louis, MO 63130

October 1981

Nº P

Final Report for Period 1 March 1980 - May 1981 Contract N00014-80-0318

Prepared for:

Naval Research Laboratory 4555 Overlook Avenue, S.W. Washington, D.C. 20375

40: 31.6

### TABLE OF CONTENTS

| NO. |      | P                                       | age      |
|-----|------|-----------------------------------------|----------|
| 1.  | Intr | oduction                                | 1        |
|     | 1.1  | MESFET Structure                        | 3        |
|     | 1.2  | MESFET Modeling Strategies              | 5        |
|     |      | 1.2.1 "Black Box" Modeling              | ~        |
|     |      | 1.2.2 Physical MESFET Modeling          | <i>'</i> |
|     |      | Approaches                              | У        |
|     | 1.3  | The Yamaguchi and Kodera FET Model      | 11       |
|     | 1.4  | The Madjar-Rosenbaum Large-Signal       |          |
|     |      | MESFET Model                            | 14       |
|     | 1.5  | Large-Signal Circuit Analysis           |          |
|     |      | and Design Strategies                   | 17       |
|     | 1.6  | Scope of This Study                     | 24       |
| 2.  | Micr | owave MESFET Modeling                   | 27       |
|     | 2.1  | Terminal I-V Characteristic Calculation | 28       |
|     |      | 2.1.1 Determination of RS and RD        | 30       |
|     |      | 2.1.2 Temperature Effects               | 31       |
|     |      | 2.1.3 Negative Differential Mobility    |          |
|     |      | And Charge Accumulation Effects         | 45       |
|     |      | 2.1.4 Substrate Current                 | 54       |
|     | 2.2  | Small-Signal S-Parameter Calculation    | 55       |
|     | 2.3  | Large-Signal Modeling Considerations    | 70       |
|     |      | 2.3.1 Gate Conduction Current           | 70       |
|     |      | 2.3.2 An Upper Frequency Limit for      |          |
|     |      | the Lumped Element MESFEI model         |          |
|     |      | Approximation                           | 73       |
| 3.  | Time | -Domain Circuit Simulation              | 75       |
|     | 3.1  | Numerical Integration Algorithm         | 77       |
|     | 3.2  | Lookup Table Storage of MESFET          |          |
|     |      | Model Results                           | 80       |

Address of the second se

-ii-

-iii-

|            | 3.3   | Six to Twelve GHz Frequency                                                     |            |
|------------|-------|---------------------------------------------------------------------------------|------------|
|            |       | Doubler Simulations                                                             | 83         |
| 4.         | Freq  | uency-Domain Circuit Simulation                                                 | 108        |
|            | 4.1   | Steady-State Simulation Algorithm                                               | 108        |
|            | 4.2   | Efficient Frequency-Domain<br>Characterization of the Nonlinear<br>MESFET model | 114        |
|            | 4.3   | Frequency-Domain Simulation<br>Algorithm Performance                            | 120        |
| 5.         | The ( | Overdriven MESFET Amplifier                                                     | 122        |
|            | 5.1   | Overdriven MESFET Amplifier Experiments                                         | 122        |
|            | 5.2   | Overdriven Amplifier Simulation                                                 | 134        |
|            | 5.3   | Gate Breakdown and Gain Saturation                                              | 146        |
| 6.         | Conc  | lusions and Recommendations                                                     | 149        |
|            | 6.1   | MESFET Modeling                                                                 | 149        |
|            | 6.2   | Large-Signal Circuit Simulation Methods                                         | 153        |
|            | 6.3   | Applications                                                                    | 156        |
|            |       | <pre>6.3.1 Amplifiers and Mixers<br/>6.3.2 Oscillators</pre>                    | 156<br>160 |
|            | 6.4   | Large-Signal, Two-Port<br>Characterizations of MESFETs                          | 163        |
| 7.         | Ackn  | owldegement                                                                     | 168        |
| 8.         | Appe  | ndices                                                                          | 169        |
|            | 8.1   | The Shur and Eastman Static Domain Model.                                       | 170        |
|            | 8.2   | The Impedance of a Capacitance<br>Measured Through a Time Delay in<br>Voltage   | 175        |
| 9.         | Bibl  | iography                                                                        | 177        |
| <b>.</b> . |       |                                                                                 |            |

Ď

### LIST OF TABLES

| No.  |                                                                 | Page |
|------|-----------------------------------------------------------------|------|
| 2.1. | Geometric and Material Parameters<br>for a Developmental MESFET | 34   |
| 2.2. | Geometric and Material Parameters<br>for the NE869177 MESFET    | 38   |
| 2.3. | Parasitic Element Values for the<br>NE869177 MESFET             | 68   |
| 1.4. | Incremental Values from the<br>Basic Nonlinear MESFET Model     | 69   |



-iv-

### LIST OF FIGURES

| No.   | P                                                                 | age        |
|-------|-------------------------------------------------------------------|------------|
| 1.1.  | Top and Cross-section Views of a<br>Simple MESFET                 | 4          |
| 1.2.  | Top View of a NEC NE869177 MESFET                                 | 6          |
| 1.3.  | Equivalent Circuit for the<br>Madjar-Rosenbaum Basic MESFET Model | 16         |
| 1.4.  | Three-terminal Capacitance                                        | 18         |
| 1.5.  | Stylized Form of MESFET Drain Current                             | 19         |
| 1.6.  | Stylized Forms of Incremental Capacitances.                       | 20         |
| 1.7.  | Harmonic Balance Circuit Partitioning                             | 22         |
| 1.8.  | MESFET Verification Sequence                                      | 25         |
| 2.1.  | Static Circuit Model                                              | 29         |
| 2.2.  | Incremental Static Circuit Model                                  | 32         |
| 2.3.  | Calculated and Measured I-V Characteristics                       | 33         |
| 2.4.  | V(E) Approximation                                                | 36         |
| 2.5.  | Measured I-V Characteristics                                      | <b>4</b> 0 |
| 2.6.  | Static Drain Current Characteristics                              | 41         |
| 2.7.  | Measured and Calculated Drain Current                             | 43         |
| 2.8.  | Isothermal Drain Current                                          | 44         |
| 2.9.  | Thim's V(E) Relation                                              | 47         |
| 2.10. | Shur's I-V Characteristics                                        | 52         |
| 2.11. | Small-signal Circuit Model                                        | 56         |
| 2.12. | Second Small-signal Circuit Model                                 | 57         |
| 2.13. | $s_{11}$ for VGS = -3.00 V                                        | 60         |
| 2.14. | $s_{12}$ for VGS = -3.00 V                                        | 61         |
| 2.15. | $s_{21}$ for VGS = -3.00 V                                        | 62         |

-v-

| 2.16. | $s_{22}$ for VGS = -3.00 V                           | 63  |
|-------|------------------------------------------------------|-----|
| 2.17. | $s_{11}$ for VGS = -6.00 V                           | 64  |
| 2.18. | $s_{12}$ for VGS = -6.00 V                           | 65  |
| 2.19. | $s_{21}$ for VGS = -6.00 V                           | 66  |
| 2.20. | $s_{22}$ for VGS = -6.00 V                           | 67  |
| 2.21. | Circuit for Large-signal,<br>Time-domain Simulations | 71  |
| 3.1.  | Time-domain Simulation Procedure                     | 76  |
| 3.2.  | Accumulated Error Plots                              | 78  |
| 3.3.  | Frequency Doubler Circuit                            | 84  |
| 3.4.  | Doubler Gain vs. Input Tuning                        | 86  |
| 3.5.  | Input VSWR vs. Input Tuning                          | 87  |
| 3.6.  | Doubler Gain vs. Output Tuning                       | 88  |
| 3.7.  | Spectral Purity vs. Output Tuning                    | 89  |
| 3.8.  | Doubler Gain vs. Input Power                         | 91  |
| 3.9.  | Input VSWR vs. Input Power                           | 92  |
| 3.10. | Spectral Purity vs. Input Power                      | 93  |
| 3.11. | Doubler Gain vs. Drain Voltage                       | 94  |
| 3.12. | Spectral Purity vs. Drain Voltage                    | 95  |
| 3.13. | Doubler Gain vs. Gate Voltage                        | 96  |
| 3.14. | Input VSWR vs. Gate Voltage                          | 97  |
| 3.15. | Spectral Purity vs. Gate Voltage                     | 98  |
| 3.16. | Input Voltage Waveform                               | 100 |
| 3.17. | Input Current Waveform                               | 101 |
| 3.18. | Input Current vs. Input Voltage                      | 102 |
| 3.19. | Output Voltage Waveform                              | 103 |
| 3.20. | Output Voltage vs. Input Voltage                     | 104 |

D

NY

-vii-

P

| 3.21. | Gate-drain Voltage Waveform                                                | 105 |
|-------|----------------------------------------------------------------------------|-----|
| 3.22. | Experimental Doubler Results                                               | 107 |
| 4.1.  | Circuit Partitioning for Frequency-<br>domain Simulations                  | 109 |
| 4.2.  | Linear Parasitic Element Network                                           | 112 |
| 4.3.  | Nonlinear MESFET Model with<br>Gate Charging Resistance                    | 115 |
| 4.4.  | Explicitly Nonlinear MESFET Model                                          | 117 |
| 4.5.  | Frequency-domain Characterization of the explicitly Nonlinear MESFET Model | 119 |
| 5.1.  | MESFET Amplifier                                                           | 124 |
| 5.2.  | Amplifier Test Apparatus                                                   | 125 |
| 5.3.  | Measured 10 GHz Output Power                                               | 129 |
| 5.4.  | Measured 20 GHz Output Power                                               | 130 |
| 5.5.  | 20 GHz Power Measured out of Gate-Source<br>Port                           | 131 |
| 5.6.  | D.C. Component of Drain Current                                            | 132 |
| 5.7.  | D.C. Component of Gate Current                                             | 133 |
| 5.8.  | Circuit for Amplifier Simulations                                          | 135 |
| 5.9.  | Gate Diode I-V Characteristic                                              | 136 |
| 5.10. | Simulated 10 GHz Output Power                                              | 139 |
| 5.11. | Simulated 20 GHz Output Power                                              | 140 |

-viii-

| 5.12. | 20 GHz Power Simulated out of Gate-Source<br>Port                             | 141 |
|-------|-------------------------------------------------------------------------------|-----|
| 5.13. | Comparison of Measured and Simulated<br>10 GHz Output Power                   | 142 |
| 5.14. | Comparison of Measured and Simulated<br>20 GHz Output Power                   | 144 |
| 5.15. | Gate and Drain Current Waveforms                                              | 145 |
| 5.16. | Simulated 10 GHz Output Power<br>with and without Gate Breakdown              | 148 |
| 8.1.  | Drain Mesh for "Static Gunn domain"<br>Calculations                           | 171 |
| 8.2.  | Graphical Interpretation of the Shur and<br>Eastman Correction                | 173 |
| 8.3.  | Circuit Illustrating a Capacitance Measured<br>Through a Time-delayed Voltage | 176 |

'n

Sec. Ash.

### NONLINEAR MICROWAVE MESFET MODELING

FOR

LARGE-SIGNAL CIRCUIT DESIGN

### 1. INTRODUCTION

Compound semiconductor, especially gallium arsenide, metal-semiconductor field effect transistors (MESFETs) are increasingly being used for large-signal microwave applications such as power amplifiers (1,2)\*, oscillators (3), mixers (4), frequency multipliers (5), and logic circuits (6). The principles of field effect transistor (FET)

\*The numbers in parentheses in the text indicate references in the bibliography.

operation are reasonably well understood: small-signal transistors have been modeled (7), and linear circuits designed using conventional techniques. have been However, due to the complications presented by nonlinear MESFET behavior under large-signal conditions and the resulting nonlinear interaction of the transistor with its external circuit, it is difficult at present to confidently design or conveniently predict the performance of MESFET circuits. large-signal Consequently, large-signal MESFET circuit design tends to be empirical. However, prototype circuit construction can be costly - especially for monolithic microwave integrated circuits. This motivates the development of nonlinear microwave MESFET models that can be effectively used for large-signal circuit design. Likewise, compatible large-signal circuit design techniques are of concurrent interest and importance.

The purpose of the work presented here is to improve MESFET modeling techniques, and investigate large-signal circuit simulation methods in order to verify the effectiveness of the modeling and improve computational efficiency in obtaining steady-state results.

- 2 -

1.1 MESFET STRUCTURE

Microwave MESFETs (8) may be realized in planar form as shown, for example, in top view and cross section in Figure 1.1. Devices are fabricated on n-type GaAs located on a semi-insulating GaAs substrate. Source and drain metallizations provide ohmic contacts for the channel. The gate metallization forms a Schottky barrier (9). In operation, the drain-source voltage is positive. Electrons flow from the source contact, through the n-type layer, under the gate, and to the drain contact. For depletion mode operation, the gate-source voltage is negative, and a depletion region exists under the gate which narrows the channel through which the electrons flow. Larger negative gate-source voltages further extend the depletion region and increase the drain-source resistance. In this manner, the gate-source voltage controls the source-drain current.

Gate length is denoted by  $l_{G}$  in the Figure 1.1. Gate-source and gate-drain spacings are  $l_{GS}$  and  $l_{GD}$ , respectively. The gate width is the dimension of the gate in the direction into the plane of the illustration. For a microwave MESFET, the gate length is of the order of one micron, and the gate width may be several hundred microns. The n-type layer height is denoted by a. For GaAs MESFETs, the n-type layer can be created by epitaxial

- 3 -



TOP VIEW



CROSS-SECTION

Figure 1.1 Top and cross section views of a simple MESFET.

.

-----

CONTROL OF

7.5

growth on a semi-insulating (compensated) GaAs substrate, or directly by ion implantation.

The gate length is made as short as possible to reduce the electron transit time under the gate, where most of the current control occurs, to thereby achieve high frequencies of operation. For this reason also, compound semiconductors such as GaAs are preferred over Si because of their greater electron mobilities. The power handling capabilities of the MESFET scale upward with the gate width, because this increases the current that the device can handle. In practice, several source-gate-drain combinations are connected in a parallel interdigitated fashion in order to eliminate traveling voltage wave effects which can occur along extended single gate This interconnection is referred to as a structures. cell. To further increase power, multiple cells can be connected in parallel. A top view of a commercial MESFET used in experiments to be reported later in this dissertation is presented in Figure 1.2.

### **1.2 MESFET MODELING STRATEGIES**

There are two approaches to nonlinear MESFET modeling, although some strategies combine elements of both: "black box" and physical. In either case, it is desirable for the model to be lumped, rather than

- 5 -



- 6 -

Figure 1.2 Top view of a NEC NE869177-10 K-band MESFET. (Courtesy of the Nippon Electric Company.)

distributed, in order to facilitate large-signal circuit simulation. For present purposes, this is equivalent to the requirement that the model's output variables be uniquely determined by the instantaneous values of the input variables and their first order time derivatives.

A recent example of a hybrid "black box"-physical approach is the large-signal GaAs MESFET model reported by Tajima et. al. (10). This model combines empirical drain current characteristics with approximate theoretical expressions for some of the nonlinear capacitances associated with the transistor.

### 1.2.1 "Black Box" Modeling Approaches

The "black box" approach relies on a set of measurements that is devised to characterize the transistor in such a way that its general nonlinear behavior can be predicted. This is exemplified by the work of Willing, Rauscher and de Santis (11), which assumes a physically motivated MESFET equivalent circuit, and determines the behavior of the voltage controlled nonlinear elements on the basis of numerous small-signal S-parameter measurements of specific transistors over a range of bias voltages.

The drawbacks of such an approach are: first, that extensive small-signal measurements must be made for each

- 7 -

new type of MESFET to be characterized; and second, the assumption that such small-signal, incremental, measurements - even though taken over an extensive range of D.C. bias voltages - provide suitable information for predicting large-signal behavior. An obvious limitation of this assumption is that practically, the MESFET operates over a range of temperatures corresponding to the power dissipation at different bias voltages for the set of small-signal measurements; whereas in large-signal microwave operation, the MESFET operates isothermally at a temperature corresponding to the average power dissipation over a microwave period. This will be discussed further in Section 2.1.2.

There are alternative "black box" characterization techniques which are based on large-signal measurements. Examples include load-pull techniques (12) in which measurements are taken under large-signal conditions as the fundamental frequency terminating impedances presented to the transistor are varied. Unfortunately, it is very difficult to control the impedances loading the transistor at the harmonic frequencies present under large-signal conditions. This limits the usefulness of this technique when the MESFET is driven into grossly nonlinear behavior. Another large-signal characterization approach has been reported by Howes and Jeremy for solid state devices in microwave oscillator applications (13). It involves the

- 8 -

construction of circuits which are similar to the intended application, and the systematic variation of circuit parameters while measuring performance. Although this is an orderly way to proceed and may provide useful design insight, it is also almost an empirical prototype construction approach, with the attendant potentially high costs.

### 1.2.2 Physical MESFET Modeling Approaches

Physical models are derived mathematically from the semiconductor physics underlying FET behavior. With simplifying assumptions, models such as Shockley's original analysis (14) can be derived analytically. Unfortunately, the simplifying assumptions that make an analytic treatment possible result in models that are inadequate for predicting microwave MESFET performance. For example, electron velocity saturation and two-dimensional field effects are often neglected. Attempts to improve the Shockley model (15-18), mainly by including velocity saturation effects, are of limited usefulness in small-signal applications. Curtice (19) has recently presented a large-signal MESFET model, developed along similar lines, specifically for use with a commercially available computer aided circuit design software package.

- 9 -

Computer simulations involving the two-dimensional numerical solution of the partial differential equations describing charge transport in the FET (20-25) have proved helpful in the detailed understanding of the physical processes dominating the device's behavior. However, very long computation times are encountered which render such classical numerical approaches prohibitively expensive for large-signal circuit design.

Fortunately, among the reported numerical simulations, Yamaguchi and Kodera (26) have performed an extensive enough investigation to permit their formulation of a parametric expression for carrier density in the active region of the MESFET under the gate. This model will be described in more detail in Section 1.3. Additional large-signal MESFET models based on this formulation have since been reported. Shur and Eastman (27) have directly used the Yamaguchi-Kodera model in conjunction with a representation they developed to model accumulation effects. charge This modification is questionable and will be examined in detail in section 2.1.3. Shur and Eastman use their implementation to calculate static drain current characteristics and small-signal capacitances. Madjar and Rosenbaum have developed a large-signal MESFET model which is also based on the Yamaguchi-Kodera results. This work (28,29)

- 10 -

provides the basis for the modeling which follows in this report and will be described in Section 1.4.

MESFET modeling which is based upon numerical simulation results is promising because it is potentially capable of describing devices that have not yet been fabricated, and providing information about the optimization of fabrication parameters for specific applications. The approximations made in the direct derivation of analytic models generally would be expected to render them unsuitable generally would be expected.

### 1.3 THE YAMAGUCHI AND KODERA FET MODEL

1. where .....

The FET model which serves as the foundation for the MESFET modeling presented here was published by Yamaguchi and Kodera (26) in 1976. It is based upon a physical picture resulting from numerous two-dimensional numerical solutions of the partial differential equations describing charge transport in the transistor. Armed with this information, they formulated a simplified model for the carrier density under the gate as an implicit function of the internal gate-source and drain-source voltages. These voltages refer to the potentials at the dashed boundaries under the gate edges in Figure 1.1, and do not include the additional voltage drops between these boundaries and the actual source and drain contacts, which will later be

and a second second

modeled as linear parasitic resistances. The region of the n-type layer under the gate is referred to as the "active region". This corresponding model will hereafter be referred to as the "basic FET model", which embodies all of the nonlinear aspects of the transistor's behavior.

The modeling of the charge distribution under the gate as an implicit function of the two controlling voltages obviates the need for further time consuming two-dimensional numerical solutions of the semiconductor equations. However, because the charge distribution is implicit, it must still be obtained iteratively. This involves equating the total conduction currents at the internal source and drain boundaries, which requires some one-dimensional numerical integration. The strategy used in the Madjar-Rosenbaum model to further reduce this computation time will be discussed in Section 1.4.

Once the charge distribution has been determined for the assigned internal drain-source and gate-source voltages, the drain conduction current is also known. The static depletion region charge and drain conduction current characteristics for the basic FET model are calculated in this manner. Additionally, Yamaguchi and Kodera calculate  $g_D$ , the derivative of the drain current with respect to the internal drain-source voltage, and  $g_M$ , the derivative of the drain current with respect to the internal gate-source voltage. They also calculate the

- 12 -

common-source incremental gate input capacitance from the depletion region charge characteristics.

It is worthwile to examine the assumptions made by Yamaguchi and Kodera in developing their model, in order to keep in mind inherent limitations and their implications for large-signal microwave circuit applications. These limitations are also present in the basic Madjar-Rosenbaum MESFET model, since it is based on the work of Yamaguchi and Kodera. The assumptions and their implications are:

1.) Uniform channel doping: This limits the usefulness of the model for MESFETs fabricated with nonuniform doping.

2.) Monotonic electron velocity-electric field relationship: GaAs exhibits negative differential mobility which can lead to Gunn instabilities (30) and charge accumulation effects not included in the model. This will be discussed further in Section 2.1.3.

3.) There is no gate conduction current in the Yamaguchi-Kodera simulations : Gate conduction current may significantly affect large-signal MESFET performance. This issue will be addressed in Sections 2.3.1 and 5.2.

4.) Substrate current was not present in the Yamaguchi- Kodera simulations : In some presently

- 13 -

available microwave MESFETs substrate current represents a non-negligible parasitic effect. Correction of the basic model, as necessary, will be discussed in Section 2.1.4.

5.) Resistances and reactances arising from regions of the MESFET outside the "active region" are considered to be linear, and are not included in the basic model: A method for calculating the parasitic resistances will be presented in Section 2.1.1. Parasitic reactances will be calculated from small-signal measurements of a MESFET in Section 2.2.

### 1.4 THE MADJAR-ROSENBAUM LARGE-SIGNAL MESFET MODEL

The Madjar-Rosenbaum MESFET model (28,29) is based upon the Yamaguchi-Kodera FET model described in the previous section. Computation time was substantially reduced by introducing a predictor-corrector algorithm to determine the charge distribution under the gate. Creation of the predictor involved the derivation of analytic approximations for the source and drain conduction current integrals to permit the explicit calculation of the drain current and associated MESFET parameters as functions of the internal gate-source and drain-source voltages, hereafter referred to as  $V_1$  and  $V_2$ , respectively. This was a formidable task, resulting in nine different sets of equations corresponding to charge distribution and electric field conditions in the MESFET. These are detailed in Reference 28. The predictor was originally written for, and tested against experimental drain current characteristics for a 1.7 micron gate length MESFET, requiring one corrective iteration at most. This author has successfully used the algorithm with gate lengths as short as 0.5 micron, with a maximum of three corrective iterations. The requirement for rapid convergence is that the gate length to active layer height aspect ratio be greater than two.

The input data required by the model is: gate length, gate width, active layer height, built-in potential of the Schottky barrier, relative dielectric constant, saturated electron velocity and critical field. In addition to the drain conduction current, the Madjar-Rosenbaum model also calculates  $g_{M'}$ ,  $g_{D'}$ , electron transit time, and  $R_{C'}$ , an effective gate series charging resistance. An incremental capacitance matrix is also available to calculate gate and drain displacement currents from the first order time derivatives of  $V_1$  and  $V_2$ . The equivalent circuit is illustrated in Figure 1.3. The current-voltage relationships for the three terminal, nonlinear, nonreciprocal capacitance are shown in Figure

- 15 -







1000

-16-

1.1

1.4. Although such a three-terminal element may appear unfamiliar, it is a valid and useful concept in this context. The nonlinear circuit theory relevance of multiterminal elements, in general, is discussed in Chapter 2 of Stern (31).

The functional forms of typical output from the model are illustrated in Figures 1.5 and 1.6. Electron transit time is essentially constant for values of V2 greater than 100 millivolts. These five surfaces contain all of the information required from the basic nonlinear MESFET model for large-signal circuit simulation and design using a particular transistor. A method that exploits this observation to greatly reduce the computation time for numerical large-signal circuit simulation wil be introduced in Section 3.2.

### 1.5 LARGE-SIGNAL CIRCUIT ANALYSIS AND DESIGN STRATEGIES

The most obvious steady-state dynamic nonlinear circuit analysis method is numerical time-domain integration. State variable differential equations are derived for the circuit, and initial guesses are assigned to the state variables. This results in an initial value problem. Numerical integration (32) then proceeds until steady-state is achieved; that is, all of the state variables assume the same values at the beginning and end



Figure 1.4 Terminal current-voltages for the nonlinear, nonreciprocal three terminal capacitance of Figure 1.3.



Figure 1.5 Stylized form of drain current output from the Madjar-Rosenbaum basic MESFET model, as a function of  $V_1$  and  $V_2$ , the internal gate-source and drain-source voltages.



Figure 1.6 Stylized forms of the incremental capacitance matrix entries modelling displacement currents in the Madjar-Rosenbaum basic MESFET model.

of a period. A major drawback of this method is that integration over many periods may be required if the initial guess for the steady-state values of the state variables is too far off, or if time constants associated with the circuit differ by orders of magnitude. "Shooting methods", which are a two-point boundary value problem approach have been proposed to reduce the computation time required to reach steady-state (33).

Other disadvantages are that the number of state variables increases with the number of reactive elements in the circuit, and distributed elements can only be approximated with networks composed of lumped elements. Allen (34) has proposed a scheme to overcome these disadvantages. Superposition for the linear parts of the circuit is utilized in a convolutional representation which is calculated at each integration step.

Harmonic balance frequency-domain simulation approaches (35) have been devised which also make use of superposition for the linear subnetworks of the circuit. The measured or calculated frequency response of the linear parts of the circuit is used, and the variables to be determined are the phasor voltages and currents (fundamental and harmonic) at the linear network-nonlinear network interface as illustrated in Figure 1.7. The solution is obtained using a nonlinear optimization algorithm (36) to match the currents and voltages at the



-22-

Figure 1.7 Division of a circuit containing linear and nonlinear elements, into subnetworks consisting of linear or nonlinear elements exclusively.

interface. Only the response of the nonlinear subnetwork needs to be calculated in the time-domain.

A fundamental limitation common to all of the circuit simulation techniques that are discussed above is that they only indicate how a particular circuit performs under a specified set of conditions. Attempts to optimize circuit performance and gain design insight invariably require numerous circuit simulations. It is possible to conventional frequency-domain circuit use design techniques in large-signal design situations if the nonlinear MESFET model can be used to calculate a compatible large-signal frequency-domain representation of the transistor's terminal behavior. Such a representation is called a "describing function" and has found wide use in nonlinear control system design (37), but is a relative newcomer to dynamic nonlinear circuit design (38). Unfortunately, the use of such a describing function representation appears to be limited to two terminal nonlinear devices unless certain constraints are applied, or assumptions made. More will be said of this in conjunction with the design applications discussion in Chapter 6.

- 23 -

1.6 SCOPE OF THIS STUDY

The contributions of the work reported here are the modifications and extensions of the Madjar-Rosenbaum MESFET model in order to improve its applicability for large-signal circuit analysis and design, and the investigation and application of circuit analysis and design procedures that make the best use of such a model. Verification of the model as it evolves, involves comparison with experimental results. The sequence is shown in Figure 1.8. For a lumped model such as that derived here, a reasonable match between experimental and predicted results for each step is a necessary condition for success in the following step.

Chapter 2 starts with an investigation of static nonlinear current-voltage characteristic modeling, including temperature and charge accumulation effects. Modeling of small-signal S-parameters follows. A discussion of gate conduction current is begun, and the chapter concludes with a discussion of an upper frequency limit on the validity of the lumped model approximation.

Chapter 3 demonstrates the use of the model for conventional time-domain large-signal circuit simulations. The numerical integration algorithm is described, and a look-up table technique for using the MESFET model results is introduced to reduce computation time. A frequency

- 24 -


Figure 1.8 Verification sequence used in comparing measured results with results predicted by the MESFET model.

doubler circuit is simulated, and the results are compared with experimental results (performed else > re) using a similar MESFET.

Chapter 4 describes modifications to the model for the efficient calculation of frequency-domain currents from frequency-domain voltages. This is useful for frequency-domain large-signal nonlinear circuit simulation which is also introduced.

Chapter 5 presents experimental results for an overdriven MESFET amplifier, and corresponding simulation results obtained with the frequency-domain simulation algorithm of Chapter 4. The MESFET model is augmented with a gate conduction current model. Of particular interest is the large-signal role played by gate conduction current in gain saturation.

Chapter 6 reviews the large-signal MESFET model results, and compares the large-signal circuit design approaches that have been used with emphasis on potential utility in microwave circuit design. Additional applications are discussed.

- 26 -

## 2. MICROWAVE MESFET MODELING

This chapter describes the extensions that are used with the Madjar-Rosenbaum model , which was discussed in Section 1.4, in order to improve the correlation between experimental measurements and results calculated using the model. The sequence that was followed for this procedure is indicated in Figure 1.8.

The first step is the investigation of static current-voltage characteristics, which is covered in Section 2.1. This is used as the starting point because no reactances are involved.

The second step (incrementally linear, dynamic) is the calculation of small-signal scattering parameters that agree with measured scattering parameters. This involves the resistances and static nonlinearities of the first step, as well as linear parasitic reactances and incremental values of the nonlinear capacitances associated with the transistor. This is discussed in Small-signal S-parameter match-up is also Section 2.2. used to help determine values for some of the linear parasitic reactances, which are difficult to calculate apriori.

The third step is large-signal circuit simulation and comparison with experimental results. This depends

- 27 -

upon the parasitic elements, and the static nonlinearities examined in the first two steps, as well as nonlinear reactances. Preliminary considerations will be introduced in Section 2.3, and the discussion will continue in Chapters 3 and 5, which describe large-signal circuit simulations.

#### 2.1 TERMINAL I-V CHARACTERISTIC CALCULATION

The basic MESFET model (Figure 1.3) does not include the source and drain contact resistances, or resistances associated with the voltage drops between the contacts and the "active region" of the MESFET. Consequently, static drain current characteristics such as are measured at the actual terminals of the transistor, must be calculated taking these resistances into account. Figure 2.1 is the circuit model used to calculate static I-V characteristics. A dependent drain current source is used to describe the nonlinear portion of the device. The dashed boundary contains this voltage controlled nonlinear current source.  $V_1$  and  $V_2$  are the internal gate-source and drain-source voltages used as inputs to the nonlinear model.  $V_G$  and  $V_D$  are the gate-source and drain-source voltages applied at the actual terminals of the transistor.  $R_{g}$  and  $R_{p}$  are linear parasitic resistances not included in the basic model. The prolem is to

- 28 -



SOURCE

Figure 2.1 Circuit model used to calculate static drain current characteristics.

determine  $I_D$  as a function of the external terminal voltages  $V_D$  and  $V_G$ . This is accomplished by writing the Kirchoff voltage law equations for the circuit and solving them using a Newton-Raphson algorithm (39). This results in values for  $V_1$ ,  $V_2$ ,  $I_D$  and the other model output quantities.

2.1.1 Determination of  $R_{\rm S}$  and  $R_{\rm D}$ .

Spreading and contact resistance effects are difficult to calculate. The spreading resistance can be approximated (28), but the contact resistances are more They depend upon processing difficult to predict. techniques and tend to vary from transistor to transistor. Consequently, it was decided to obtain  $R_S$  and  $R_D$  through comparison of measured I-V characteristics with the calculated ones. This is done by assuming that  $R_S = R_D$ , and comparing  $g_{D}$  and  $g_{M}$  calculated by the basic model (which excludes  $R_S$  and  $R_D$ ) with values measured from experimental I-V characteristics. The two are compared at  $V_D=0$  and  $V_{c}$ =0. Here,  $V_{D}$  is selected near zero volts so that there is no appreciable current carried by the transistor which would complicate the comparison by introducing nonlinear thermal effects. The applied gate voltage,  $V_{_{\rm C}}$ , is chosen to be zero so that the  $g_{D}$ 's will be large for more ease in measurement. An incremental version of the static circuit is shown in Figure 2.2. Here we have:

assuming  $R_{S} = R_{D} = R$ ,

$$G_{\text{Dext}} = \frac{dI_{\text{D}}}{dV_{\text{G}}} = g_{\text{D}} / [1 + R(g_{\text{M}} + 2g_{\text{D}})]$$

so:

$$R = [(g_D/G_{Dext}) - 1]/(g_M + 2g_D)$$

Figure 2.3 compares calcuated and measured I-V characteristics for the 1.7 micron gate length MESFET described in Table 2.1. Predicted and measured results are in agreement for low values of  $V_{D'}$ , but diverge significantly in areas of the I-V plane which correspond to higher levels of power dissipation, and consequently higher device temperatures.

## 2.1.2 Temperature Effects

Neidert has conducted an extensive literature survey of published experimental and theoretical values for electron mobility in n-type GaAs as a function of doping



Figure 2.2 Incremental static circuit model used to estimate  $R_S$  and  $R_D$  by comparing measured drain current characteristics with basic nonlinear MESFET model calculated results.





- 33 -

# Device Parameters

| Gate-Source Spacing          | $(l_{g_{S}}):$                                    | 1.7 µm                               |
|------------------------------|---------------------------------------------------|--------------------------------------|
| Gate Length                  | ( ໃ ຼິ້) :                                        | 1.7 µm                               |
| Gate-Drain Spacing           | (l (l ):                                          | 1.7 µm                               |
| Gate Width                   | (พ):                                              | 600 µm                               |
| Epitaxial Layer Thickness    | (a):                                              | 0.3 µm                               |
| Doping Density               | (N <sub>D</sub> ):                                | $7.5 \times 10^{16} \text{ cm}^{-3}$ |
| Critical Electric Field      | $(\mathbf{E}_{\mathbf{C}}^{\mathbf{\tilde{l}}}):$ | 3.2 KV/cm                            |
| Saturated Velocity           | $(v_{s}^{1}):$                                    | $1.36 \times 10^7$ cm/sec            |
| Relative Dielectric Constant | (ε <sub>_</sub> ):                                | 12.5                                 |
| Built-in Potential           | (V <sub>b1</sub> ):                               | 0.7 V                                |

ŀ

Table 2.1 Geometric and material parameters used to model a developmental Texas Instruments GaAs MESFET.

- 34 -

level and temperature, and has derived an approximate relation for low-field mobility as a function of temperature (40):

$$\mu_{0} = \mu_{0} \left| \frac{300 \text{K} + \text{R}_{\text{TH}} \text{P}_{\text{D}}}{300 \text{K}} \right]^{-0.7}$$
(2.2)

where  $\mu_0$  is low field mobility,  $R_{TH}$  is the thermal resistance of the transistor, and  $P_D$  is the total power dissipated in the transistor. This relation holds for a doping level of the order of  $10^{17}$  cm<sup>-3</sup>, which is typical for a microwave MESFET, and for temperatures above 300 K.

The electron velocity-field relationship used by Yamaguchi and Kodera in the numerical simulations upon which they base their model (26) is the piecewise linear Curve A in Figure 2.4. It was discovered by Madjar and Rosenbaum (28) that the use of this curve in their model resulted in static drain current characteristics that retained the piecewise linear nature of the velocity-field relationship, resulting in drain current that increased approximately linearly with drain-source voltage, and abruptly became constant with the onset of current saturation. In order to eliminate discontinuities in the slopes of the I-V characteristics, a parabolic approximation (Curve B in Figure 2.4) to the



Figure 2.4 Electron velocity-field relations used in the Yamaguchi-Kodera FET simulations (Curve A), and in the Madjar-Rosenbaum MESFET model (Curve B).

GAR

velocity-field curve was used which has the same low field mobility and saturated velocity as the piecewise linear relation used by Yamaguchi and Kodera. In both cases, the saturated electron velocity is proportional to low field mobility for fixed critical electric field. Because the critical electric field for GaAs is relatively insensitive to temperature, Neidert's relation can be adapted to modify the saturated electron velocity, which is used as an input to the Madjar-Rosenbaum basic nonlinear MESFET model. The modified relation that is used here is:

$$V_{\rm S} = V_{\rm S} \left|_{300\rm K} \left[ \frac{300\rm K + R_{\rm TH} P_{\rm D}}{300\rm K} \right]^{-0.7}$$
 (2.3)

Static drain current characteristics suitable for comparison with experimental results must be calculated taking into account the MESFET temperature corresponding the the power dissipation level under a particular operating condition. At higher drain-source voltages and drain currents, the degradation of electron velocity due to higher channel temperatures can result in decreasing drain current with increasing drain-source voltage, i.e. negative G<sub>D</sub>. Common-source static drain current characteristics measured for the 0.5 micron gate-length transistor described in Table 2.2 and illustrated in

## NEC NE869177 MESFET CONSTRUCTION PARAMETERS USED AS INPUT TO MODEL

| GATE LENGTH:             | 0.5 microns                           |
|--------------------------|---------------------------------------|
| GATE WIDTH:              | 750 microns                           |
| EPI LAYER<br>THICKNESS*: | 0.21 microns                          |
| ND*                      | $1.75 \times 10^{17} \text{ cm}^{-3}$ |
| THERMAL RESISTANCE:      | 100° c/w                              |

\*Not available from manufacturer, obtained from C-V measurements.

Table 2.2 Geometric and material parameters for the NE869177 MESFET.

Figure 1.2 are shown in Figures 2.5 and 2.6. The characteristics of Figure 2.5 were measured on a curve tracer in which the drain-source voltage was cycled at 60 The MESFET was mounted in a simple probing station Hz. with no special care taken to control the microwave impedances of the circuit. There is looping in the characteristics, and low frequency oscillations also occur for some bias voltages. Figure 2.6 shows more carefully taken measurements on the same type of transistor, but this time manually, with adequate time allowed to achieve thermal equilibrium at each pair of drain-source and gate-source voltages. Constant power dissipation contours are also shown in the figure. This time, the transistor was mounted in a microstrip circuit with the drain-source and gate-source ports terminated with matched loads. Microwave power generated by the MESFET was monitored with a power meter and spectrum analyzer. The data points indicated by the triangles in Figure 2.6 correspond to bias voltages at which microwave power was detected, and so the measured D.C. current is an average, rather than a static value. The source of this oscillation is probably related to Gunn instabilities which will be discussed in the next section.

For the calculation of a set of characteristics such as this, measured at multiple temperatures, the use of the temperature corrected MESFET model would be time

- 39 -



Figure 2.5 Common-source drain current characteristics for the NE869177 MESFET measured on a curve tracer which cycled the drain-source voltage at 60 Hz.



Figure 2.6 Common-source static drain current characteristics for the NE869177 MESFET, mounted in a microwave circuit and measured on a point-by-point basis to allow time for thermal equilibration. Also shown are constant power dissipation contours.

a start and a start of

- 41 -

consuming. For each point, the drain current would need to be calculated using an initial guess for the device temperature, according to the technique described in Section 2.1. Power dissipation and device temperature could then be calculated, and the procedure repeated until convergence is obtained.

Figure 2.7A is a comparison of experimental and temperature corrected modeled drain currents as functions of gate-source voltage for fixed drain-source voltage. In this case, the experimental results were obtained first, and the measured power dissipation was used to determine the saturated electron velocity used as input to the model. The two curves are in good agreement. Figure 2.7B is a similar comparison, but with the model temperature fixed, at the experimentally determined power dissipation level for  $V_{GS}$ =-3 V. As expected, the error is largest for the smaller gate-source voltages which result in higher drain currents and power dissipation levels. Overall, the agreement with experimental results is superior for the temperature corrected model.

In large-signal microwave applications the MESFET operates isothermally, at a temperature related to the average power dissipated over one microwave period. Hence, static characteristics which are not measured isothermally, are not appropriate for large-signal microwave circuit applications. Figure 2.8 shows

- 42 -



- 43 -

177 34



Figure 2.8 Calculated static isothermal drain current characteristics for the NE869177 MESFET. The temperature corresponds to the power dissipation level indicated by the open circle.

- 44 -

isothermal static drain characteristics for the NE869177 which were calculated using the MESFET model. The temperature corresponds to the power dissipation level indicated by the open circle in the I-V plane. Incremental values from these curves will be used in the modeling of some of the S-parameters in Section 2.2.

The modeled isothermal characteristics do not exhibit any negative G<sub>D</sub> or indicate bias ranges for potential Gunn instabilities. A discussion of these phenomena and their relationship to the omission of negative differential mobility in the original Yamaguchi and Kodera simulations follows in the next section.

# 2.1.3 Negative Differential Mobility and Charge Accumulation Effects.

The electron velocity-field relation (V(E) curve) used by Yamaguchi and Kodera to develop their FET model (26) is shown in Figure 2.4A, and does not include negative differential mobility. However there is such a region in the V(E) curve for GaAs. This can result in Gunn instabilities (30) and possibly other effects. In a subsequent paper, Yamagacuhi, Asai and Kodera (23) reported a limited number of two-dimensional MESFET simulations using a V(E) relation proposed by Thim (41):

- 45 -

$$V(E) = \frac{\mu_0 E + V_S (E/E_0)^4}{1 + (E/E_0)^4}$$
(2.4)

where E is the magnitude of the electric field,  $\mu_0$  is the low field mobility,  $V_S$  is the saturated velocity, and  $E_0$ is the saturation field. The region of negative differential mobility can be seen in Figure 2.9.

Yamaguchi et. al. (23) came to the conclusion that MESFETs fabricated on thick n-type GaAs layers could exhibit Gunn oscillations. This conclusion is supported by simulations and experiments conducted by Grubin, Ferry and Gleason (42), who more succintly state the criterion for potential current instabilities as

 $I_{DSS} > G_0 * E_S * L$ ,

where  $I_{DSS}$  is the saturated drain current at zero gate-source bias,  $G_0$  is the open channel conductance,  $E_S$ is the ratio of the saturated electron velocity to the low field mobility, and L is the source to drain separation. MESFETs fulfilling this criterion are subject to Gunn effect current instabilities at gate-source biases near zero volts. This is a condition sometimes encountered in GaAs MESFETs intended for power applications.

Another result of the Yamaguchi et. al. simulations (23) was the prediction of a region of static negative

- 46 -





differental resistance in isothermal common-source drain current characteristics. They call this "stable negative resistance (SNR)". They attribute SNR to a charge accumlation phenomenon in the MESFET channel near the drain side of the gate, which is somehow related to negative differential mobility. SNR is prominent in the same region of the I-V characteristics that exhibits the maximum negative  $G_{D}$  due to thermal effects (Figure 2.6). This gives rise to the possibilty of ambiguous interpretation of I-V data taken under nonisothermal conditions. Pulsed I-V characteristics measured by Grubin et. al. (42) of MESFETs in isothermal operation do not indicate any regions of static negative resistance, even though they do exhibit Gunn instabilities at small gate-source biases.

This raises the possibility that the SNR of Yamaguchi et. al. may be a numerical artifact of the two-dimensional finite difference algorithm (23) that they used. SNR was observed only in the simulations that, for simplicity, assumed a perfectly insulating substrate. SNR was not observed in simulations with nonzero substrate conductivity. More recently, Norton and Hayes (43) have replicated some of the questioned simulations, and have expressed their opinion that the SNR is the result of an inadequately small mesh size. This observation has been criticized by Laux and Lomax (44).

- 48 -

It is appealing to try to avoid this controversey over numerical methods by resorting to more fundamental arguments. It should first be observed that charge accumulation, i.e. electron concentration greater than the doping level, is seen in two-dimensional simulations of silicon FETs (20), and thus does not require negative differential mobility. Secondly, one must consider Shockley's negative resistance theorem, which can be paraphrased: "negative differential mobility cannot result negative resistance." static As in originally demonstrated by Shockley (45), the derivation was one-dimensional and neglected diffusion. It was further generalized to include constant diffusion and arbitrary two-dimensional geometries and doping profiles by Kroemer (46). Consideraton of specific field dependent diffusion curves generally requires a numerical solution of the partial differential equations involved. A numerical investigation by Hauge (47) indicated that some velocity-field and diffusion-field curve combinations might result in static negative differential resistance; however shortly afterward, Dohler (48), using theoretical arguments, demonstrated that Hauge's solutions could not be time invariant (i.e. static) and thereby completed the generalization of Shockley's negative resistance theorem.

Because Shockley's negative resistance theorem holds, and since the assumptions in the Yamaguchi et. al.

- 49 -

analysis (23) preclude the possibility of tunneling effects (49), we are left with only one additional potentially valid explanation for SNR, namely some voltage or current feedback effect resulting from a combination of static characteristics which do not, individually, exhibit static negative resistance. Wu and Wu (50) have conducted an extensive investigation of circuit topologies combining three-terminal elements with FET-like characteristics, in order to obtain static negative resistance across a pair of circuit nodes. Their analysis indicates that such a circuit can only be realized if it contains no fewer than two FET-like elements which are interconnected in ways that bear no resemblance to all conceivable conceptual partitioning of a single MESFET. This casts doubt on possible feedback hypotheses that might explain static negative differential resistance in the Yamaguchi et. al. (23) simulations.

Inspired by the Yamaguchi et. al. SNR results, many papers have been published attempting to model the charge accumulation region in MESFETs fabricated from negative differential mobility semiconductors as "stationary Gunn domains", and calculate effects on MESFET behavior (51-54). Several of these papers (51-53), are based on Shur and Eastman's analytic model (27) which gives the voltage across the "stationary Gunn dor din" as a function of the magnitude of the electric field at the drain side

- 50 -

of the region under the gate. Unfortunately when the analysis is traced back through two of Shur's earlier publications (55,56), it is discovered that it includes the assumption that the high field Gunn domain moves at the same velocity as the carriers outside the domain. This is the same assumption that permits derivation of the "Equal Areas Rule" (57) for traveling domains in classical Gunn device theory. This seems to be a somewhat strained approximation for the stationary charge accumulation phenomenon seen in numerical two-dimensional MESFET simulations, where the carriers outside the "domain" are moving to support the drain conduction current.

An exhaustive attempt was made earlier by this author to use the Shur and Eastman "static Gunn domain model" in conjuncton with the Madjar-Rosenbaum basic nonlinear MESFET model. The result was an inherent discontinuity in the static drain current characteristics, and saturated drain currents that were too low (Figure 2.10). The reason for the discontinuity is demonstrated in Appendix 8.1.

Willing and de Santis (54) have included a negative resistance element in an equvalent MESFET circuit used for the bias-dependent small-signal S-parameter MESFET modeling technique described in Section 1.2.1. In addition to using this element to account for static negative GD, they simultaneously used it to account for

- 51 -



Figure 2.10 Static drain current characteristics for the Texas Instruments MESFET, using the "stationary Gunn Domain" correction proposed by Shur and Eastman (27). measured reflection coefficients for the drain-source port of the transistor which are greater than one. This reflection gain could theoretically result from static negative  $G_D$ , but it could also result from travelling Gunn domain effects such as are utilized in Gunn diode amplifiers (30). The connection between the reflection gain at microwave frequencies and the apparent static negative  $G_D$  (from nonisothermal measurements) appears to be coincidental.

In view of these theoretical considerations and experimental results, we have chosen not to incorporate static negative  $G_D$  in our MESFET modeling. Although velocity saturation exerts a strong influence on the calculated saturated drain conduction current predicted by the model, negative differential mobility appears to play a role in the static characteristics only at the onset of Gunn instabilities in the drain current, in which case static characteristics are no longer applicable, and the MESFET is not useful in a conventional sense. This does not mean, however, that the charge accumulation region is not important in MESFET behavior, as it may affect the nonlinear feedback capacitance (58) and play a role in breakdown mechanisms as well. The Madjar-Rosenbaum model includes a phenomenological representation for the effects of charge accumulation at the drain side of the gate.

- 53 -

2.1.4 Substrate Current

The Yamaguchi-Kodera FET model which was described in Section 1.1.3 does not include substrate current consequently, neither effects, and does the Madjar-Rosenbaum model. Whether or not a substrate current correction is necessary for a specific transistor is determined by examining the experimental common-source I-V characteristics. The slope of the cut-off drain current is used to determine the value of a linear resistance which is placed across the drain and source terminals of the nonlinear current source in Figure 2.1. For the NE869177 MESFET (Table 2.2), the value of this resistance has been found to vary from one thousand ohms to fifty ohms, depending on the particular device under test. The lower substrate resistances were observed to be gate-source voltage dependent, and were avoided in the experiments that are reported here. Because of the lack of uniformity among the same model of transistor due to the apparent sensitivity of substrate current effects to substrate preparation and n-type layer - substrate interface phenomena, it was decided not to pursue substrate current modeling in greater depth than including a linear resistance.

Eastman and Shur (51) have developed a model for substrate current in GaAs MESFETs based on their "static

- 54 -

Gunn domain" theory (27). Unfortunately this theory predicts minimum substrate current when the channel is pinched off, and this is the opposite of what is observed experimentally.

### 2.2 SMALL-SIGNAL S-PARAMETER CALCULATION.

The incrementally linear version of the MESFET model with package parasitics that is used for the calculation of small-signal S-parameters is shown in Figure 2.11.  $R_S$ and  $R_D$  are the source and drain combined contact and spreading resistance<sup>--</sup> that were described in Section 2.1.  $R_G$  is a gate metallization resistance.  $C_{GS1}$  and  $C_{DS1}$  are bonding pad capacitances.  $L_S$ ,  $L_G$ , and  $L_D$  are lead inductances.  $C_{GS2}$  and  $C_{DS2}$  are microstrip fringing field capacitances associated with the microstrip test fixture in which the transistor is mounted for comparison measurements.

The dashed box contains incremental elements from the basic nonlinear model. An alternative version of this innermost part of the network which replaces the nonlinear gate charging resistance,  $R_C$ , with a time delay in the control voltage,  $V_1$ , is shown in Figure 2.12. The motivation for the alternative representation will be discussed in Chapter 4. Both versions result in essentially identical calculated S-parameters.

- 55 -



Ì

Figure 2.11 Incrementally linear packaged MESFET model for smallsignal scattering parameter calculations using the gate charging resistance, R<sub>C</sub>.



Figure 2.12 Incremental version of the basic nonlinear MESFET model with the gate charging resistance replaced by a time delay in the control voltage, V<sub>1</sub>.

The following sequence is used to calculate the S-parameters:

1.) The basic nonlinear model is used with the Newton-Raphson algorithm which was described in Section 2.1, in order to determine the incremental values for the nonlinear elements corresponding to the specified external bias voltages.

2.) The complex admittance matrix for the nonlinear network is calculated.

3.) The admittance matrix is inverted and RG and RD are added to the resulting impedance matrix.

4.) The impedance matrix is inverted, and the shunt capacitances  $C_{\rm GS1}$  and  $C_{\rm DS2}$  are added to the resulting admittance matrix.

5.) The admittance matrix is inverted and the series inductances and resistances  $L_S$ ,  $L_G$ ,  $L_D$ , and RS are added to the resulting impedance matrix.

6.) The impedance matrix is inverted and the shunt capacitances  $C_{\rm DS2}$  and  $C_{\rm GS2}$  are added to the resulting admittance matrix.

7.) The admittance matrix is normalized to 50 ohms and converted to the scattering parameter matrix.

Common-source scattering parameters for the NE869177 MESFET (described in Table 2.2 and illustrated in Figure 1.2) were measured on an automatic microwave network

and the second second

analyzer. The source and drain microstrip tuning stubs pictured in Figure 1.2 were removed to simplify network analyzer calibration. The measured results are shown over a 3 to 11 GHz frequency range in Figures 2.13 through 2.16 for  $V_{GS}$ =-3 V, which results in a drain current which is about one half of the zero voltage gate bias saturated drain current; and in Figures 2.17 through 2.20 for  $V_{GS}$ = -6 V, where the transistor is cut-off.

Initial estimates for parasitic element values were based on manufacturer-supplied information (59). The measurements taken with  $V_{GS}$ =-3 V were then used as a guide In the manual refinement of the parasitic reactance values presented in Table 2.3. These values were then used with the MESFET model (the version without  $R_{c}$ ) to calculate the S-parameters which are also displayed in Figures 2.13 through 2.20. Incremental values for the nonlinear elements calculated by the basic MESFET model are shown in Table 2.4. The match is reasonable when the precision of the S-parameter measurements is considered, and it tracks the change in bias voltage. Vendelin and Omori (60) have described a computer technique for the automatic determination of parasitic element values which could result in an even better match between predicted and measured results.

- 59 -



Figure 2.13 Predicted and measured S for the NE869177 MESFET. Bias: V DS = 7.50 volts, V GS = -3.00 volts.




1 Carton

Figure 2.15 Predicted and measured S for the NE869177 MESFET. Bias: V = 7.50 volts, V<sub>GS</sub> = -3.00 volts.

\_\_\_\_\_













Figure 2.20 Predicted and measured S<sub>22</sub> for the NE869177 MESFET. Bias: V<sub>DS</sub> = 7.50 volts, V<sub>GS</sub> = -6.00 volts.

5

## LINEAR PARASITIC ELEMENT VALUES

 $R_{S} = 2.4 \text{ ohm}$   $R_{G} = 8.0 \text{ ohm}$   $R_{D} = 2.4 \text{ ohm}$   $L_{S} = 0.025 \text{ nH}$   $L_{G} = 0.100 \text{ nH}$   $L_{D} = 0.100 \text{ nH}$   $C_{GS} = 0.050 \text{ pF}$   $C_{DS} = 0.050 \text{ pF}$ 

 $C_{\rm DSC} = 0.010 \ \rm pF$ 

and the second second second

ţ١

G<sub>SUBST</sub> = 0.001 mho

Table 2.3 Parasitic element values for the NE869177 MESFET.

## <u>TEMPERATURE CORRECTED</u> BIAS SENSITIVE INCREMENTAL PARAMETERS

# $v_{\rm DS} = 7.50v$

|                          | V <sub>GS</sub> = -3.00V | $V_{GS} = -6.00V$ |
|--------------------------|--------------------------|-------------------|
| <sup>g</sup> m           | .060 mhos                | .016 mhos         |
| <sup>g</sup> d           | .001 mhos                | .001 mhos         |
| °11                      | .473 pF                  | .423 pF           |
| °12                      | 079 pF                   | 079 pF            |
| °21                      | .00004 pF                | .00004 pF         |
| °22                      | .243 pF                  | .239 pF           |
| TRANSIT<br>TIME          | 4.08 psec                | 3.69 psec         |
| measured I <sub>D</sub>  | 64.1 mA                  | 4.4 mA            |
| predicted I <sub>D</sub> | 64.3 mA                  | 7.7 mA            |

Ĵ

Table 2.4 Incremental values for nonlinear elements from the basic MESFET model for the NE869177 MESFET.

1.4.10 By Shirls

2.3 LARGE-SIGNAL MODELING CONSIDERATIONS.

Figure 2.21 is an equivalent circuit for the nonlinear MESFET model and associated package parasitics. The linear parasitic elements were described in Section 2.2. The voltage controlled current source was investigated in Section 2.1, only here it is implemented with a voltage delay in the internal gate-source voltage to model transit time effects. The diodes model gate conduction current, which although strictly speaking is a static phenomenon, can be important under large-signal conditions.

The circuit of Figure 2.21 is suitable for large-signal time-domain circuit simulation using numerical integration such as presented in Chapter 3. An alternative representation will be developed in Chapter 4 for efficient large-signal frequency-domain circuit simulation.

2.3.1 Gate Conduction Current.

The gate of a MESFET is a Schottky barrier diode (9). It will conduct current when forward biased and also when reverse biased beyond a threshold voltage for avalanche breakdown. The forward conduction current characteristic is an exponential function of voltage, and

-70 -



Figure 2.21 Packaged MESFET circuit for large-signal timedomain simulations.

the reverse current characteristic is superlinear but Gate conduction current subexponential. plays an insignificant role in static characteristics and small-signal S-parameters, because biasing the transistor to conduct such current would quickly result in the destruction of the delicate gate structure. However in large-signal microwave operation, the possibility exists that gate conduction can occur nondestructively over part of a period, and contribute to gain saturation and harmonic generation. This question has been raised by sampled waveform measurements conducted by Sechi, Huang, and Perlman (61).

part of Since gate conduction was not the Yamaguchi-Kodera model, it must be added externally to the Madjar-Rosenbaum basic nonlinear MESFET model by connecting gate-source and gate-drain diodes as indicated in Figure 2.21. The largest inherent error in such a procedure occurs at the onset of reverse breakdown, where appreciable current would simultaneously be carried by both the diode and the basic MESFET. There is less error for forward conduction, since the diode turn-on is more abrupt.

Detailed consideration of the nonlinear diode models will be deferred to the discussion of large-signal circuit simulations in Chapters 3 and 5. The frequency doubler simulations of Chapter 3 use a diode model with no reverse

-72 -

breakdown. The overdriven amplifier experiments and simulations of Chapter 5 investigate both forward conduction and reverse breakdown.

# 2.3.2 An Upper Frequency Limit for the Lumped Element MESFET Model Approximation.

For the nonlinear lumped element MESFET model described in Section 1.4 to remain valid under large-signal conditions it is required that the drain conduction current and the incremental capacitances, determined by the charge distribution under the gate, be functions of the instantaneous values of the voltages  $V_1$ Under general large-signal conditions the drain and V<sub>2</sub>. current and capacitances will depend not only on the instantaneous values of  $V_1$  and  $V_2$ , but also on their The determination of such a dependence recent history. requires the time dependent solution of Maxwell's equations in addition to the semiconductor equations under conditions imposed by the boundaries of the basic MESFET structure and the excitation from the external circuit. This would result in a distributed MESFET model.

Presently available MESFETs are not designed to be distributed devices. Gate lengths are fabricated as short as possible to achieve high gain-bandwidth products. A somewhat arbitrary upper frequency limit on the validity of the lumped element model approximation can be set by requiring that a period of the applied signal voltage be greater than at least five electron transit times under the gate. Thus, a four picosecond transit time, such as calculated for the 0.5 micron gate NE869177 MESFET, would indicate an upper frequency limit of 50 GHz. The lumped approximation holds beyond the useful frequency range of the MESFET due to low-pass filtering effects of parasitic resistances and capacitances.

#### 3. TIME-DOMAIN CIRCUIT SIMULATION

Once the physical nonlinear model is in hand, the next requirement for large-signal circuit design is to examine the device-circuit interactions. Perhaps the most obvious method for large-signal circuit simulation is the time-domain solution of the integrodifferential equations describing the circuit. When such equations are cast in normal form, that is with the first order time derivatives of the state variables expressed as functions of the state variables and time, standard numerical integration algorithms can be used to obtain the values of the state variables as functions of time. Initial values for the state variables must be assigned at the start of integration, and if it is desired to obtain a steady-state solution, integration must proceed over several periods until the transient response resulting from the initial guess has died out. This is the case in the analysis that is presented here. Once steady-state has been achieved, the state variables for a final period can be examined directly as waveforms, or can be processed through a discrete Fourier transform (62) to obtain a of the frequency-domain representation currents and voltages of interest. The entire procedure is diagramed in Figure 3.1. This Chapter will

- 75-



Figure 3.1 Time-domain large-signal circuit simulation procedure using numerical integration of the ordinary differential equations modelling the circuit.

.

- 76 -

present the use of the nonlinear MESFET model in a microwave frequency doubler circuit simulation.

#### 3.1 NUMERICAL INTEGRATION ALGORITHM

A fourth order Runge-Kutta algorithm (63) was originally used with the Madjar-Rosenbaum large-signal MESFET model for overdriven amplifier simulations conducted by Green and Rosenbaum (64). On the basis of this experience, it was decided to adopt a multistep predictor-corrector algorithm for improvement in computational efficiency. The program that was adopted was C. W. Gear's DIFSUB (65), which allows the user to between Adams-Bashforth predictor choose an Adams-Moulton corrector, or Gear's stiffly stable algorithm. Gear's stiffly stable algorithm was created to handle stiff systems of ordinary differential equations, that is systems where the eigenvalues of the associated Jacobian differ by more than an order of magnitude. In present context, this would indicate circuit the simulations with frequency components differing by more than a factor of ten.

Both DIFSUB options were investigated using stiff and nonstiff systems of test equations for speed of execution and accumulated error. Automatic step size and integration order features were also examined. Figure 3.2

- 77 -



Figure 3.2 Accumulated error plots for the Adams-Bashforth-Moulton numerical integration algorithm: Figure 3.2A - nonstiff, Figure 3.2B - stiff.

- 78 -

contains accumulated error plots for the nonstiff test (Figure 3.2A) and the stiff test (Figure 3.2B). The test equations for Figure 3.2A were:

$$\frac{dY_1}{dt} = -Y_2$$
$$\frac{dY_2}{dt} = -Y_1$$

with initial conditions:

$$Y_1(0) = 1$$
  
 $Y_2(0) = 0$ 

The solution is:

 $Y_1 = \cos(t)$ 

$$Y_2 = sin(t)$$

Figure 3.2A is a plot of the difference between the numerical and analytic solution values for Y1 as a function of time for 100 cycles. It was found that the accumulated error remained bounded for the Adams-Bashforth-Moulton option when the maximum order was fixed at two, and the maximum error allowed per integration step was set at less than 0.5 percent.

Figure 3.2B is a similar plot, but for a set of test equations which generated a cosine amplitude modulated

cosine wave. This was a stiff system because the ratio of the carrier frequency to the modulation frequency was 100:1. The result is plotted for one modulation period. Even for the stiff case, the Adams-Bashforth-Moulton algorithm was more efficient than Gear's algorithm. As a result of these tests, it was decided to use the Adams algorithm for the frequency doubler simulations discussed in Section 3.3.

#### 3.2 LOOKUP TABLE STORAGE OF MESFET MODEL RESULTS

As observed in Section 1.4, the output from the Madjar-Rosenbaum basic nonlinear MESFET model, for a specific transistor, can be viewed as a collection of five surfaces (Figures 1.5 and 1.6). Because time-domain large-signal circuit simulations may require tens of thousands of calls to the nonlinear MESFET model, it is much more efficient to use it to generate five such surfaces for a particular transistor, and store the surfaces in a table as functions of  $V_1$  and  $V_2$ . A computer program has been created which does this, and reads and linearly interpolates results from the table as required during numerical integration. This procedure was used for the simulations described in the next section. One lookup table containing MESFET model output values corresponding to over two thousand V1,V2 pairs was created for the 1.7

Sector Se

micron gate length MESFET described in Table 2.1. The FET temperature assumed for these calculations was 300 K. The execution time on a PDP 11/45 minicomputer with overlayed program structure was about two hours.

Since the Madjar-Rosenbaum MESFET model will not operate with negative values of  $V_2$  (internal drain-source voltage), only positive  $V_2$  is used in generating the lookup table. To accommodate the possibility that  $V_2$  may become negative during large-signal simulations, additional software was written to reverse the model as it is read from the table by interchanging source and drain, and transforming the voltage reference node to the drain.

A more economical lookup table generation approach has been created which uses a combination of linear interpolation and specifically devised curve fitting, determined by the functional forms of the MESFET model output (Figures 1.5 and 1.6) - which yields results of comparable quality. This was motivated by the need to generate many tables for the same transistor at different operating temperatures. Using this new approach, table generation typically requires fewer than one hundred calls to the basic MESFET model.

The common-source drain current characteristics (Figure 1.5) are linear functions of  $V_2$ , the internal drain-source voltage, for values of  $V_2$  above the onset of current saturation. Below saturation, the characteristics

- 81-

are parabolic, reflecting the approximation for the V(E)curve (Figure 2.4B) used in deriving the nonlinear model. (The piecewise-linear V(E) approximation shown in Figure 2.4A resulted in piecewise-linear drain current I-V characteristics.) Consequently, the characteristics for a given value of  $V_1$ , the internal gate-source voltage, can be adequately reproduced from four parameters obtained from the MESFET model: (i.) the value of  $g_D$  at  $V_2=0$ ,  $g_{DO}$ ; (ii.) the value of  $V_2$  at which the drain current saturates,  $V_{2SAT}$ ; (iii.) the value of the drain current at the onset of saturation,  $I_{DSAT}$ ; and (iv.) the value of  $g_{D}$ in drain current saturation,  $g_{DSAT}$ . The table generation program obtains these parameters for ten values of  $V_1$ , ranging from the built-in potential of the Schottky barrier gate to the cut-off voltage. When the table is read during the course of a large-signal circuit simulation, the values of the four parameters are linearly interpolated as functions of  $V_1$ , and the drain current is calculated for values of  $V_2$  less than  $V_{2SAT}$  using:

$$I_{D}(V_{1},V_{2}) = I_{DSAT}(V_{1}) - \frac{g_{DO}^{2}(V_{1})}{4I_{DSAT}(V_{1})} [V_{2} - V_{2SAT}(V_{1})]^{2}$$

and for values of V2 greater than or equal to V2SAT using:  $I_{D}(V_{1},V_{2}) = I_{DSAT}(V_{1}) + g_{DSAT}(V_{1}) [V_{2} - V_{2SAT}(V_{1})] .$ 

- 82-

The incremental capacitances are similarly calculated as functions of  $V_1$  and  $V_2$ , with the necessary parameters being obtained from the MESFET model at the same time as the drain conduction current parameters are obtained, requiring few additional calls to the model.  $C_{11}$ ,  $C_{12}$ , and  $C_{21}$  are expressed as parabolic functions of  $V_1$  and  $V_2$ .  $C_{22}$  is parabolic with respect to  $V_1$ , and is linearly interpolated with respect to  $V_2$ . The accuracy of these approximations is in keeping with the precision of the basic MESFET model. This newer version of the lookup table was used for the frequency-domain simulations which will be discussed in Chapter 5.

#### 3.3 SIX TO TWELVE GHZ FREQUENCY DOUBLER SIMULATIONS

The MESFET used for these simulations is the 1.7 micron gate-length transistor described in Table 2.1. The circuit model for the transistor, including package parasitics, is displayed in Figure 2.21. The gate conduction current diode models are peicewise linear, with zero conductance until the forward turn-on voltage of of 0.7 Volts is reached, at which point the resistance drops to zero. The FET frequency doubler circuit is snown in Figure 3.3. The input power at 6 GHz is derived from the sinusoidal voltage source in series with  $R_{\rm GN}$ . Output power is delivered to  $R_{\rm L}$ .  $R_{\rm GN}$  and  $R_{\rm L}$  were chosen to be





Ì

-84-

200 ohms in order to minimize the loading of the input and output tuned circuits, while at the same time being reasonable to construct in an eventual prototype. These values could be realized with guarter-wave transformers terminated in 50 ohms.

 $L_I$  and  $C_I$  were initially chosen with cautious guidance from the calculated small-signal scattering parameters of the packaged FET model. Circuit simulations were then performed over a range of  $L_I$  values for the purpose of tuning to improve performance. Figure 3.4 displays 6-12 GHz doubler gain as a function of  $L_I$ . The "doubler gain" is the ratio of the second harmonic power delivered to RL to the fundamental power available from the generator (P1 available). Figure 3.5 shows the voltage standing wave ratio on the line between the generator and the input tuned circuit. Minimum VSWR and maximum doubler gain do not occur at the same value of  $L_I$ . This indicates that input matching does not necessarily result in input current and voltage waveforms for the best doubler performance.

Similarly  $L_0$  and  $C_0$  were chosen for output resonance at 12 GHz, and  $L_0$  was subsequently experimentally "tuned" to maximize doubler gain (Figure 3.6). Figure 3.7 shows output spectral purity as a function of  $L_0$ . Spectral purity is defined as the ratio of second harmonic power delivered to RL to the total r.f. power delivered to  $R_r$ .

- 85 -



Figure 3.4 6-12 GHz doubler gain as a function of L. Fixed conditions:

$$C_{I} = 1.475 \text{ pF},$$
  
 $L_{0} = 0.176 \text{ nH},$   
 $C_{0} = 0.769 \text{ pF},$   
 $V_{DD} = 6.0V,$   
 $V_{GG} = 4.0V,$   
 $P_{1}$  available = 12.66 mW.

- 86-

| AD-A110 736 |   |                     | WASHINGTON UNIV ST LOUIS MO DEPT OF ELECTRICAL ENGIETC F/G 20/12<br>PERFORMANCE LIMITS ON GAAS FET LARGE- AND SMALL-SIGNAL CIRCUITSETC(U)<br>OCT 81 D R GREEN, F R ROSENBAUM N00014-80-C-0316<br>NRL-81-1 NL |  |  |  |  |  |  |  |  |   |  |
|-------------|---|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|---|--|
|             |   | <b>₽</b> ₽ <b>3</b> |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  | ( |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             |   |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |
|             | _ |                     |                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |   |  |





Figure 3.5 6-12 GHz doubler input voltage standing wave ratio as a function of L. (Same fixed conditions as in Figure 3.4.)

فمعتشمين

ſ

-87-



Figure 3.6 6-12 GHz doubler gain as a function of  $L_0$ . Fixed conditions:

 $L_{I} = 0.352 \text{ nH},$   $C_{I} = 1.475 \text{ pF},$   $C_{0} = 0.769 \text{ pF},$   $V_{DD} = 6.0V,$   $V_{GG} = 4.0V,$   $P_{1} \text{ available} = 12.66 \text{ mW}.$ 



Figure 3.7 6-12 GHz doubler, output spectral purity as a function of  $L_0$ . (Same fixed conditions as in Figure 3.6.)

F

The maxima in Figures 3.6 and 3.7 occur at about the same value of  $L_0$ , so there is no need to make spectral purity - doubler gain trade-offs in output tuning. Adjustment of  $L_0$  and  $R_L$  (not shown) to effect a conjugate impedance match of the parallel  $L_0$ ,  $C_0$ , and  $R_L$  combination to  $S_{22}$  of the packaged FET at 12 GHz resulted in a 23 dB loss in doubler gain when compared to a simulation using empirically selected "best tuning". This reinforces the sense of caution that must be exercised in applying linear system concepts to nonlinear systems.

Figures 3.8 through 3.10 present results of a series of simulations in which the power available from the 6 GHz generator was varied. Doubler gain, input VSWR, and output spectral purity all increase monotonically with  $P_1$ available over the range that was investigated. Spectral purity saturates sooner than doubler gain.

Figures 3.11 and 3.12 show doubler gain and output spectral purity as functions of drain bias,  $V_{DD}$ . In Figure 3.11, there is a rather sharp doubler gain maximum near  $V_{DD} = 10$  V. Maximum output spectral purity is also observed at this  $V_{DD}$  value. Input VSWR was found to be relatively insensitive to  $V_{DD}$ .

The effect of gate bias,  $V_{GG}$ , is examined in Figures 3.13, 3.14 and 3.15. The doubler gain curve has a characteristic double hump appearance. The humps would probably appear somewhat more symmetric if the input

- 90 -



Figure 3.8 6-12 GHz doubler gain as a function of power available from the 6 GHz generator. Fixed conditions:

$$L_{I} = 0.352 \text{ nH},$$
  

$$C_{I} = 1.475 \text{ pF},$$
  

$$L_{0} = 0.158 \text{ nH},$$
  

$$C_{0} = 0.769 \text{ pF},$$
  

$$V_{DD} = 10.0 \text{ V},$$
  

$$V_{GG} = 4.0 \text{ V}.$$

-91-



Figure 3.9 6-12 GHz doubler, input voltage standing wave ratio as a function of power available from the 6 GHz generator. (Same fixed conditions as in Figure 3.8.)



Figure 3.10 6-12 GHz doubler, output spectral purity as a function of power available from the 6 GHz generator. (Same fixed conditions as in Figure 3.8.)

Ľ.



Figure 3.11 6-12 GHz doubler gain as a function of  $V_{DD}$ . Fixed conditions:

A STRACT

 $L_{I} = 0.352 \text{ nH},$   $C_{I} = 1.475 \text{ pF},$   $L_{0} = 0.158 \text{ nH},$   $C_{0} = 0.769 \text{ pF},$   $V_{GG} = 4.0 \text{ V},$   $P_{1} \text{ available} = 56.41 \text{ mW}.$


Figure 3.12 6-12 GHz doubler, output spectral purity as a function of V. (Same fixed conditions as in Figure 3.11.)

Acres of Late

-95-



Figure 3.13

.3 6-12 GHz doubler gain as a function of V GG. Fixed conditions:

 $L_{I} = 0.352 \text{ nH},$   $C_{I} = 1.475 \text{ pF},$   $L_{0} = 0.158 \text{ nH},$   $C_{0} = 0.769 \text{ pF},$   $V_{DD} = 10.0 \text{ V},$  $P_{1} \text{ available} = 56.41 \text{ mW}.$ 



1

فالأستحمار وأدماره

Figure 3.14 6-12 GHz doubler, input voltage standing wave ratio as a function of V . (Same fixed conditions as in Figure 3.13.)

-97-



Figure 3.15 6-12 GHz doubler, output spectral purity as a function of V<sub>GG</sub>. (Same fixed conditions as in Figure 3.13.)

-98-

tuning had also been adjusted to maximize doubler gain at each  $V_{GG}$  value. Input VSWR increases dramatically as  $V_{GG}$ becomes negative. The more negative it becomes, the greater the chance of gate conduction occurring during part of each period and effectively shorting the doubler's input. The output spectral purity curve resembles the product of the doubler gain and input VSWR curves. By taking such a product, one would essentially be redefining doubler gain as the ratio of second harmonic output power to fundamental input power (rather than available fundamental input power).

Figures 3.16 through 3.21 are waveforms and state space trajectories from the the 6-12 GHz doubler simulation which had the best doubler gain. Figures 3.16 and 3.17 are input voltage and current waveforms for one 6 Figure 3.18 is the GHz period. corresponding current-voltage trajectory. Examination of Figure 3.18 reveals that steady-state operation has nearly been achieved, since the limit cycle is nearly closed. It is also evident that for part of the cycle, there is a substantial reactive component to the load that the doubler circuit presents to the generator. Figure 3.19 is the voltage waveform across the output load resistor,  $R_{T}$ . Frequency doubling is obvious in the Lissajous figure pesented in Figure 3.20, the output voltage-input voltage trajectory. Some first harmonic content in the output

- 99 -



Figure 3.16 6-12 GHz doubler, input voltage waveform for 9th period.

$$L_{I} = 0.352 \text{ nH}$$

$$C_{I} = 1.475 \text{ pF}$$

$$L_{0} = 0.158 \text{ nH}$$

$$C_{0} = 0.769 \text{ pF}$$

$$V_{DD} = 10.0 \text{ V}$$

$$V_{GG} = 4.0 \text{ V}$$

$$P_{1} \text{ available} = 56.41 \text{ mW}$$

-100-

and the second second

١,



Figure 3.17 6-12 GHz doubler, input current waveform for 9th period. (Same simulation as in Figure 3.16.)



Figure 3.18 6-12 GHz doubler, input current-input voltage trajectory for 9th period. (Same simulation as in Figure 3.16.)

Construction of the second second



Figure 3.19 6-12 GHz doubler, output voltage waveform for 9th period. (Same simulation as in Figure 3.16.)

Γ

-103-



Figure 3.20 6-12 GHz doubler, output voltage-input voltage trajectory for 9th period. (Same simulation as in Figure 3.16.)





Figure 3.21 6-12 GHz doubler, gate-drain voltage waveform for 9th period. (Same simulation as in Figure 3.16.)

A STATE OF THE OWNER OF THE OWNER OF

ĥ

voltage is also apparent from the slight assymetry. The second harmonic (12 GHz) power delivered to  $R_L$  is 60.5 mW, while the first harmonic (6 GHz) power delivered to  $R_L$  is 2.9 mW. Figure 3.21, the voltage waveform across the gate to drain diode of Figure 2.21, shows a -33 V minimum, which raises the issue of including reverse breakdown behavior in the gate conduction diode models. This will be considered in Chapter 5. For this simulation, the doubler gain was 0.31 dB, the input VSWR was 2.25, and the output spectral purity was 95.1%.

Gupta, Laton and Lee (66) have performed actual doubler experiments using a very similar circuit. Their results for doubler gain as a function of  $\boldsymbol{V}_{\rm GG}$  is shown in Figure 3.22 for various values of  $V_{\rm DD}$  for a 4-8 GHz MESFET doubler. When compared with Figures 3.11 and 3.13 it is seen that there is qualitative agreement, with the double hump structure as a function of  ${\rm V}^{}_{\rm GG}$  evident in both simulated and measured results. Although the results cannot be strictly compared because of transistor, circuit, and frequency differences in the simulations and measurements, the work presented in this chapter does demonstrate the use of the nonlinear MESFET model in understanding large-signal circuit operation, using time-domain simulation.

-106-



Figure 3.22 Experimental results for MESFET frequency doubler gain as a function of gate-source voltage, with drain-source voltage as a parameter. (After Gupta, Laton, and Lee, "Performance and Design of Microwave FET Harmonic Generators," IEEE Transactions on Microwave Theory and Techniques, Vol. MTT-29, No. 3, March 1981, page 262.)

-107-

## 4. FREQUENCY-DOMAIN CIRCUIT SIMULATION

The disadvantages of time-domain nonlinear circuit simulation using numerical integraton include: long computation time to obtain steady-state results, problems with handling large or distributed linear subnetworks, and difficulty in handling the time constants associated with realistic biasing networks. For the determination of for nonlinear steady-state responses circuits, frequency-domain simulation approaches are preferable not only because of potential improvements in computational efficiency, but also because they permit the direct use of frequency domain descriptions of linear subnetworks. This chapter presents a frequency-domain circuit simulation technique that was developed for use with the nonlinear MESFET model which was presented earlier. The usefulness of this technique is demonstrated in the overdriven MESFET amplifier simulations of Section 5.2

### 4.1 STEADY-STATE SIMULATION ALGORITHM

The MESFET circuit is partitioned as shown in Figure 4.1. The network to the left of the linear-nonlinear interface is entirely linear. The nonlinear MESFET model is to the right. Since a steady-state solution is sought,

-108-



-109-

-110-

knowledge that the currents and voltages are periodic with a fundamental radian frequency of  $\omega$ , permits their representation as Fourier series:

$$\begin{bmatrix} v_{1}(t) \\ v_{2}(t) \end{bmatrix} = \sum_{n=0}^{N} \left\{ \begin{bmatrix} v_{1,n} \\ v_{2,n} \end{bmatrix} \cos(n\omega t) + \begin{bmatrix} v_{1,n} \\ v_{2,n} \end{bmatrix} \sin(n\omega t) \right\}_{(4-1)}$$

and

.

$$\begin{bmatrix} i_{1}(t) \\ i_{2}(t) \end{bmatrix} = \sum_{n=0}^{N} \left\{ \begin{bmatrix} i_{1,n} \\ i_{2,n} \end{bmatrix} \cos(n\omega t) + \begin{bmatrix} i_{1,n} \\ i_{1,n} \\ i_{2,n} \end{bmatrix} \sin(n\omega t) \right\}_{(4-2)}$$

where N is the maximum number of harmonics to be considered, and the superscripts R and I refer to the in-phase and quadrature components of the appropriate voltage and current harmonic amplitudes, respectively.

Additionally, since the first order time derivatives of the voltages are also required as input to the nonlinear MESFET model, equation (4-1) can be differentiated to obtain:

$$\frac{d}{dt} \begin{bmatrix} v_{1}(t) \\ v_{2}(t) \end{bmatrix} = \omega \sum_{n=1}^{N} n \left\{ \begin{bmatrix} v_{1,n} \\ v_{2,n} \end{bmatrix} \cos(n\omega t) - \begin{bmatrix} v_{1,n} \\ v_{2,n} \end{bmatrix} \sin(n\omega t) \right\}$$

$$(4-3)$$

The Fourier components:

$$\{v_{1,n}^{R}, v_{1,n}^{I}, v_{2,n}^{R}, v_{2,n}^{I}\}_{n=0,1,\ldots,N}$$

contain all of the terminal voltage information required by the nonlinear MESFET model.

The linear parasitic element network used in this work is shown in Figure 4.2. The elements are described in Section 2.2. The entire linear subnetwork (Figure 4.1) can be described in the frequency domain by a hybrid matrix of the form:

$$[H(n\omega)] \begin{bmatrix} V_1 \\ V_2 \\ i_1 \\ i_2 \end{bmatrix} = \begin{bmatrix} v_1 \\ v_2 \\ I_1 \\ I_2 \end{bmatrix}$$
(4-4)

 $v_1$  and  $v_2$  are optional external voltage sources. All voltages and currents in the circuit are known once the steady-state interface currents,  $i_1$  and  $i_2$  are determined.



Figure 4.2. Linear parasitic element network. The nonlinear MESFET model is connected to the nodes at the right.

-112-

These currents,  $i_1$  and  $i_2$ , are calculated using a nonlinear optimization algorithm. The procedure is as follows:

1.) The independent variables are the Fourier coefficients of the interface currents:

$$\{i_{1,n'}^{R}, i_{1,n'}^{I}, i_{2,n'}^{R}, i_{2,n}^{I}\}_{n=0,1,...N}$$

An initial guess is assigned to these variables.

- 2.) The hybrid matrix describing the linear circuit is used to calculate the Fourier components of the interface voltages,  $v_1$  and  $v_2$ .
- 3.) The Fourier components of the calculated interface voltages are used as input to the frequency-domain nonlinear MESFET which is described in the next section. This results in a second set of Fourier components for the interface currents:

$$\{i_{1,n}^{R^{\star}}, i_{1,n}^{I^{\star}}, i_{2,n}^{R^{\star}}, i_{2,n}^{I^{\star}}\}\_{n=0,1,\ldots,n}$$

4.) An error function is defined:

$$E(\{i_{1,n}^{R}, i_{1,n}^{I}, i_{2,n}^{R}, i_{2,n}^{I}\}_{n=0,1,...N})$$

$$= \sum_{n=0}^{N} [(i_{1,n}^{R} - i_{1,n}^{R*})^{2} + (i_{1,n}^{I} - i_{1,n}^{I*})^{2} + (i_{2,n}^{I} - i_{2,n}^{I*})^{2}] \qquad (4-5)$$

$$+ (i_{2,n}^{R} - i_{2,n}^{R*})^{2} + (i_{2,n}^{I} - i_{2,n}^{I*})^{2}]$$

5.) The error function is iteratively minimized by a quasi-Newton optimizaton algorithm (67).

The entries in the hybrid matrix are calculated only once and stored for each frequency component. Consequently there is little computational expense associated with calculating the frequency-domain response of the linear part of the circuit to the interface The key to the overall economy of the currents. simulation algorithm is the efficient calculation of the interface currents resulting from the nonlinear MESFET model (step 3, above). Nakhla and Vlach (35) use numerical integration, such as described in Chapter 3, to the calculate the response of nonlinear subnetworks. This represents a considerable burden, since it must be done for each error function evaluation required by the optimization algorithm. The next section describes a scheme which eliminates the need for numerical integration.

# 4.2 EFFICIENT FREQUENCY-DOMAIN CHARACTERICATION OF THE NONLINEAR MESFET MODEL.

The circuit for the nonlinear MESFET model which was used for the time-domain simulations of Chapter 3 is shown in Figure 4.3. The drain, gate and source terminals are designated D, G and S, respectively. The equations for



Figure 4.3. Nonlinear MESFET model with a gate charging resistance.

the drain and gate displacement currents are given in Figure 1.4. The diodes are added to model gate conduction current. It is desirable to calculate  $i_1$  and  $i_2$ explicitly from the terminal voltages  $v_1$  and  $v_2$ , and their first order time derivatives. This is not possible because the presence of  $R_{C}$ , the gate charging resistance. The observation that the product of  $R_{c}$  and  $C_{11}$  is approximately constant and equal to  $0.5\tau$ , the electron transit time calculated by the MESFET model, motivated the replacement of  $R_C$  by a voltage delay of tau seconds as shown in Figure 4.4. The approximation, when compared with values obtained for  $R_{C}$ , is found to be good for values of  $v_2$  greater than 0.1 V. This approximation was originally used by Madjar and Rosenbaum (28) to calculate  $R_{c}$ , and is expected to be good when electron velocity saturation effects dominate the FET's behavior, as by drain current saturation. indicated Scattering parameters (Section 2.2) calculated with both the  $R_{C}$  and time-delayed gate voltage versions of the model were not significantly different. (The impedance of a reactive element measured through a time-delayed voltage is demonstrated in Appendix 8.2.)

The use of a time-delayed gate voltage makes the explicit calculation of  $i_1$  and  $i_2$  possible because the Fourier components of  $v_1$  are known. The expressions for the time delayed  $v_1$  and its first order derivative with

-116-





and the second second

respect to time are:

$$v_{1}(t-\tau) = \sum_{n=0}^{N} \left\{ v_{1,n}^{R} \cos[n\omega(t-\tau)] + v_{1,n}^{I} \sin[n\omega(t-\tau)] \right\} (4.6)$$

and

$$\frac{dv_{1}(t-\tau)}{dt} = \omega \sum_{n=1}^{N} n \left\{ v_{1,n}^{I} \cos\left[n\omega\left(t-\tau\right)\right] - v_{1,n}^{R} \sin\left[n\omega\left(t-\tau\right)\right] \right\}$$

$$(4.7)$$

The sequence for evaluating the frequency-domain interface current response of the nonlinear MESFET model to the frequency-domain interface voltages (Step 3 in Section 4.1) is illustrated in Figure 4.5. The Fourier components of the interface voltages are translated into time-domain samples over one period using equations 4.1, 4.2, 4.3, 4.6, and 4.7. The minimum number of time samples per fundamental period is determined by the Nyquist sampling theorem (68) to be twice the number of the highest harmonic. These interface voltages, time delayed voltages, and first order derivatives with respect to time are used as input to the nonlinear MESFET model which returns gate and drain current values for the same time samples. These interface current samples are then

-118-

Figure 4.5. Frequency-domain characterization of the explicitly nonlinear MESFET model.

converted back to Fourier components using a discrete Fourier transform (62). The number of sample points per period is set at fifteen, which allows a maximum of seven harmonics to be considered. The sine and cosine coefficients for the frequency to time domain conversion, and the discrete Fourier transform are calculated only once and stored, after the fundamental frequency has been selected, and the transit time,  $\tau$ , has been obtained from the MESFET model.

### 4.3 FREQUENCY-DOMAIN SIMULATION ALGORITHM PERFORMANCE

The frequency-domain simulation program was tested at each stage of its development. Initially the nonlinear MESFET model was replaced with a linear resistive network with no frequency- to time-domain interconversion in order to debug the linear network and nonlinear optimization parts of the software. Next, the frequency to time domain interconversion software was included. Performance was investigated with simple analytic nonlinearities. And finally, the nonlinear MESFET model completed the package which was used for the overdriven amplifier simulations of Section 5.2.

Initially, the optimization algorithm proceeded in stages. The D.C. problem was solved first, and the harmonics were included one by one, making use of the

-120-

interface current solutions from the previous step as initial guesses. However, it was found to be more economical to include all of the harmonics to be considered in one optimization attempt. Overdriven MESFET amplifier simulations including harmonics through the second typically require fewer than one thousand error function evaluations - depending on bias voltages and drive level. Simulations including harmonics through the sixth were performed with fewer than three thousand error however the magnitudes of the function evaluations, interface currents at and above the fourth harmonic were more than five orders of magnitude below the fundamental The number of independent variables current magnitudes. in the optimization is four times the number of the highest harmonic being considered. If the highest the being considered is the second, harmonic frequency-domain simulation algorithm is more efficient than the numerical integration technique used in Chapter 3 for solving for steady-state solutions. The advantage would be even greater for circuits containing more complicated linear subnetworks, and no problems are presented by the presence of vastly differing time constants such as those associated with the use of realistic biasing networks.

-121-

### 5. THE OVERDRIVEN MESFET AMPLIFIER

The NE869177 MESFET which is described in Chapters 1 and 2 was used in a common-source amplifier circuit for experiments in which output power at the first and second harmonics was measured as a function of input drive at different gate bias voltages. The D.C. components of the gate and drain currents were simultaneously measured through the biasing network. The experimental results will be compared with simulated results obtained using the nonlinear MESFET model in conjunction with the large-signal frequency-domain circuit simulation method presented in Chapter 4. This was done to further test the validity of the nonlinear MESFET model for large-signal simulation and design purposes. Additionally, simulations were performed both with and without reverse breakdown gate current in order to investigate the claim made by Sechi, Huang and Perlman (61) that such breakdown current plays an important role in gain saturation for power **MESFETs**.

#### 5.1 OVERDRIVEN MESFET AMPLIFIER EXPERIMENTS

The 0.5 micron gate length NE869177 MESFET which is described in Table 2.2 and illustrated in Figure 1.2 was mounted for the amplifier experiments as pictured in

-122-

Figure 5.1. The 50 ohm microstrip lines at the gate-.Jurce and drain-source ports of the NEC type 77 carrier were connected to SMA coaxial connectors through additonal lengths of 50 ohm microstrip into which were incorporated biasing networks consisting of 120 pF D.C. blocking capacitors and high impedance branch lines. The gate and drain tuning stubs supplied by the manufacturer on the MESFET carrier were empirically adjusted for maximum small-signal gain at 10 GHz, with the gate-source bias at -3.00 volts and the drain-source bias at 7.50 volts.

The remainder of the test apparatus (Figure 5.2) was constructed with X-band (WR-90) waveguide components. These components were calibrated for power measurements at 20 GHz, the second harmonic. At 10 GHz incident, reflected and output power was measured using a General Microwave Corporation model N420B thermoelectric X-band power head. The error introduced by the presence of the second harmonic was less than one percent because of low second harmonic power levels which were further reduced by inefficient coupling through the X-band components. 20 GHz power measurements were made with a calibrated Tektronix 491 spectrum analyzer and Ku-band waveguide mixer in conjunction with a precision Hewlett-Packard Ku-band variable attenuator which was adjusted for constant spectrum analyzer display readings. A X-band to

1

the subscription

-123-



Figure 5.1. NE869177 MESFET mounted for use in amplifier experiments. The gatesource port is on the left. Grid squares are 0.2 inches across.

ł.

\*• 1 3 -124-





1.1 1.00

28 . Q

-125-

 $K_u$ -band waveguide taper was used to mount this combination in place of the X-band power heads, and effectively prevented first harmonic power from reaching the mixer since 10 GHz is below the  $K_u$ -band cutoff frequency. The Tektronix 491 spectrum analyzer was calibrated for 20 GHz power measurements using a General Microwave Corporation model K420C Ku-band thermoelectric power head.

The amplifier was mounted in the waveguide apparatus using X-band waveguide-to-coax adaptors which present 50 ohm impedances to the amplifier at 10 GHz. Although power transmission and reflection coefficient magnitudes for these adaptors were measured at 20 GHz, there was no equipment available to measure the angles.

Gate-source and drain-source bias voltages were supplied by separate power supplies. These voltages and the D.C. currents were monitored with Hewlett-Packara 3466A digital multimeters. The open MESFET chip was shielded from room light because this was observed to affect drain current readings , especially at larger negative gate-source bias voltages.

Figures 5.3 through 5.7 present measurements taken as functions of the 10 GHz input power delivered to the gate-source port of the MESFET amplifier. The drain-source bias voltage was 7.50 volts in all cases. The gate-source bias voltage was varied between -1.00 and -5.00 volts in one volt increments. The input power was

-126-

calculated by subtracting the 10 GHz reflected power from the incident power. Figure 5.3 displays the 10 GHz output power, measured at the drain source port. Figure 5.4 shows the second harmonic output power, and Figure 5.5 presents the second harmonic power measured out of the amplifier's input (gate-source port). Figures 5.6 and 5.7 present D.C. drain and gate currents, respectively.

For -5.00 volts gate-source bias, the D.C. (i.e. average) component of the drain current (Figure 5.6) increases with input power. This is expected for Class B operation, with the MESFET cut-off for about half a cycle because of the nonlinear drain current characteristic (Figure 2.7). A similar argument explains the D.C. drain current rise at -4.00 volts gate-source bias. For gate-source biases of -1.00 and -2.00 volts, the D.C. drain current decreases with increasing drive level. This is also expected as forward gate conduction results in drain current waveform clipping. The observation that the D.C. drain current remains relatively constant at a gate-source bias of -3 volts indicates that the drain current waveforms are more symmetrically limited by a combination of gite conduction and drain current cut-off.

The D.C. gate current measurements (Figure 5.7) show negative current which increases in magnitude with the 10 GHz input power for gate-source bias voltages of -3.00 through -5.00 volts. This would be expected from

-127-

avalanche breakdown reverse gate current occuring during negative maxima in the gate-source voltage waveforms. There is an abrupt increase in positive D.C. gate current with input drive at -1.00 volt gate-source bias, resulting from the Schottky barrier gate being driven into forward conduction for part of each cycle. The curve for -2.00 volts indicates a combination of reverse breakdown and forward conduction current through the gate, with forward conduction dominating at the higher power levels.

The 10 GHz output power curves (Figure 5.3) at -1.00 volt gate-source bias saturates earliest, probably because of forward gate conduction. This will be investigated in the simulation in the next sections. The -5.00 volt gate-source bias curve is concave upward - the gain increases with input drive. This would not be expected if reverse gate breakdown current were a dominating factor in gain saturation.

The second harmonic power curves (Figures 5.4 and 5.5) are more complicated than the fundamental power curves. Such behavior is typical of the second harmonic component of sine-wave tips transformed through a square-law nonlinearity as the conduction angle increases (69). The second harmonic power at the drain-source port of the transistor is greatest for gate-source biases of -1.00 and -2.00 volts, where forward gate conduction would be expected to play a significant role in harmonic

-128-



Figure 5.3. MESFET amplifier 10 GHz output power as a function of 10 GHz input power. Drainsource bias voltage: 7.50 V. The gatesource bias voltages are indicated next to the curves.

-129-



Figure 5.4. MESFET amplifier 20 GHz output power as a function of 10 GHz input power. Drainsource bias voltage: 7.50 V. The gatesource bias voltages are indicated next to the curves.

-130-


Figure 5.5. MESFET amplifier 20 GHz power out of the gate-source port as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves.

-131-



Figure 5.6. MESFET amplifier D.C. component of drain current as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves. (Measured and simulated.)

-132-

÷.



Figure 5.7. MESFET amplifier D.C. component of gate current as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves. (Measured and simulated.)

-133-

generation. The opposite is true for the second harmonic power measured at the gate-source port (Figure 5.5). Here, the highest powers are observed at gate-source biases of -5.00 and -4.00 volts where drain current cutoff during part of each cycle is more important. In general, the 20 GHz power measured at the drain-source port is about five times as great as that measured at the gate-source port, and is two orders of magnitude below the fundamental output power.

#### 5.2 OVERDRIVEN AMPLIFIER SIMULATION

The circuit for the overdriven MESFET amplifier simulations is illustrated in Figure 5.8. Not shown is the ideal biasing network which supplies D.C. bias voltages directly to the gate-source and gate-drain terminals. The packaged MESFET consists of the nonlinear MESFET model of Figure 4.4 and the linear parasitic element network of Figure 4.2. The material and geometric parameters for the nonlinear model are given in Table 2.2, and the linear parasitic element values are presented in Table 2.3.

Figure 5.9 is the piecewise-linear I-V characteristic used for the gate conduction current diodes (Figure 4.4). The open circles represent experimental reverse gate current measurements for the NE869177 MESFET.

-134-



Figure 5.8. Circuit for overdriven MESFET amplifier simulations.



A Contraction

The gate current was measured as a function of gate-source voltage, as the drain-source voltage was held at -7.5 V. For negative gate-source bias, the gate-drain diode has a larger negative voltage across it than the gate-source diode due to the drain-source bias, consequently, most of the measured reverse current is due to conduction through the gate-drain diode. The same I-V characteristic is used for both the gate-drain and gate-source diodes in Figure 4.4. For the piecewise-linear approximation, the forward turn-on voltage is 0.7 V, at which point the diode resistance drops to zero. The reverse turn-on voltage is -15 V, at which point the diode conductance becomes 0.49 millimhos.

The large-signal frequency-domain circuit simulation technique described in Chapter 4 was used to obtain steady-state responses. The capacitors,  $C_{TN}$  and  $C_{OUT}$ (Figure 5.8), model reactances associated with the tuning stubs and microstrip to SMA adaptors in the actual amplifier (Figure 5.1). The values for these capacitances difficult to calculate or precisely are measure; consequently, they were determined by conducting simulations and adjusting them for maximum small signal gain for a gate-source D.C. bias voltage of -3.00 V, and a drain-source bias of 7.50 V, as was done when the actual amplifier was experimentally tuned. The values determined for  $C_{\rm IN}$  and  $C_{\rm OUT}$  are 0.4 pF and 0.3 pF, respectively.

-137-

Using these capacitance values, simulations were performed over a range of input power levels in order to compare with the experiments presented in the preceding section. The temperature specified to the nonlinear MESFET model for lookup table generation was manually adjusted to match the calculated power dissipation in the simulation to within 10 percent. Figure 5.10 presents the simulated 10 GHz output power results.

It was found necessary to adjust the reactances represented by  $\mathbf{C}_{_{\mathrm{TN}}}$  and  $\mathbf{C}_{_{\mathrm{OUT}}}$  at the second harmonic in order to achieve agreement with the general shapes of the measured curves for the second harmonic output power (Figure 5.11). Because the linear subnetwork response in the frequency-domain simulation algorithm is calculated independently at each frequency component, frequency sensitive capacitances present no problem. It is not surprising that the reactances due to the tuning stubs and transitions in the actual amplifier are not adequately represented by single simple elements. The values obtained for C  $_{\rm TN}$  and C  $_{\rm OUT}$  at 20 GHz are 0.8 pF and 0.5 pF, respectively, and the values at 10 GHz were not changed. The simulated 20 GHz output power results are shown in Figure 5.11, and the 20 GHz power out of the gate-source port is displayed in Figure 5.12.

Figure 5.13 compares measured and simulated 10 GHz output power results. Agreement for the -1 V gate-source

-138-



Figure 5.10. Simulated MESFET amplifier 10 GHz output power as a function of 10 GHz input power. Drainsource bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves.

-139-



Figure 5.11. Simulated MESFET amplifier 20 GHz output power as a function of 10 GHz input power. Drainsource bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves.

10.1

-140-



Figure 5.12. MESFET amplifier 20 GHz power out of the gatesource port as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gatesource bias voltages are indicated next to the curves.

-141-



Figure 5.13. Comparison of measured and simulated MESFET amplifier 10 GHZ output power as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves.

-142-

bias is excellent, and the agreement for -5 V is better than 1 dB. Figure 5.14 compares simulated and measured 20 GHz power out of the drain-source port. Again, the agreement is reasonable, better than 1.6 dB, and the shapes of the curves are similar. Figures 5.6 and 5.7 compare measured and simulated D.C. drain and gate currents. Good correspondance is also observed here.

On the basis of these comparisons, the nonlinear MESFET model together with the large-signal, frequency domain, steady-state simulation algorithm appear adequate for large-signal design applications. If time-domain waveforms and limit cycles such as presented in Chapter 3 are desired, they can be constructed from voltage and current frequency components provided by the simulation algorithm. Figure 5.15 presents gate and drain current waveforms (at the MESFET chip) constructed from a simulation including the first three harmonics. These waveforms are not as detailed as those resulting from time-domain numerical integration (Figure 3.21 for example), however one must exercise caution in the interpretation of sharp details since they may represent frequency components beyond the valid range of the MESFET model.

-143-



Figure 5.14 Comparison of measured and simulated MESFET amplifier 20 GHz output power as a function of 10 GHz input power. Drain-source bias voltage: 7.50 V. The gate-source bias voltages are indicated next to the curves.

-144-



# 5.3 GATE BREAKDOWN AND GAIN SATURATION

Sechi, Huang and Perlman (61) have conducted power and sampled waveform measurements on an overdriven MESFET amplifier operating at 3 GHz, and have come to the conclusion that nondestructive reverse gate breakdown current is responsible for gain saturation in power MESFETS. Although their experiments indicate that gate breakdown and current saturation may occur concurrently, they cannot establish a clear cause-effect relationship. This is important for device designers.

The amplifier experiments reported in Section 5.1 cast some initial doubt on the Sechi et. al. hypothesis. As the D.C. gate-source voltage is made more negative, the reverse D.C. current through the gate increases (Figure 5.7) indicating more gate breakdown. However, the 10 GHz output power curves (Figure 5.3) do not indicate the expected corresponding decrease in the onset of gain saturation with increasing negative gate-source bias.

A cause-effect relationship between gate breakdown and gain saturation can be investigated using the MESFET model by simply comparing large-signal simulations performed with and without gate breakdown. Gate breakdown was eliminated by setting the reverse breakdown voltage for the diode I-V characteristic (Figure 5.9) to -1000 V.

-146-

Simulated 10 GHz output power with and without gate breakdown current is presented in Figure 5.16. The gate-source bias voltage for the simulations is -5.00 V, where the breakdown current is greatest (Figure 5.7). The elimination of the gate breakdown current has no discernable effect on the output.



Figure 5.16. Simulated 10 GHz output power as a function of 10 GHz input power with and without reverse breakdown gate current. Drain-source bias: 7.50 V. Gate-source bias: -5.00 V.

-148-

#### 6. CONCLUSIONS AND RECOMMENDATIONS

The purpose of this work was to improve nonlinear MESFET modeling techniques and concurrently explore large-signal circuit simulation methods in order to facilitate the design of circuits involving the large-signal operation of microwave MESFETS.

#### 6.1 MESFET MODELING

In particular, the goal was to keep the MESFET model as close as possible to a first principle approach such as advanced by Yamaguchi and Kodera (26), and rely as little possible on extensive additional experimental as characterization which would need to be repeated for each new transistor under investigation. To this end, the Madjar-Rosenbaum (29) implementation of the Yamaguchi and Kodera model for charge transport under the gate of the been retained with the only direct transistor has modification being the inclusion of temperature effects through adjustment of the electron V(E) relation as proposed by Neidert (40).

The consequences of the neglect of a charge accumulation phenomenon in the channel in the original Yamaguchi and Kodera device simulations have been examined and found to yield acceptable results in circuit

#### -149-

simulations. An attempt was made to implement a charge accumulation model developed by Shur and Eastman (27) for use with the Yamaguchi and Kodera FET model, and it was found to be unsuitable. Moreover, an investigation of the theoretical foundation of the Shur and Eastman model revealed the questionable approach of applying traveling Gunn domain theory to the static charge accumulation. Negative gn in the static I-V characteristics at low gate-source bias voltages, which is attributed by many authors to the charge accumulation phenomenon, was discovered to be adequately modeled by the MESFET model without a charge accumulation correction, if the drain current calculations were performed at temperatures corresponding to the power being dissipated in the transitor. The thermal origin of negative  $g_D$  means that it is not observed at microwave frequencies, because the thermal time constants are orders of magnitude greater than a microwave period.

Substrate and gate conduction currents are two issues not addressed by Yamaguchi and Kodera. To model these effects on an exclusively first principle basis would require a repetition of their two-dimensional device simulations. Consequently, it was decided to augment the basic MESFET model with external elements. Substrate current is handled by a linear resistance connected between the drain and source terminals. The conductance

and the second second

Ļ

-150-

is determined experimentally from the  $g_D$  of the transistor under test at cut-off. The gate conduction current is modeled by a pair of diodes connected between the gate-drain terminals. gate-source and The I-V characteristics for both diodes is a piecewise-linear approximation to static characteristics measured for the FET. Both measurements are simple to perform, not representing any great inconvenience. The substrate current especially tends vary among to different transistors of the same manufacturer's model, probably due to inadequately controlled conditions during processing. It is therefore easier to measure than it is to model from theory.

Parasitic reactances and resistances are also not part of the basic model. Values for the resistances are determined through the comparison of measured and calculated static I-V characteristics. There is also a significant variation for these spreading and contact resistances among transistors of the same type. The parasitic reactances depend upon the MESFET packaging. Their values are determined by calculating small-signal S-parameters using the MESFET model in a physically motivated equivalent circuit, and comparing the result with measured S-parameters. This procedure was performed manually at one bias condition, and using the resulting

-151-

reactance values, calculated and measured S-parameters were observed to agree under differing bias conditions.

Having achieved static and small-signal match-up, step was to investigate the large-signal the next effectiveness of the model by comparing circuit simulation results with acutual experiments. Α single stage, common-source MESFET amplifier was constructed and operated over a range of bias voltages and input drive levels, well into the large-signal regime, while bias currents, and first and second harmonic power were measured. The experimental results at one gate bias voltage were used to determine unknown element values in the model circuit. Afterward, simulated results agreed closely with experimental results for all bias voltages. The effect of reverse gate breakdown current on gain saturation was examined by conducting simulations with and without such current and found to be negligible.

The extended MESFET model has been demonstrated to be useful for static, small-signal, and large-signal applications. The kernel remains first principle, and therefore could be used to model transistors before they are produced, for device optimization. The supplementary characterization measurements are, in part, the price paid for the simplicity and economy of the model. For the present state of reproducibility in MESFET manufacture, the trade-off is a profitable one. This lack of

-152-

uniformity in transistors is also a stumbling block for the use of such a MESFET model in routine computer aided circuit design applications. However, the MESFET model is presently useful for gaining device and large-signal circuit design insights.

## 6.2 LARGE-SIGNAL CINCUIT SIMULATION METHODS

The ultimate value of any dynamic, nonlinear device model hinges upon the large-signal circuit analysis and design methods that utilize it. Although graphical or numerical root solving techniques are useful for obtaining static, nonlinear circuit solutions such as I-V characteristics, they are not adequate for obtaining large-signal responses because of the presence of reactive elements.

The conventional method (70) for obtaining large-signal results is the time-domain numerical integration of the state variable equations describing the transistor and circuit, as demonstrated in Chapter 3.. The size of the system of ordinary differential equations which is integrated increases with the number of reactive elements in the circuit, both linear and nonlinear. Most of the elements in a microwave transistor circuit are linear, and the resulting sytem of equations can be large. There were eight state variable equations for the simple

-153-

mall . 3 and

frequency doubler circuit in Chapter 3. Another difficulty arises from the presence of distributed components, which must be represented with lumped element approximations.

Time-domain numerical integration is an ideal method for obtaining transient responses. However, if a steady-state response is sought, it may be necessary to integrate over tens or hundreds of microwave periods for the transient response to die out - depending on the range of time constants associated with the circuit. The dissimilar time constant problem is particularly troublesome in handling D. C. bias circuits.

The result of time-domain simulation is a set of waveforms for the state variables. These must be further processed through a discrete Fourier transform to obtain frequency-domain information of interest to the experimenter or designer. The waveforms can be fairly detailed, depending on the time step size used in the numerical integration. The significance of the detail must be evaluated, keeping in mind the frequency limitations of the transistor and circuit modeling.

The disadvantages of numerical integration for steady-state simulation motivated the creation of the large-signal, frequency-domain simulation technique which was described in Chapter 4 and demonstrated in Chapter 5. The circuit is partitioned into linear and nonlinear

subnetworks. The linear network is characterized in the frequency-domain by a hybrid matrix relating phasor voltages and currents. There are no problems in handling large linear networks or distributed linear components, as long as the frequency response can be calculated or measured. The steady-state currents and voltages are represented as as sums of harmonically related sinusoids. Solutions are obtained by matching the phasor currents for each frequency component at the linear-nonlinear interface using a nonlinear optimization algorithm.

A potential pitfall was the efficient determination of the frequency-domain response of the nonlinear subnetwork (in this case the MESFET model). Previous authors (35) have used time-domain numerical integration for this purpose, foilowed by a discrete Fourier transform. This is the same as the standard integration simulation approach, but performed only for the nonlinear subnetwork. The need for this time consuming procedure has been eliminated by modifying the nonlinear MESFET model so that the instantaneous values of the terminal currents are explicit functions of the instantaneous values of the terminal voltages, and their derivatives with respect to time. Additionally, the nonlinear circuit response is calculated only for the minimum number of sample times for one microwave period as required by the discrete Fourier transform (and the Nyquist sampling

-155-

theorem). Compared with the numerical integration approach using DIFSUB (65), the nonlinear subnetwork response computation time is reduced by more than two orders of magnitude.

The frequency-domain approach is clearly preferable over the conventional time-domain integration simulation method for the steady-state analysis of microwave circuits in which the frequency components of the currents and voltages are harmonically related.

## 6.3 APPLICATIONS

Small-signal transistor models and linear circuit analysis are useful for amplifier design, but quickly becomes inadequate at higher power levels or for applications where performance is sensitive to nonlinear distortion. Also, mixer and self-limiting oscillator circuits depend on the transistor's nonlinearities for their operation.

## 6.3.1 Amplifiers and Mixers

Harmonic distortion and gain saturation for MESFET amplifiers have been investigated in Chapter 5 using a frequency-domain simulation technique to obtain steady-state circuit response. There are other nonlinear

aspects of amplifier performance that are also important: (i.) intermodulation distortion - the production of undesireable signal components in the passband of the amplifier from two or more desired signal components; (ii.) cross modulation - the transfer of modulation from one signal component to another; and (iii.) amplitude modulation to phase modulation conversion due to reactive nonlinearities. For mixer applications an intermodulation signal component is desired.

These additional aspects of nonlinear performance differ from gain saturation and harmonic distortion in that they usually involve closely spaced frequency components which are not harmonically related. This presents a problem for circuit simulation using a classical numerical integration approach because the modulation and beat frequencies are typically orders of magnitude smaller than the microwave carrier frequencies, necessitating integration over hundreds or thousands of microwave periods after steady-state has been achieved. This is prohibitively expensive. The only exception would be the special case in which the signal components are harmonically related, which might be desired for some mixers (71).

A technique that is often used for mixers is the approximation of the nonlinearities by truncated Taylor series which are used to directly calculate frequency

-157-

components. This is valid only for frequency independent (i.e. purely resistive) circuits, and is of limited value to the microwave circuit designer. A related method that has been applied to microwave mixers and amplifiers (72,73) is the use of a Taylor series approximation in a Volterra series analysis, which is а nonlinear generalization (74) of the familiar convolution integral. The drawbacks of the Volterra series approach are: (i.) the nonlinear element characteristics must be approximated by a power series, and more importantly, (ii.) the Volterra integral becomes intractable except for mild nonlinearities.

The limitations of these conventional methods motivates the examination of the frequency-domain simulation algorithm which was developed in Chapter 4 for harmonic distortion analysis, to see if it can be adapted closely \_ raced, nonharmonically to handle related frequency components. The straightforward approach to calculate the frequency-domain response of the nonlinear model would be to sample the interface currents for each microwave period, corresponding to the Nyquist rate for the highest significant harmonic as was done in Chapter 4, repeating this procedure over enough microwave periods to cover a modulation or beat frequency period. This could result in the need to calculate thousands of samples for

-158-

each nonlinear optimization algorithm iteration, which is an unattractive prospect.

Α more economical alternative invokes the nonbaseband version of the Nyquist sampling theorem (75) in which the microwave currents are sampled as if they had already been converted down to baseband. This involves calculating a reasonable number of interface current samples at intervals which are much greater than a microwave period, and is valid if the spectral components in the vicinities of the higher harmonics of the microwave carrier are negligible. This is equivalent to first converting the microwave frequencies to baseband, and then sampling. The baseband current samples are then processed through a discrete Fourier transform, and the resulting baseband frequency components restored to the actual microwave frequencies by shifting the frequencies upward by an amount equal to the original downconversion resulting from the sampling. Such a large-signal, frequency-domain simulation algorithm could offer a tremendous reduction in computation time when compared with the numerical integration approach, without the limitations associated with a Volterra series analysis. This is in addition to retaining the ability to use frequency-domain characterizations of the linear subnetworks, and the direct derivation of steady-state

frequency components as for the harmonic distortion implementation of the frequency-domain algorithm.

#### 6.3.2 Oscillators

MESFET oscillators have been analyzed on a small-signal basis (3) with some success in predicting operating frequency, but performance aspects such as output power, tuning hysteresis, and injection locking require nonlinear analysis. Microwave MESFET oscillator circuits are generally self-limiting (76), with the transistor being driven into gain saturation and thus generating harmonics and exhibiting nonlinear effects.

Circuit performance can be simulated using numerical integration of the state variable equations, as done in Chapter 3 for a frequency doubler. The advantages and disadvantages of this standard approach have already been discussed. A large-signal, frequency-domain simulation method similar to the one developed in Chapter 4 might also be used, but the fundamental frequency of operation would need to be added to the list of independent variables for the nonlinear optimization algorithm because the exact frequency of operation is not known in advance. In addition to increasing the expected number of optimization algorithm iterations, computation time would also be increased because of the need to recalculate the

-160-

frequency dependent coeffecients for the frequency- to time-domain interconversion at each iteration. Using either method, many circuit simulations would be required to explore oscillator circuit design because each simulation only indicates how a specific circuit performs under specific conditions.

large-signal, frequency-domain microwave Direct oscillator design methods (77-79) have been devised for circuits in which the active element can be modeled as a nonlinear one-port. The active element is represented by a describing function (38), which in this case is a signal dependent linear resistance or admittance at each frequency component of interest. Kurokawa (77) and Kenyon (78) consider only the fundamental frequency component. Foulds and Sebastian (79) also include the second harmonic. Unfortunately when considering higher harmonics, the dimensionality of the method becomes unmanagable because in general, the describing functions depend not only on the amplitude and phase of the current or voltage at their respective frequency components, but on the amplitudes and phases at all of the other frequency components as well.

A microwave transistor may be reduced to a one-port which exhibits negative resistances over a desired frequency range by imbedding it in a suitable circuit, and the transistor in its imbedding circuit may then be used

-161-

as a one-port in a Kurokawa-type analysis (80). The frequency-domain simulation technique which was developed in Chapter 4 can be used to evaluate the describing functions at specific frequencies. The need for the advance specification of an imbedding circuit which reduces the two-port MESFET to a one-port limits the usefulness of this procedure for oscillator circuit design optimization.

Other authors (81-84) have reported frequency-domain nonlinear oscillator design methods which are based on two-port large-signal, transistor characterizaions, eliminating the need for prior reduction to a one-port. At first inspection this is an attractive prospect. Although so far, such methods have only been used in attempts to maximize output power, these procedures, if valid, could be extended to analyze tuning hysteresis, noise and injection locking performance in a manner similar to that originated by Kurokawa (77) for one-port nonlinearities. The method used for the frequency-domain characterization of the basic nonlinear MESFET model which was described in Section 4.2, might be used to calculate the required large-signal impedance or admittance matrices. This is a noniterative procedure, and the cost would be trivial.

Closer examination raises some questions about the validity of large-signal matrix characterizations for nonlinear two-ports. In common usage (37), describing

-162-

functions characterize nonlinearities with only one input signal (equivalent to a one-port in this context), although this signal may be the sum of many components. A two-port may be viewed as having two input signals (voltages, for example), and two output signals (currents, for example). The ability to relate these separate input and output signals with an (admittance) matrix composed of describing function elements requires additional investigation, which will be discussed in the next section.

## 6.4 LARGE-SIGNAL, TWO-PORT CHARACTERIZATIONS OF MESFETS

There have been reports (82-86) on the use of large-signal S-parameter characterizations for nonlinear two-ports, transistors in particular, for microwave circuit analysis and design. It is therefore worthwile to examine the assumptions inherent in the extension of the linear circuit S-parameter concept, and the consider the circumstances under which it is meaningful. With obvious modifications, the following discussion also applies to large-signal impedance or admittance matrix representations (81,87) for nonlinear two-ports.

For a linear two-port, reflected voltage waves,  $v_1^$ and  $v_2^-$ , can be related to incident voltage waves,  $v_1^+$  and  $v_2^+$ , by a S-parameter matrix at each frequency of

-163-

interest:

$$\begin{bmatrix} v_{1} \\ v_{2} \end{bmatrix} = \begin{bmatrix} s_{11}(\omega) & s_{12}(\omega) \\ s_{21}(\omega) & s_{22}(\omega) \end{bmatrix} \begin{bmatrix} v_{1}^{+} \\ v_{2}^{+} \end{bmatrix}$$
(6-1)

This formulation implies the linear superposition of  $v_1^+$ and  $v_2^+$ . Moreover, the  $S_{i,j}(\omega)$ s are not, in general, uniquely defined by arbitrary values of  $v_1^+$ ,  $v_2^+$ ,  $v_1^-$  and  $v_2^-$ . This is because equation (6-1) represents only two equations from which the four unknown matrix elements must be determined. Ordinarily, the matrix elements are defined from additionally constrained cases which are obtained by alternately setting  $v_1^+$  and  $v_2^+$  to zero:

$$S_{i,j}(\omega) = \frac{v_i^{-}}{v_j^{+}} |_{v_{k}^{+}=0, \ K \neq j}$$
 (6-2)

This procedure presents no difficulty with linear two-ports because the  $s_{i,j}(\omega)s$  are not functions of  $v_1^+$  or  $v_2^+$ .

For nonlinear two-ports under large-signal conditions, incident and reflected voltage waves need not have a simple sinusoidal time dependence, but may be represented by sums of harmonically related sinusoids. The ratios of the complex Fourier coefficients of these voltage waves can be taken for each frequency component to derive large-signal scattering parameters. These are also known as describing functions (38). For the sake of this discussion, the higher harmonics will be neglected and only the fundamental considered, as is customary (82-86).

In general, large-signal S-parameters are functions of the magnitudes and relative phase of both  $V_1^+$  and  $V_2^+$ , and therefore must be determined by applying specific values of these voltage wave phasors. As indicated previously, this is not generally possible because equation (6-1) is not adequately constrained. For the general nonlinear two-port, the signal dependence precludes the possibility of alternately setting  $V_1^+$  and  $V_2^+$  to zero, as was done in equation (6-2) for the definition of linear two-port S-parameters. Consequently, it is easily verified that a large-signal S-parameter matrix for a nonlinear two-port can be defined from measured or simulated voltage waves only if each row of the matrix satisfies at least one of the following conditions:

- 1.) An element in the row is a constant.
- 2.) The element in the first column is a function of  $v_1^+$  and is not a function of  $v_2^+$ .
- 3.) The element in the second column is a function of  $v_2^+$  and is not a function of  $v_1^+$ .

-165-

Before using large-signal S-parameters for circuit applications, it is important to investigate whether or not they are unambiguously defined for the nonlinear two-port and measurement procedure in question. Reported large-signal, common source S-parameter measurements for power GaAs MESFETS do not clearly satisfy the above criteria. Although  $S_{12}$  might be approximated as a constant, permitting the determination of the first row elements,  $S_{21}$  and  $S_{22}$  are both functions of  $V_1^+$ . Until the sensitivities of  $S_{21}$  and  $S_{22}$  to  $V_2^+$  have been established, the possibility exists that large-signal S-parameter characterizations could be fundamentally inappropriate for MESFETS, and should be used with caution in this context.

The problem of the lack of unique definition is separate from the commonly cited (81,86) drawbacks associated with the application of large-signal S-parameter techniques: neglect of harmonics, and the use of terminating impedances in the course of the measurements that are different from those present in actual circuit applications.

The preceeding discussion involved large-signal S-parameters, but analogous criteria must be satisfied by large-signal admittance or impedance matrices if they are to be obtained directly from measured or simulated currents and voltages. If it is possible to define one of

-166-
these three types of matrices, it is then possible to obtain the other two from the first using standard transformations (88), although they might not be directly determinable from the voltage, current, or voltage wave information. It is difficult to directly measure impedances or admittances for microwave MESFETs. The MESFET model and frequency-domain simulation algorithm presented in this report can be used to investigate the validity of large-signal two-port admittance, impedance and (indirectly) S-parameter characterizations for MESFETs in order to determine the desirability of pursuing compatible circuit design procedures. This investigation would involve conducting simulations such as reported in Chapter 5, but with signal generators at both the drain-source and gate-source ports of the transistor. It would also be worthwhile to investigate common gate and common drain configurations.

-167-

## 7. ACKNOWLEDGEMENT

The authors are grateful to their fellow Microwave Laboratory associates for their support: Asher Madjar, Dan Cornett, Pascal Chen, Glen Homsey and Rowan Gilmore. Professor Robert Goldwasser contributed encouragement and many hours of helpful discussion. The amplifier which was reported in Chapter 5 was assembled at the Central Microwave Company in St. Charles, Missouri. The author is particularly indebted to Rowan Gilmore who performed the S-parameter measurements for Section 2.2, calculated hybrid matrix elements for the linear parasitic network in Section 4.1, and contributed software for the frequency-domain circuit simulation algorithm. 8. APPENDICES

A DESCRIPTION OF THE OWNER

ę.

### APPENDIX 8.1

The Shur and Eastman Static Domain Model

The Shur and Eastman "static Gunn domain" correction (27) to the Yamaguchi and Kodera FET model (26) is used as a controlled voltage source, representing the voltage drop across the "static Gunn domain", which is inserted in series with the FET channel conductance at the drain side. This effectively reduces the drain-source voltage, and thereby the drain current, of the Yamaguchi and Kodera model when a "static domain" is present. The schematic for the drain mesh of the circuit used for common-source static drain current calculations is shown in Figure 8.1. The Shur and Eastman "static Gunn domain" voltage drop model (equation 23 in reference 27) can be written:

$$V_{\text{DOM}}(V_{\text{DS}}) = \frac{\beta}{(E_{\text{OUT}} - \gamma)^2}$$

where  $\beta$  and  $\gamma$  are constants, and EOUT is the magnitude of the electric field at the drain side of the gate in the Yamaguchi and Kodera model. For the present discussion, EOUT can be assumed to be proportional to VDS:

$$E_{out} \cong \alpha V_{DS}$$

-170 -



Figure 8.1. Drain mesh used for common-source static I-V calculations with the Shur and Eastman modification of the Yamaguchi and Kodera MESFET model.

resulting in:

$$V_{\text{DOM}}(V_{\text{DS}}) = \frac{\beta}{(\alpha V_{\text{DS}} - \gamma)^2}$$

Using Kirchoff's voltage law for the mesh, we have:

$$v_{D} = v_{DOM} + v_{DS}$$
$$= \frac{\beta}{(\alpha v_{DS} - \gamma)^{2}} + v_{DS}$$

which may be regarded as the simultaneous solution of:

$$f_1(v_{DS}) = v_{DS}$$

and

$$f_2(V_{DS}) = V_D - \frac{\beta}{(\alpha V_{DS} - \gamma)^2}$$

Figure 8.2 is a graphical presentation of this problem. The desired roots are the ones at lowest VDS. There is no solution for values of  $V_D$  less than  $V_{D2}$ , indicating no "static Gunn domain" formation, in which case VDS = VD. As soon as  $V_D = V_{D2}$  is achieved,  $V_{DS}$  is immediately reduced to the value indicated by point A . This demonstrates the inherent drain current discontinuity in

The second state of the se



È

A state of the second second

þ

-173-

Figure 8.2. Approximate graphical solution for commonsource I-V characterstics using the Shur and Eastman modification to the Yamaguchi and Kodera MESFET model. the Shur and Eastman model which is not observed experimentally.

-174 -

And the state of the second

الكمد هم

### APPENDIX 8.2

## The Impedance of a Capacitance Measured Through a Time Delay in Voltage

Assuming sinusoidal excitation, the voltage across and the current through a capacitance can be expressed:

> $v(t) = Re{Ve^{j\omega t}}$ i(t) = Re{Ie^{j\omega t}}

The voltage, delayed by a time,  $\tau$  is:

$$v(t-\tau) = Re\{(Ve^{-j\omega\tau})e^{j\omega\tau}\}$$

The impedance of the capacitance is:

$$z_{C} = \frac{V_{C}}{I_{C}} = \frac{1}{j\omega C}$$

If the impedance is measured through the  $\tau$  second time delay as indicated in Figure 8.3, it becomes:

$$Z_{IN} = \frac{1}{\omega C} \left[ \sin(\omega \tau) - j \cdot \cos(\omega \tau) \right]$$

The effect of the time delay is to add a real part to the otherwise purely imaginary impedance of the reactive element.



Figure 8.3. Circuit diagram using controlled current and voltage sources to measure the impedance of a capacitance through a time delay in the voltage.

#### 9. BIBLIOGRAPHY

- R. E. Neidert and H. A. Willing, "Wide-Band Gallium Arsenide Power MESFET amplifiers," <u>IEEE Transactions</u> on <u>Microwave Theory and Techniques</u>, <u>Vol. MTT-24</u>, pp. 342-350, June 1976.
- 2. H. Q. Tseng, V. Sokolov, H. M. Macksey and W. R. Wissman, "Microwave Power GaAs FET Amplifiers," <u>IEEE</u> <u>Transactions on Microwave Theory and Techniques</u>, Vol. <u>MTT-24</u>, pp. 936-943, December 1976.
- M. Maeda, K. Kimura, and H. Kodera, "Design and Performance of X-Band Oscillators with GaAs Schottky-Gate Field Effect Transistors," <u>IEEE</u> <u>Transactions on Microwave Theory and Techniques</u>, <u>Vol.</u> <u>MTT-24</u>, pp. 357-360, August 1975.
- 4. R. A. Pucel, D. Masse, and R. Bera, "Performance of GaAs MESFET Mixers at X-Band," <u>IEEE Transactions on</u> <u>Microwave Theory and Techniques</u>, <u>Vol. MTT-24</u>, pp. 357-360, June 1976.
- 5. M. S. Gupta, R. W. Layton, and T. T. Lee, "Frequency Multiplication with High-Power Microwave Field Effect Transistors," <u>1979 IEEE MTT-S International Microwave</u> <u>Symposium Digest</u>, pp. 498-500, Orlando, Florida, April 1979. IEEE Catalog No. 79CH1439-9 MTTS.
- 6. See "Special Issue on Gigabit Logic for Microwave Systems," <u>IEEE Transactions on Microwave Theory and</u> Techniques, Vol. MTT-28, May 1980.
- 7. R. Pucel, H. Haus, and H. Statz, "Signal and Noise Properties of Gallium Arsenide Microwave Field-Effect Transistors," in <u>Advances in Electronics and Electron</u> <u>Physics</u>, New York: Academic Press, 1975, Vol. 38, pp. 195-205.
- 8. See: "Special Issue on Metal-Semiconductor Field Effect Transistors," <u>IEEE Transactions on Microwave</u> Theory and Techniques, Vol. MTT-24, June 1976.
- 9. S. M. Sze, <u>Physics of Semiconductor Devices</u>, Wiley-Interscience, New York, 1969. Chapter 8, pp. 363-417.

#### -177-

- 10. Y. Tajima, B. Wrona, and K. Mishima, "GaAs FET Large-Signal Model and its Application to Circuit Designs," <u>IEEE Transactions on Microwave Theory and</u> <u>Techniques</u>, <u>Vol. MTT-28</u>, pp. 171-175, February 1981.
- 11. H. A. Willing, C. Rauscher, and P. de Santis, "A Technique for Predicting Large-Signal Performance of a GaAs MESFET," <u>IEEE Transactions on Microwave</u> <u>Theory and Techniques</u>, <u>Vol. MTT-26</u>, pp. 1017-1023, December 1978.
- 12. J. Cussak, S. Perlow and B. Perlman, "Automatic Load Contour Mapping for Microwave Power Transistors," <u>IEEE Transactions on Microwave Theory and Techniques</u>, Vol. MTT-22, pp. 1146-1152, 1974.
- M. J. Howes and M. L. Jeremy, "Large Signal Circuit Characterization of Solid-State Microwave Oscillator Devices," <u>IEEE Transactions on Electron Devices</u>, <u>Vol</u>. ED-21, August 1974.
- 14. W. Shockley, "A Unipolar 'Field-Effect' Transistor," Proc. IRE, Vol. 40, pp. 1365-1376, November 1952.
- 15. J. A. Turner, B. L. H. Wilson, "Implications of Carrier Velocity Saturation in a Gallium Arsenide Field-Effect Transistor," <u>1968 Proceedings of the</u> Symposium on Gallium Arsenide, pp. 195-204.
- 16. K. Lehovec, R. Zuleeg, "Voltage-Current Characteristics of GaAs J-FETs in the Hot Electron Range," <u>Solid State Electronics</u>, <u>Vol. 13</u>, pp. 1415-1426, 1970.
- 17. P. L. Hower, N. G. Bechtel, "Current Saturation and Small-Signal Characteristics of GaAs Field-Effect Transitors," <u>IEEE Transactions on Electron Devices</u>, <u>Vol. ED-20</u>, pp. 213-220, March 1973.
- 18. A. B. Grebene, S. K. Ghandi, "General Theory for Pinched Operation of the Junction-Gate FET," <u>Solid</u> State Electronics, Vol. 12, pp. 573-389, 1969.
- 19. W. R. Curtice, "A MESFET Model for Use in the Design of GaAs Integrated Circuits," <u>IEEE Transactions on</u> <u>Microwave Theory and Techniques</u>, <u>Vol. MTT-28</u>, pp. 448-456, May 1980.
- 20. D. P. Kennedy, R. R. O'Brien, "Computer Aided Two-Dimensional Analysis of the Junction Field-Effect Transistor," <u>IBM Journal on Research and Development</u>, pp. 95-116, March 1970.

#### -178-

21. G. D. Alley, H. E. Talley, and G. L. Wright, "Two-Dimensional Distributed Theory for a Microwave Schottky-Barrier Field Effect Transistor," <u>1973 G-MTT</u> <u>International Microwave Symposium Digest</u>, pp. 233-235.

- 22. M. Reiser, "A Two-Dimensional Numerical FET Model for DC, AC, and Large-Signal Analysis," <u>IEEE</u> <u>Transactions on Electron Devices</u>, Vol. <u>ED-20</u>, pp.35-34, January 1973.
- 23. K. Yamaguchi, S. Asai, and H. Kodera, "Two-Dimensional Numerical Analysis of Stability Criteria of GaAs FETs," <u>IEEE Transactions on Electron</u> <u>Devices</u>, <u>Vol. ED-23</u>, pp. 1283-1290, December 1976.
- 24. H. L. Grubin, "Large-Signal Numerical Simulation of Field-Effect Transistors," presented at the sixth biennial conference on 'Active Microwave Semiconductor Devices and Circuits', Cornell University, August 16-19, 1977.
- 25. J. J. Barnes, "A Two-Dimensional Simulation of MESFETS," <u>Report RADC-TR-76-153</u>, University of Michigan, Ann Arbor, May 1976.
- 26. K. Yamaguchi and H. Kodera, "Drain Conductance of Junction Gate FET's in the Hot Electron Range," <u>IEEE</u> <u>Transactions of Electron Devices</u>, <u>Vol. ED-23</u>, pp. 545-553, June 1976.
- 27. M. S. Shur and L. F. Eastman, "Current-Voltage Characteristics, Small-Signal Parametes, and Switching Times of GaAs FET's," <u>IEEE Transactions on</u> Electron Devices, Vol. ED-25, pp. 606-611, June 1978.
- 28. A. Madjar and F. J. Rosenbaum, "An AC Large Signal Model for the GaAs MESFET," <u>Report N00014-78-C-0256</u>, Washington University, St. Louis, Missouri, August 1979.
- 29. A. Madjar and F. J. Rosenbaum, "A Large-Signal Model for the GaAs MESFET", <u>IEEE Transactions on Microwave</u> <u>Theory and Techniques</u>, <u>Vol. MTT-29</u>, No. 8, August 1981, pp. 781-788.

-179-

- 30. B. G. Bosch and R. W. H. Engelmann, <u>Gunn-effect</u> <u>Electronics</u>, Pitman Publishing, New York (1975), pp. 296-305.
- 31. T. E. Stern, <u>Theory of Nonlinear Networks and</u> <u>Systems</u>, an Introduction. Addison-Wesley, Reading, MA., 1965.
- 32. C. W. Gear, <u>Numerical Initial Value Problems in</u> Ordinary Differential Equations. Prentice-Hall, Inc., Englewood Cliffs, N.J. 1971.
- 33. T. J. Aprille, Jr. and T. N. Trick, "A Computer Algorithm to Determine the Steady-state Response of Nonlinear Oscillators," <u>IEEE Transactions of Circuit</u> <u>Theory</u>, <u>Vol. CT-19</u>, No. 4, July 1972.
- 34. J. L. Allen, "Time-domain analysis of lumped-distributed networks," <u>IEEE Transactions on</u> <u>Microwave Theory and Techniques</u>, <u>Vol. MTT-27</u>, No. 11, November 1979.
- 35. M. S. Nakhla and J. Vlach, "A piecewise harmonic balance technique for determination of periodic response of nonlinear systems," <u>IEEE Transactions on Circuits and Systems, Vol. CAS-23</u>, No. 2, February 1976.
- 36. D. G. Luenberger, <u>Introduction to Linear and</u> <u>Nonlinear Programming</u>, Chapter 9, Addison-Wesley Publishing Co., Reading Massachusetts, 1973.
- 37. A. Gelb and W. E. Vander Velde, <u>Multiple-Input</u> <u>Describing Functions and Nonlinear System Design</u>, <u>McGraw-Hill Book Company</u>, New York (1968).
- 38. L. Gustafsson, G. H. Bertil Hansson, and K. Ingemar Lundstrom, "On the use of describing functions in the study of nonlinear active microwave circuits," <u>IEEE</u> <u>Transactions on Microwave Theory and Techniques</u>, <u>Vol.</u> <u>MTT-20</u>, No. 6, June 1972.
- 39. L. O. Chua and Pen-Min Lin, <u>Computer Aided Analysis</u> of <u>Electronic Circuits</u>: <u>Algorithms and Computational</u> <u>Techniques</u>. Prentice-Hall, Inc., Englewood Cliffs, <u>New Jersey</u>, 1975. (Chapter 5.)
- 40. Robert Neidert, Naval Research Laboratory, 4555 Overlook Ave., S. W., Washington, D. C. 20375. (Private communication.)

المحادية المحادية المعيني وال

- 41. H. W. Thim, "Computer study of bulk GaAs devices with random one-dimensional doping fluctuations," <u>Journal</u> of Applied Physics, Vol. 39, pp. 3897-3904, 1968.
- 42. H. L. Grubin, D. K. Ferry, and K. R. Gleason, "Spontaneous Oscillations in GaAs Field Effect Transistors", <u>Solid State Electronics</u>, <u>Vol. 23</u>, pp. 157-172, 1980.
- 43. D. E. Norton and R. E. Hayes, "Static Negative Resistance in Calculated MESFET Drain Characteristics," <u>IEEE Transactions on Electron</u> <u>Devices, Vol. ED-27, No. 3, March 1980, pp. 570-572.</u>
- 44. S. E. Laux and R. J. Lomax, "Effect of Mesh Spacing on Static Negative Resistance in GaAs MESFET Simulation," <u>IEEE Transactions on Electron Devices</u>, Vol. ED-28, No. 1, January 1981, pp. 120-122.
- 45. W. Shockley, "Negative resistance arising from transit time in semiconductor diodes," <u>The Bell</u> <u>System Technical Journal</u>, <u>Vol. 33</u>, No. 4, July 1954, pp. 799-826.
- 46. H. Kroemer, "Generalized proof of Shockley's positive conductance theorem," <u>Proceedings of the IEEE</u>, November 1970, pp. 1844-1845.
- 47. P. S. Hauge, "Static negative resistance in Gunn effet materials with field-dependent carrier diffusion," <u>IEEE Transactions on Electron Devices</u>, June 1971, pp. 390-391.
- 48. G. Dohler, "Shockley's positive conductance theorem for Gunn materials with field-dependent diffusion," <u>IEEE Transactions on Electron Devices</u>, December 1971, pp. 1190-1191.
- 49. S. M. Sze, <u>Physics of Semiconductor Devices</u>, Chapter 4, Wiley-Interscience, 1969.
- 50. C.Y. Wu and C. Y. Wu, "The new general realization theory of FET-like inegrated voltage-controlled negative differential resistance devices," <u>IEEE</u> <u>Transactions on Circuits and Systems</u>, <u>Vol. CAS-28</u>, No. 5, May 1981, pp. 382-390.
- 51. M. S. Shur, "Analytical model of GaAs MESFETs," <u>IEEE</u> <u>Transactons on Electron Devices</u>, Vol. ED-25, No. 6, June 1978, pp. 612-618.

-181-

- 52. L. F. Eastman and M. S. Shur, "Substrate current in GaAs MESFETs," IEEE Transactions on Electron Devices, Vol. ED-26, No. 9, September 1979, pp. 1359-1369.
- 53. T. Takada, K. Yokoyama, and M. Hirayama, "GaAs MESFET circuit simulation model including negative differential mobility," <u>Electronics Letters</u>, 5th February 1981, Vol. 17, No. 3, pp. 132-133.
- 54. H. A. Willing and P. de Santis, "Modelling of Gunn domain effects in GaAs M.E.S.F.E.T.s", <u>Electronics</u> <u>Letters</u>, 1st September 1977, Vol. 13, No. 18, pp. 537-539.
- 55. B. L. Gelmont and M. S. Shur, "Analytical theory of stable domains in nigh-doped Gunn diodes," <u>Electronics Letters</u>, 11th June 1970, Vol. 6, No. 12, pp. 385-387.
- 56. M. Shur, "Maximum electric field in high-field domain," <u>Electronics Letters</u>, 3rd August 1978, Vol. 14, No. 16, pp. 521-522.
- 57. J. E. Carroll, <u>Hot Electron Microwave Generators</u>, Chapter 5, American Elsevier Publishing Company, Inc., New York, 1970.
- 58. R. W. H. Englemann and C. A. Liechti, "Bias dependence of GaAs and InP MESFET parameters," <u>IEEE</u> <u>Transactions on Electron Devices</u>, Vol. ED-24, No. 11, November 1977, pp. 1288-1296.
- 59. S. Aihara and H. Katoh, "11 and 14 GHz-band low noise GaAs FET amplifiers," <u>NEC Research and Development</u>, <u>No. 44</u>, January 1977.
- 60. G. D. Vendelin and M. Omori, "Try CAD for accurate GaAs MESFET models," <u>Microwaves</u>, June 1975, pp. 58-70.
- 61. F. Sechi, H. Huang, and B. Perlman, "Waveforms and saturation in GaAs power MESFET's," <u>Conference</u> <u>Proceedings</u>, <u>8th</u> <u>European</u> <u>Microwave</u> <u>Conference</u>, Monday 4 to Friday 8 September 1978, Hotel Meridien, Paris, France. Published by Microwave Exhibitions and Publishers Ltd., Temple House, 36 High Street, Sevenoaks, Kent TN131JG, England.
- 62. A. Ralston and H. Wilf, <u>Mathematical Methods for</u> <u>Digital Computers</u>, Chapter 24, John Wiley and Sons, New York, 1960.





- 63. Ibid. pp. 110-120.
- 64. D. R. Green, Jr. and F. J. Rosenbaum, "Interim progress report 1 September 1978 to 28 February 1979 on field effect transistor multipliers, MTT/Lincoln Laboratory Contract CX-1880," Department of Electrical Engineering, Washington University, St. Louis, Missouri 63130.
- 65. C. W. Gear, "Algorithm 407, DIFSUB for solution of ordinary differential equations D2," <u>Communications</u> of the ACM, Vol. 14, No. 3, March 1971, pp. 185-190.
- 66. M. S. Gupta, R. W. Laton, and T. T. Lee, "Performance and design of microwave FET harmonic generators," <u>IEEE Transactions on Microwave Theory and Techniques</u>, <u>Vol. MTT-29</u>, No. 3, March 1981, pp. 261-263.
- 67. R. Fletcher, "Fortran subroutines for minimization by quasi-Newton methods", <u>Report R7125</u>, Atomic Energy <u>Research Establishment of the United Kingdom Atomic</u> <u>Energy Authority</u>, Harwell, England, June 1972.
- 68. A. V. Oppenheim and R. W. Schafer, <u>Digital Signal</u> <u>Processing</u>, Section 6.1, pp. 287-290, Prentice-Hall Inc., Englewood Cliffs, New Jersey, 1975.
- 69. K. K. Clarke and D. T. Hess, <u>Communication Circuits:</u> <u>Analysis and Design</u>, Section 4.4, p. 102, Addison-Wesley Publishing Co., Reading, Massachusetts, 1971.
- 70. L. W. Nagel, <u>SPICE2: A Computer Program to Simulate</u> <u>Semiconductor Circuits</u>, <u>Memorandum No. ERL-M520</u>, <u>9-May-1975</u>, Electronics Research Laboratory, College of Engineering, University of California, Berkeley 94720.
- 71. M. Akaike and K. Ohnishi, "A Nonlinear Analysis of Schottky-Barrier Diode Upconverters," <u>IEEE</u> <u>Transactions on Microwave Theory and Techniques</u>, <u>Vol.</u> MTT-25, No. 12, December 1977, pp. 1059-1064.
- 72. S. Narayanan, "Transistor Distortion Analysis Using Volterra Series Representation," <u>The Bell System</u> <u>Technical Journal</u>, May-June 1967, pp. 991-1024.

- 73. R. A. Minasian, "Intermodulation Distortion Analysis of MESFET Amplifiers Using the Volterra Series Representation," <u>IEEE Transactions on Microwave</u> <u>Theory and Techniques, Vol. MTT-28</u>, No. 1, January 1980, pp. 1-8.
- 74. V. Volterra, <u>Theory of Functionals and of Integral</u> <u>and Integrodifferential Equations</u>, Dover <u>Publications</u>, New York, 1959.
- 75. C. B. Feldman and W. R. Bennett, "Band Width and Transmission Performance," <u>The Bell System Technical</u> <u>Journal</u>, Vol. 28, No. 3, July 1949, pp. 594-595.
- 76. R. A. Pucel, R. Bera and D. Masse, "Experiments on Integrated Gallium-Arsenide F.E.T. Oscillators at X Band," <u>Electronics Letters</u>, 15th May 1975, Vol. 11, No. 10, pp. 219-220.
- 77. K. Kurokawa, "Some Basic Characteristics of Broadband Negative Resistance Oscillator Circuits," <u>The Bell</u> <u>System Technical Journal</u>, July-August 1969, pp. 1937-1955.
- 78. N. D. Kenyon, "A Lumped-Circuit Study of Basic Oscillator Behavior," <u>The Bell System Technical</u> <u>Journal</u>, February 1970, pp. 255-272.
- 79. K. W. H. Foulds and J. L. Sebastian, "Characteristics of Negative-Resistance Nonsinusoidal Oscillators," <u>IEEE Transactions on Electron Devices</u>, <u>Vol. ED-25</u>, <u>No. 6</u>, June 1978, pp. 646-655.
- W. Wagner, "Oscillator Design by Device Line Measurements," <u>Microwave Journal</u>, <u>Volume 22</u>, February 1979, pp. 43-48.
- 81. M. Vehovec, L. Houslander and R. Spence, "An Oscillator Design for Maximum Power," <u>IEEE</u> <u>Transactions on Circuit Theory</u>, September 1968, pp. 281-283.
- 82. K. L. Kotzebue and W. J. Parrish, "The Use of Large-Signal S-Parameters in Microwave Oscillator Design," <u>Proceedings of the 1975 International</u> Microwave Symposium on Circuits and Systems.
- 83. K. M. Johnson, "Large Signal GaAs MESFET Oscillator Design," <u>IEEE Transactions on Microwave Theory and</u> <u>Techniques</u>, <u>Vol. MTT-27</u>, No. 3, March 1979, pp. 217-227.

-184-

and the second second

- 84. Y. Mitsui, M. Nakatami, and S. Mitsui, "Design of GaAs MESFET Oscillators Using Large-Signal S-Parameters," IEEE Transactions on Microwave Theory and Techniques, Vol. MTT-25, December 1977, pp. 981-984.
- 85. W. H. Leighton, R. J. Chaffin and J. G. Webb, "R-F Amplifier Design with Large-Signal S-Parameters," <u>IEEE Transactions on Microwave Theory and Techniques</u>, Vol. 22, No. 12, December 1973, pp. 809-814.
- 86. R. S. Tucker, "RF Characterization of Microwave Power FETs," <u>IEEE Transactions on Microwave Theory and</u> Techniques, Vol. MTT-27, March 1979, pp. 776-781.
- 87. L. S. Houselander, H. Y. Chow, and R. Spence, "Transistor Characterization by Effective Large-Signal Two-Port Parameters," <u>IEEE Journal on</u> <u>Solid State Circuits</u>, <u>Vol. SC-5</u>, 1970, pp. 77-79.
- 88. J. Helszajn, <u>Passive and Active Microwave Circuits</u>, John Wiley and Sons, New York, 1978.

# DISTRIBUTION LIST - TECHINICAL REPORTS CONTRACT N00014-80-0318

ومعلانة

Ľ

| U.S. Naval Post Graduate School<br>Monterey, CA 93940<br>ATTN: Technical Library                                                         | 1 | DDC<br>Alexandria, VA 20305<br>ATTN: TIPDR                                                                        | 1  |
|------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------|----|
| U.S. Naval Air Test Center<br>Patuxent River, MD 20670<br>ATTN: Weapon Systems Test Div.                                                 | 1 | Pierce Hall<br>Harvard University<br>Cambridge, MA 02138<br>ATTN: Tech. Reports Collection                        | 1  |
| U.S. Naval Air Development<br>Center<br>Warminster, Johnsville, PA 18974<br>ATTN: Technical Library                                      | 1 | Science & Technology Division<br>Library of Congress<br>Washington, D.C. 20540                                    | 1  |
| ASD<br>Wright Patterson AFB<br>Dayton, OH 45433<br>ATTN: ASAPD-DISTR.                                                                    | 1 | Defense Documentation Center<br>Building 5, Cameron Station<br>Alexandria, VA 22314                               | 12 |
| Rome Air Development Center<br>Rome, NY 13440<br>ATTN: EMIA<br>ATTN: ROWEA, Electronic Warfare                                           | 1 | Advisory Group on Electron<br>Devices<br>201 Varick Street, 9th Floor<br>New York, NY 10014                       | 1  |
| Director<br>U.S.A.E.L.HOS., U.S. Army<br>Electronics Command<br>Fort Monmouth, NJ 07703<br>ATTN: AMSEL-GG-DD<br>AMSEL-RD-X               | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Library, Code 2627             | 1  |
| Commanding Officer<br>Harry Diamond Laboratories<br>Washington, D.C. 20438<br>ATTN: AMXDO-TIA (Technical<br>Library)                     | 1 | Mr. Eliot D. Cohen<br>Naval Electronics Systems<br>Command<br>Code 61-V-8E08, NC1<br>Washington, D.C. 20360       | 1  |
| Commanding Officer<br>U.S.A. Mobility Equipment Res.<br>& Dev. Center<br>Fort Belvoir, VA 22061<br>ATTN: Mechanical Library<br>Bldg. 315 | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Dr. John E. Davey<br>Code 6811 | 1  |
| Commanding Officer<br>U.S. Army Electronics Res. Dev.<br>Activity<br>White Sands Missile Range, NM 88002<br>ATTN: Tech. Documents Center | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Bruce McCombe<br>Code 6800     | 1  |
| Office of Dept. of Defense<br>(R&E)<br>Washington, D.C. 20301<br>ATTN: Tech. Library Branch                                              | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Kenneth J. Sleger<br>Code 6811 | 1  |

CONTRACTOR ASSAULT AND ADDRESS OF A

and the second second second

| Division of Public Documents<br>Government Printing Office<br>Vashington, D.C. 20402<br>ATTN: Library           | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Dr. Barry E. Spielman<br>Code 6851 | 1 |
|-----------------------------------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------|---|
| Chief of Naval Operations<br>Washington, D.C. 20350<br>ATTN: Op-03EG                                            | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Dr. L.R. Whicker<br>Code 6851      | 1 |
| Office of Naval Research<br>Nashington, D.C. 20360<br>ATTN: Code 460                                            | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Mr. A.C. Macpherson<br>Code 6811   | 1 |
| Commanding Officer<br>Office of Naval Research<br>Branch Office<br>Box 39, Navy #100<br>FPO New York, NY 09510  | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Mr. R. Neidert<br>Code 6851        | 1 |
| Commanding Officer<br>Office of Naval Research<br>Branch Office<br>495 Summer Street<br>Boston, MA 02210        | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Mr. T. apRyhs<br>Code 5366         | 1 |
| Commanding Officer<br>Office of Naval Research<br>Branch Office<br>219 S. Dearborne Street<br>Chicago, IL 60604 | 1 | Commanding Officer<br>Naval Research Laboratory<br>Washington, D.C. 20375<br>ATTN: Mr. John Montgomery<br>Code 5709   | 1 |
| Commanding Officer<br>Office of Naval Research<br>Branch Office<br>1030 E. Green Street<br>Pasadena, CA 91101   | 1 | Commander<br>Naval Air Systems Command<br>Washington, D.C. 20361<br>ATTN: Mr. Robert C. Thyberg<br>Code 03P           | 1 |
| Commanding Officer<br>U.S. Naval Electronics Lab.<br>Center<br>San Diego, CA 92152<br>ATTN: Technical Library   | 1 | Commander<br>Naval Air Systems Command<br>Washington, D.C. 20361<br>ATTN: Mr. Andrew Glista, Jr.<br>AIR 52052         | 1 |
| Commanding Officer<br>Naval Weapons Center<br>China Lake, CA 93557<br>ATTN: Technical Library                   | 1 | Office of Naval Research<br>800 N. Quincy Street<br>Arlington, VA 22217<br>ATTN: Dr. L.R. Cooper<br>Code 427          | 1 |
| Richard Mertz<br>Electronic Technology<br>Avionics Laboratory<br>Wright Patterson AFB<br>Dayton, OH 45433       | 1 | Office of Naval Research<br>800 North Quincy Street<br>Arlington, VA 22217<br>ATTN: Mr. M.N. Yoder<br>Code 427        | 1 |

Name and the second

Gary McCoy AFOSR Bolling AFB Washington, D.C. 20332

Texas Instruments Central Research Lab, M.S. 134 13500 North Central Expressway Dallas, TX 75265 ATTN: Dr. W. Wisseman

Commander Naval Electronic Systems Command Washington, D.C. 20360 ATTN: Mr. Bruce Walpole Code 6143

Commander Naval Sea Systems Command NAVSEA 652 Washington, D.C. 20360

Commander Naval Electronic Systems Command Washington, D.C. 20360 ATTN: Mr. R.A. Wade Code 6142-1

Commander Naval Electronics Lab. Center 297 Catalina Boulevard San Diego, CA 92152 ATTN: Library

Commander U.S. Army Electronics Command Fort Monmouth, NJ 07703 ATTN: DRSEL-TL-IC Mr. V.G. Gelnovatch

Commander U.S. Army ERADCOM Fort Monmouth, NJ 07703 ATTN: DRSEL-TL-IC Mr. R.A. Weck

Commanding Officer Harry Diamond Laboratories Advanced Research Laboratory Washington, D.C. 20438 ATTN: AMXDO-RAA Mr. H.W.A. Gerlach Commander Naval Electronic Systems Command Washington, D.C. 20360 ATTN: Mr. Jim Cauffman Code 614 1

1

1

1

1

1

1

1

1

Commander Air Force Avionics Laboratory Wright Patterson Air Force Base, OH 45433

Commander Rome Air Development Center Griffiss Air Force Base, NY 13441 ATTN: Mr. R.H. Chilton

Director of Defense Research and Engineering Room 3E1039, The Pentagon Washington, D.C. 20301 ATTN: Tech. Library

Defense Advanced Research Projects Agency 1400 Wilson Boulevard Arlington, VA 22309 ATTN: Dr. Richard Reynolds

Dr. N. Walter Cox Georgia Institute of Technology Engineering Experiment Station Atlanta, GA 30332

Dr. George I. Haddad University of Michigan Electrical Engineering Dept. Ann Arbor, MI 48104

Dr. Walter Ku Cornell University Electrical Engineering Dept. Phillips Hall Ithaca, NY 14850

Aertech Industries 825 Stewart Drive Sunnyvale, CA 94086

1

1

1

1

1

1

1

1

Commander Air Force Avionics Laboratory Wright Patterson Air Force Base OH 45433 ATTN: Mr. Don Rees 1

1

1

1

1

1

1

1

1

1

Commander Air Force Avionics Laboratory Wright Patterson Air Force Base OH 45433 ATTN: Mr. T. Kemerley

Dr. R.M. Malbon/M.S. 1C Avantek, Inc. 3175 Bowers Avenue Santa Clara, CA 94304

Mr. R. Bierig Raytheon Company 28 Seyon Street Waltham, MA 02154

Dr. R. Bell, K-101 Varian Associates, Inc. 611 Hansen Way Palo Alto, CA 94304

Dr. Mike Drive Westinghouse Research and Development Center Beulah Road Pittsburgh, PA 15235

Dr. D. Richard Decker Rockwell International Science Center P.O. Box 1085 Thousand Oaks, CA 91360

Mr. Lothar Wandinger ECOM/AMSEL/TL/IJ Fort Monmouth, NJ 07003

Dr. Harry Wieder Naval Ocean Systems Center Code 922 271 Catalina Blvd. San Diego, CA 92152

RCA Microwave Technology Center Dr. F. Sterzer Princeton, NJ 08540 Communication Transistor Corp. 301 Industrial Way San Carlos, CA 95051 ATTN: Dr. W.H. Weisenberger 1

1

1

1

1

1

1

1

1

Hewlett-Packard Company, Inc. 1 1501 Page Mill Road Palo Alto, CA 94304 ATTN: Dr. C. Liechti

- Microwave Associates Northwest Industrial Park Drs. F.A. Brand/J. Saloom Burlington, MA 01803
- Dr. Ken Weller MS/1414 TRW Systems One Space Park Redondo Beach, CA 90278
- Professor L. Eastman Phillips Hall Cornell University Ithaca, NY 14853

Professor Hauser and Littlejohn Department of Electrical Engr. North Carolina State University Raleigh, NC 27607

Professor J. Beyer Dept. of Electrical & Computer Engineering University of Wisconsin Madison, WI 53706

W.H. Perkins Electronics Lab 3-115/B4 General Electric Company P.O. Box 4840 Syracuse, NY 13221

Bryan Hill AFWAL/AADE Wright-Patterson AFB, OH 45433

H. Willing/Radar Directorate 1 BMD-Advanced Technical Center P.O. Box 1500 Huntsville, AL 35807 Doug Maki Hughes Aircraft Corp. 3100 W. Lomita Blvd. Torrence, CA 90509

Watkins-Johnson Company E.J. Crescenzi, Jr./ K. Niclas 3333 Hillview Avenue Stanford Industrial Park Palo Alto, CA 93404

Commandant Marine Corps Scientific Advisor (Code AX) Washington, D.C. 20380

OUSDR&E

T. Jahorn

1

1

1

1

Office of U.S. Defense Research and Engineering Washington, D.C. 20310 ATTN: Mr. L.W. Sumney Code 3D1079PNT

