



-11 RECTIFICATION AT nGaAs - nGa 7AL , AS HETEROJUNCTIONS GROWN BY L.P.E. bv Amitabh/Chandra and Lester F. Eastman School of Electrical Engineering, Cornell University Ithaca, N.Y. 14853 N00014-75-C-0739 | Date: 22 June 1979 ABSTRACT

Heterojunctions between n-type GaAs (2x10<sup>14</sup> cm<sup>-3</sup>, 10<sup>17</sup> cm<sup>-3</sup>) and high purity n-type Ga<sub>.7</sub>Al<sub>.3</sub>As (~1x10<sup>15</sup> cm<sup>-3</sup>) have been grown by LPE at 700<sup>°</sup>C, and significant current rectification has been observed across them at room temperature. At low temperatures, the current drops and the degree of rectification increases considerably. The reverse current characteristic shows reasonable semi-quantitative agreement with theoretical I-V curves, calculated by using a thermionic emission model. The N-W profile measured across the interface indicates qualitatively the presence of a dipolar spacecharge region, as expected.

098850

79 07 16 146

APPROVED FOR PUPLIC RELEASE: DISTRIBUTION UNLIMITED

DDC FILE COPY

MA07173

| PITS    | (IDA & T   | T     |
|---------|------------|-------|
| ISDA TO | R          | A     |
| Unanne  | unned      | H     |
| Instif  | ination    |       |
|         |            |       |
| 27      |            |       |
|         | int i on / |       |
|         | Jan 1011   |       |
| 13      | ab17.1ty   | Codes |
|         | Avail and  | l/or  |
| int 1   | specia     | 1     |
| ~       | 1001       | -     |
| A       |            |       |
|         |            |       |



THUI INAUTER

## INTRODUCTION

The nGaAs-n(Ga,Al)As heterojunction has been in recent years a subject of some controversy. The theory of Anderson<sup>1</sup> and of Oldham and Milnes<sup>2</sup> predicts that this heterojunction, which is largely free of interface states<sup>3</sup>, should possess an energy barrier in the conduction band edge, and thus exhibit current rectification. Experiments, however, have so far failed to show the expected rectifying behavior<sup>4,5</sup>, even though it is fairly certain from the quantum well experiments of Dingle et al.<sup>6</sup> and of Chang et al.<sup>7</sup> that the energy barriers exist. This has led to speculations on various fundamental mechanisms that might be controlling the current transport behavior across this heterojunction.<sup>4,8</sup>

We have recently grown nGaAs -  $nGa_{1-x}Al_xAs$  heterojunctions by LPE and obtained significant rectification.<sup>9</sup>

Figure 1 shows a schematic of the conduction band edge profile across the n-n heterojunction.<sup>1,2</sup> For  $Ga_{1-x}Al_xAs$  at x = .3, the energy step at an ideally abrupt interface is estimated to be about .33 eV at room temperature.<sup>6</sup> At equilibrium, electrons deplete from the  $Ga_{1-x}Al_xAs$  to form a narrow accumulation region in the GaAs. A grading of the metallurgical interface lowers the barrier by an amount that increases with both the net doping in the  $Ga_{1-x}Al_xAs$  and the interface transition

# width.<sup>2</sup> EXPERIMENT AND RESULTS

Figure 2 shows a schematic of one of the two heterostructures we have examined. The three epilayers shown were grown by LPE on an  $n^+$  GaAs substrate, using a multiple well graphite horizontal sliding boat. The starting growth temperature was 700°C, and the growth rate was measured at about 1000 Å/minute. The approximate layer thicknesses shown were measured by cleaving and staining. The carrier concentrations shown were not measured directly on these heterostructures, but correspond to the values which we obtain repeatably on thicker single layers of unintentionally doped GaAs and Ga <sub>7</sub>Al <sub>3</sub>As, grown under similar conditions.

The contact between the substrate and the (Ga,Al)As layer was expected and found to be ohmic. The  $10^{17}$ cm<sup>-3</sup> tin doped GaAs cap layer served as a contact layer on the other side of the heterojunction between the two high purity layers.

Gold-germanium dots, 10 mils in diameter, were evaporated and alloyed on both sides of the structure. They were tested to confirm their ohmic nature, following which mesas were etched to isolate the heterojunction interface areas below ohmic dots. Before etching, the contact resistance of the ohmic dots (type A) was measured to be about 12 ohms each. The I-V characteristics were then measured across the mesa heterostructure by applying a bias voltage to the mesa contact with respect to the grounded substrate.

Figure 3(a) and (b) show the typical room temperature rectification behavior observed, on different scales. The direction of rectification is consistent with theory. The forward current is limited mainly by the contact and lead resistances, demonstrating the substrate - $Ga_{1-x}Al_xAs$  interface to be a low resistance contact. The reverse current increases with the applied bias, showing a lack of saturation. This is because increasing the applied reverse voltage increases the interfacial electric field, which, for a finite transition width l, lowers the energy barrier.

We believe that the current across the heterojunction is largely due to thermionic emission over an energy barrier. We have not, as yet, made careful low temperature I-V measurements. However, we did make some quick observations by cooling the sample to liquid nitrogen and allowing it to warm slowly. Figure 4 shows the I-V characteristics at some unmeasured low temperature, probably between 100 and 200<sup>°</sup>K. It is observed that the current is lower by three orders of magnitude, and the rectification is significantly more pronounced, than at room temperature.

These characteristics were observed to be quite

# insensitive to light. COMPARISON WITH THEORY

To compare our results with theory, we modelled the heterojunction as two homogeneous bulk regions with a linearly graded transition region of width  $\ell$  sandwiched between them (Fig. 1). For mathematical simplicity, the integrated space charge in the transition region was assumed to be zero. We then solved Poisson's equation under conditions of applied bias to obtain the energy barriers to electron flow in either direction, and hence estimated the current voltage characteristics.<sup>10,11</sup> Fig. 5 shows the theoretically generated reverse I-V curves at room temperature, calculated for material parameters that correspond to the experimental values, using  $\ell$ , as a variable parameter. The dashed line is the experimental curve, and shows reasonable agreement with the  $\ell = 200$  Å theoretical line, except at low bias.

We have not as yet measured the interface width. Garner et al.<sup>4</sup> have reported values of about 100 <sup>A</sup> for heterojunctions grown by LPE at 750<sup>o</sup>C.<sup>4</sup> A more definite knowledge of the interface width in our samples shall allow us to make a more meaningful comparison between experiment and theory and offer insights into the current transport mechanisms.

#### FURTHER EXPERIMENTS AND RESULTS

A second heterostructure, shown in Fig. 6, with the  $Ga_{.7}Al_{.3}As$  layer interfaced with a  $10^{17} cm^{-3}$  tin doped GaAs layer was fabricated and tested in a manner similar to the structure shown in Fig. 2, except that the mesa cross section was 5 mil square. Again, rectification was observed in the I-V characteristics, which are shown in Fig. 7.

The reverse current in Fig. 7 shows a saturation 'knee'. If the barrier height was independent of the applied reverse voltage, then this would be the reverse saturation current. Calculations on our theoretical model show that this 'pseudo reverse saturation current' is roughly proportional to the net doping in the GaAs, while the rectification characteristics are otherwise largely insensitive to the GaAs doping. A comparison of Fig. 3(b) with Fig. 7 shows these theoretical predictions to be borne out by experiment.

Coming back to the first heterostructure (of Fig. 2), we decided to check the heterojunction interface for a dipolar space charge region, using conventional carrier density vs. depth profiling.<sup>12</sup> The sample, shown in Fig. 8, was prepared by using a self limiting anodic etch technique<sup>13</sup>, to ensure that the subsequently deposited Schottky barriers would punch through to the n<sup>+</sup> substrate before breakdown. A tin dot was then alloyed to the top surface to serve as the back contact. 10 mil diameter gold Schottky barriers were then deposited at a pressure below  $10^{-6}$  torr. Fig. 9 shows the N-W plot obtained, along with our interpretation of its various features. Note the presence of an accumulation region in the GaAs coupled with a depletion region in the Ga<sub>1-x</sub>Al<sub>x</sub>As. It should be cautioned that these results should not be regarded as anything better than qualitative. Also Kroemer and Harris<sup>14</sup> have observed a similar 'accumulationdepletion' dipolar region at n-n GaAs-(Ga,Al)As heterojunctions, but have failed to see rectification. DISCUSSION

Of the various possible mechanisms for current transport across these rectifying heterojunctions, thermionic emission emerges as the leading candidate. Mechanisms that involve tunneling are improbable because the width of the depletion region energy barrier in the high purity Ga<sub>.7</sub>Al<sub>.3</sub>As is of the order of 1000Å - 3000Å, too large for tunneling. Space charge recombination can be ruled out because the hole density is negligible. Space charge generation is possible; however, the extremely low density of interface states would suggest this mechanism to be unimportant.

The large temperature sensitivity of the I-V charac-

6)

teristics backs thermionic emission over an energy barrier as being the main current transport mechanism. Such a barrier, of course, is expected to result from the heterojunction bandedge mismatch theory. However, other possibilities should be examined. For instance, Oldham and Milnes<sup>15</sup> have shown how a large interface state density can pin the Fermi level at the interface, creating a depletion region on both sides of the interface. The I-V characteristics, in such a case, would show reverse behavior in both directions, and the N-W characteristics would presumably show no accumulation region. Besides, Lang and Logan<sup>3</sup> have measured the interface state density on their LPE grown samples to be less than 10<sup>9</sup> cm<sup>-2</sup>, which is far too low to affect the band bending.

A second possibility, that of a p conversion region at or near the interface is also very unlikely, mainly because such a structure would not account for the observed I-V behavior.

#### ACKNOWLEDGEMENTS

Our thanks to Mr. Jack Berry of Cornell for technical help, to Dr. Herb Kroemer for valuable discussions and to the Office of Naval Research for supporting this work. 7)

#### REFERENCES

- 1. R.L. Anderson, Solid State Electron, 5, 341, (1962).
- W.G. Oldham and A.G. Milnes, Solid State Electron,
   6, 121, (1963).
- D.V. Lang and R.A. Logan, Appl. Phys. Lett., <u>31</u>, 683, (1977).
- C.M. Garner, Y.D. Shen, C.Y. Su, G.L. Pearson, and
   W.E. Spicer, J. Vac. Sci. Technol., <u>15</u>, 1480, (1978).
- J.F. Womac and R.H. Rediker, J. Appl. Phys., <u>43</u>, 4129, (1972).
- R. Dingle, W. Wiegmann, and C.H. Henry, Phys. Rev. Lett., <u>33</u>, 827, (1974).
- L.L. Chang, L. Esaki, and R. Tsu, Appl. Phys. Lett., <u>24</u>, 593, (1974).
- H. Kroemer, W.Y. Chen, H.C. Casey, Jr. and A.Y. Cho, Appl. Phys. Lett., <u>33</u>, 749, (1978).
- 9. A. Chandra and L.F. Eastman, Electron. Lett., Accepted for publication, (1979).
- A. Chandra, "The Growth, Characterization and Applications of High Purity Ga<sub>1-x</sub>Al<sub>x</sub>As", Ph.D. Dissertation, Cornell University, (1979).
- A. Chandra and L.F. Eastman, Publication under preparation.
- D.P. Kennedy, P.C. Murley and W. Kielnfielder, IBM J. Res. Develop, Sept. (1968), p. 399.

- W.C. Niehaus and B. Schwartz, Solid State Electron, <u>19</u>, 175, (1976).
- 14. H. Kroemer and J.S. Harris, Private communication.
- 15. W.G. Oldham and A.G. Milnes, Solid State Electron., <u>7</u>, 153, (1964).

### FIGURE CAPTIONS

- Fig. 1 Schematic of the conduction band edge profile across the nGaAs:n(Ga,Al)As graded gap heterojunction.
- Fig. 2 Schematic diagram of heterostructure examined for rectification.
- Fig. 3 (a) & (b) Room temperature I-V characteristics measured across the structure in Fig. 2. The substrate was grounded, and the voltage V applied to a mesa contact.
- Fig. 4 Low temperature (unmeasured, 100-200<sup>o</sup>K)
  I-V characteristics of structure in Fig. 2.
- Fig. 5 Theoretically calculated reverse I-V characteristics of a heterojunction with material parameters corresponding to the experimental values. The experimental curve is also plotted for comparison.
- Fig. 6 A second heterostructure in which the Ga. $7^{Al}$ . $3^{As}$  interfaces a  $10^{17}$  cm<sup>-3</sup> doped GaAs layer, that was examined. The size of the ohmic dots alloyed to this structure was 5 mil square ( $\sim 1/\pi$  of the area of dots in first structure).
- Fig. 7 Room temperature I-V characteristics of the structure in Fig. 6. Note the reverse saturation knee at about - .5 mA.

- Fig. 8 Schottky diodes fabricated for measuring the carrier density vs. depth (N-W) profile across the heterojunction.
- Fig. 9 N-W profile measured across the heterostructure using a junction profiler. This measurement should, at best, be regarded as qualitative.

11)







N.

3(a)

3(3)

1 And





.....

4

「見







