**Fourth Quarterly Report** ## IC FABRICATION USING ELECTRON-BEAM TECHNOLOGY **Period Covered** 1 June 1977 - 1 September 1977 Contract No. DAAB07-76-C-8105 Procurement and Production Directorate **U.S. Army Electronics Command** Fort Monmouth, New Jersey 07703 > **Texas Instruments Incorporated** P.O. Box 5012 Dallas, Texas 75222 78 06 13 018 Approved for public release; distribution unlimited. ## **ACKNOWLEDGMENT** This project has been accomplished as part of the U.S. Army Manufacturing and Technology Program, which has as its objective the timely establishment of manufacturing processes, techniques or equipment to ensure the efficient production of current or future defense programs. ## DISCLAIMER The findings in this report are not to be construed as an official Department of the Army position unless so designated by other authorized documents. Unclassified SECURITY CLASSIFICATION OF THIS PAGE (When Data Entered) | REPORT DOCUMENTATION PAGE | READ INSTRUCTIONS BEFORE COMPLETING FORM | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. REPORT NUMBER 2. GOVT ACCESSION NO | D. 3. RECIPIENT'S CATALOG NUMBER | | 4. TITLE (and Subtitle) | 5. TYPE OF REPORT & PERIOD COVERED Quarterly | | IC FABRICATION USING ELECTRON-BEAM TECHNOLOGY | 1 June 1977 — September 1977<br>6. PERFORMING ORG. REPORT NUMBER<br>03-77-46 | | Gilbert L. Varnell Ronald A. Williamson Terry L. Brewer Claude D. Winborn | DAAB07-76-C-8105 | | Texas Instruments P.O. Box 5012 | 10. PROGRAM ELEMENT, PROJECT, TASK<br>AREA & WORK UNIT NUMBERS | | Dallas, Texas 75222 11. CONTROLLING OFFICE NAME AND ADDRESS Technical Support Activity U.S. Army Electronics Research and Development Command | November 1977 | | Fort Monmouth, New Jersey 14. MONITORING AGENCY NAME & ADDRESS(II different from Controlling Office) | Unclassified 5a. DECLASSIFICATION/DOWNGRADING SCHEDULE | | Approved for public release; distribution unlimited. | I-03-77-46 | | 9 QUENTER LY reptino 14, 10. Supplementary notes | rom Report) | | 19. KEY WORDS (Continue on reverse side if necessary and identity by block number electron beam e-beam resists | *) | | 256 Bit Bipolar 20. ABSTRACT (Continue on reverse side if necessary and identify by block number | ) | | The technical and economic impact of electron-beam direct 256-bit bipolar RAMs. All electron-beam tapes necessary for fabrical generated. Advanced software techniques such as geometry sizing, sort E-beam processes have been developed for all lithographic steps on t pattern distortion at epitaxial growth, the original alignment marker this new alignment marker system are in process. The design of the Au | slice printing will be demonstrated on<br>ting the 256-bit bipolar RAMs have been<br>ting and increment/decrement were used.<br>he 256-bit bipolar RAMs. Because of the<br>system was modified. Several lots using | | | | | DD 1 JAN 73 1473 EDITION OF 1 NOV 65 IS OBSOLETE | Unclassified ASSIFICATION OF THIS PAGE (When Data Enter | ## IC FABRICATION USING ELECTRON-BEAM TECHNOLOGY Fourth Quarterly Report 1 June 1977 - 1 September 1977 | ACCESSION | l for | | |-----------|----------------------------------------------|-------------------| | HTTS | White Section | × | | DOC | Buff Section | | | MUDHIAND | Œ | $\overline{\Box}$ | | JUSTIFICA | TION | | | DISTRIBU | TION/AVAILABILITY COO | | | DISTRIBU | TION/AVAILABILITY COOT | | | | TION/AVAILABILITY COOT AVAIL. and/or SPECIA | | | Dist. | | | | | | | Dr. G. L. Varnell Mr. R. A. Williamson Dr. T. L. Brewer Dr. J. L. Bartelt Dr. R. J. Dexter Dr. R. A. Robbins Mr. C. D. Winborn Approved for public release; distribution unlimited. ## TABLE OF CONTENTS | Section | | | | | 7 | itle | , | | | | | | | | | | | | | Pa | ge | |---------|-----|-------|--------------------------|------|-----|------|-----|-----|-----|---|----|----|-----|----|---|---|--|---|--|-----|-----| | 1. | PUI | RPOS | E | | | | | | | | | | | | | | | | | | 1 | | 11. | NA | RRA | TIVE AND DATA | | | | | | | | | | | | | | | , | | | 3 | | | A. | | ottky Bipolar RAM Pro | | | | | | | | | | | | | | | | | | 3 | | | | 1. | Introduction | | | | | | | | | | | | | | | | | | 3 | | | | 2. | Process Description . | | | | | | | | | | | | | | | | | | 3 | | | | 3. | Resist and Etch Selec | tion | 1 | | | | | | | | | | | | | | | | 5 | | | В. | Sch | ottky Bipolar RAM De | | | | | | | | | | | | | | | | | | 6 | | | | 1. | Inputs | | | | | | | | | | | | | | | | | | 6 | | | | 2. | Output | | | | | | | | | | | | | | | | | | | | | | 3. | Memory Cell | | | | | | | | | | | | | | | | | | 7 | | | | 4. | System Design | | | | | | | | | | | | | | | | | | 7 | | | | 5. | Terminal Connection | | | | | | | | | | | | | | | | | | | | | C. | Ele | ctrical Testing | | | | | | | | | | | | | | | | | | 11 | | III. | RE | SULT | rs | | | | | | | | | | | | | | | | | | | | | A. | | e Processing | | | | | | | | | | | | | | | | | | | | | | 1. | General Discussion . | | | | | | | | | | | | | | | | | | | | | | 2. | E-Beam Resists | | | | | | | | | | | | | | | | | | | | | | 3. | E-Beam Lithographic | | | | | | | | | | | | | | | | | | | | | | 4. | Chips at Various Proc | | | | | | | | | | | | | | | | | | | | | | 5. | Adhesion Promoters | | | | | | | | | | | | | | | | | | | | | | 6. | Status | | | | | | | | | | | | | | | | | | | | | В. | Ele | ctrical Testing | | | | | | | | | | | | | | | | | | | | IV. | MA | | WER | | | | | | | | | | | | | | | | | | | | APPENI | XIC | | | | | | | | | | | | | | | | | | | | | | | Mic | rocir | cuit Digital 256-Bit Pol | ar I | Ran | do | m / | Acc | ess | M | em | or | y ( | RA | M | ) | | | | | | | | | | nolithic Silicon - SCS- | | | | | | | | | | | | | | | | | . 1 | 4-1 | ## LIST OF ILLUSTRATIONS | Figure | Title | P | age | |--------|------------------------------------------|---|-----| | 1. | Sectional View of Slice at Various Steps | | 4 | | 2. | Input Circuitry | | | | 3. | Output Circuitry | | 7 | | 4. | Memory Cell | | 8 | | 5. | Logic Diagram | | 9 | | 6. | Terminal Connections | | | | 7. | TI-309 Resist | | | | 8. | Line Width versus Dose - TI-309 Resist | | | | 9. | Chip After Leads I | | 20 | | 10. | Chip After Vias | | | | 11. | Chip After Leads II | | | ## SECTION I PURPOSE The overall objective of the program is to implement e-beam writing technology for the fabrication of microcircuits. The technical and economic impact of electron beam direct slice printing will be demonstrated on 256-bit bipolar RAMs. The elimination of mask masters, masks, and the masking process will eliminate the most significant source of yield loss. This will permit greater circuit design complexity and flexibility which will lead to lower device costs with increased reliability. The complete implementation program is divided into three tasks. Task A, Yield Improvement Through Direct E-Beam Writing, is directed toward developing the manufacturing technology required for e-beam writing with existing equipment and existing resist processes and demonstrating the yield benefits of this technique. Task B, Cost Reduction for E-beam Writing Through High Speed Resist Implementation, is directed toward implementing identified high speed e-beam resists in order to significantly decrease cycle time and thus reduce the IC bar cost. Task C. Cost Reduction for E-Beam Writing Through Automatic Beam Diameter Control and Automatic Handling, is directed toward utilizing EBMIII's capability of computer-controlled beam size (large and small) on high density circuit (≤0.1 mil) geometries. This program also included implementation of an automated handling system for slices to reduce cycle time and thus further reduce bar cost. ## SECTION II NARRATIVE AND DATA ## A. SCHOTTKY BIPOLAR RAM PROCESSING #### 1. Introduction There are many possible bipolar processes that could be used in conjunction with e-beam pattern definition to build memory devices. Among those are dielectric isolation, isoplanar, etc. While all of these processes have merit, the process chosen for this program will be the junction isolation double-level metal Schottky process which is used by Texas Instruments in building the 54S/74S series of RAMs. ## 2. Process Description The process to be used is outlined in Table I and Figure 1. Some procedures such as clean-ups and etches are omitted from the table but of course are used and are typical of good production practice. Table I. Schottky Bipolar RAM Process | 1) | Substrate | 14) | Base drive | |-----|-------------------------|-----|------------------------------| | 2) | Initial Oxidation | 15) | Emitter oxide removal | | 3) | DUF oxide removal | 16) | Emitter deposition and drive | | 4) | DUF deposition | 17) | Contact oxide removal | | 5) | DUF drive | 18) | Platinum deposition | | 6) | Strip oxide | 19) | Alloy platinum | | 7) | Epitaxic! layer | 20) | Ti-W, Aluminum deposition | | 8) | Second oxidation | 21) | Metal removal (Leads I) | | 91 | Isolation oxide removal | 22) | Dielectric deposition | | 10) | Isolation deposition | 23) | Vias | | 11) | Isolation drive | 24) | Aluminum deposition | | 12) | Base oxide removal | 25) | Metal removal (Leads II) | | 13) | Base deposition | 26) | Sinter metal | | | | | | Figure 1. Sectional View of Slice at Various Steps #### 3. Resist and Etch Selection Except for metallization, the patterning steps shown above involve etching between 2000 Å and 10,000 Å of SiO<sub>2</sub>. Because plasma etch rates of SiO<sub>2</sub> are low and resist lifetimes are limited in the plasma environment, we intend to etch SiO<sub>2</sub> using common buffered HF solutions. Our requirements for electron resists are thus dominated by two factors: 1) high speed ( $\geq 2.5 \,\mu\text{C/cm}^2$ ) and 2) good adhesion to SiO<sub>2</sub> for wet chemical etching. Among the resists that we have investigated whose sensitivities are greater than $2.5 \,\mu\text{C/cm}^2$ , we have demonstrated good oxide patterning capability with polybutene sulfone (PBS) resist. Further, PBS, being a positive resist, leads to advantages in minimizing area scanned and increasing throughput for most of the pattern levels. Metallization for the 256-bit RAM will be two levels of metal separated by a dielectric. The first level will be Ti-W/Al and the second level will be pure Al. PBS cannot be used as a plasma etch mask and there are no other high-speed positive resists available. We will therefore use the negative resist T1309, which has a sensitivity of $\approx 2.5~\mu\text{C/cm}^2$ . Some experimental results have been completed which show that Al can be plasma etched using T1309 as a mask; however, we will not attempt to etch the first level of metallization using a plasma. Plasma etching gives very steep steps in the etched material and would make second level metal coverage impossible. Any attempts at plasma etching aluminum will be restricted to the second level of metallization. If difficulty arises in trying to plasma etch the second level of metallization, the wet chemical etchants, which will be used on the first metallization level, can be substituted. Resist processing will be done on completely automated, cassette loaded spin coaters and developers. This will provide maximum throughput and reproducibility while minimizing slice handling. These machines are installed in a horizontal laminar flow clean room to minimize particulate contamination. Wet chemical processing will be performed in vertical laminar flow clean hoods installed in this same room. The feasibility of IR baking for electron resist processing will be demonstrated. Cassette loaded ovens with belt drive through three temperature zones and nitrogen air curtains will be used. The wafers will load individually onto the belt and face the IR emitters directly. ## B. SCHOTTKY BIPOLAR RAM DESIGN ## 1. Inputs The circuit schematic for all of the inputs is shown in Figure 2. This circuitry was designed to give very low high- and low-level input currents and very high performance. The low input currents allow higher fan-out capability in an entire memory system. The use of Schottky diodes and transistors in the inputs increases the performance over non-Schottky devices. The inputs also have clamp diodes to protect the circuitry if the input voltage should go negative. ## 2. Output The circuit schematic for the output is shown in Figure 3. The open-collector output permits connection of one, or for larger word capacities, a number of outputs to a common bus through a single pull-up termination. Figure 2. Input Circuitry Figure 3. Output Circuitry #### 3. Memory Cell The circuit schematic for the memory cell is shown in Figure 4. The cell is basically two cross-coupled inverters and two sense diodes. Information is written into the cell or read from the cell along the sense lines. The cell is enabled or disabled using the word line. When the word line is low, information can be read from or written into the cell. When the word line is in a high state the cell is disabled and no information can be read or written. ## 4. System Design The IC is a single monolithic integrated circuit containing a 256-word by 1-bit fully static random access non-destructive readout memory. The memory if fully decoded requires only 8 address lines to select one of 256 storage locations. An additional line, write enable, is provided to enable the memory to modify the stored data. Separate Data Input and Data Output lines are provided for minimum interaction between input and output functions. Three chip enable lines are provided to simplify the decoding required to achieve the desired system. Figure 4. Memory Cell The basic logic diagram is shown in Figure 5. The memory matrix is organized in an array of 16 rows and 16 columns. The address inputs A, B, C and H go to a 4-to-16 line decoder and determine the memory column selected. The address inputs D, E, F and G go to a 4-to-16 line decoder and determine the memory row selected. The logical operational mode (truth table) is shown in Table II. ## 5. Terminal Connections The terminal connections for the 256-bit RAM are shown in Figure 6. Figure 5. Logic Diagram Table II. Logical Operational Mode | | Inp | uts | | |-------------------------------------|--------------------------|------------|-------------| | Function | Chip Enable <sup>†</sup> | Read/Write | Output | | Write<br>(Store Complement of Data) | L | L | н | | Read | L | L | Stored Data | | Inhibit | н | x | н | H = high level, L = low level, X = irrelevant Figure 6. Terminal Connections <sup>\*</sup>For chip-enable: L = all CE inputs low: H = one or more CE inputs High ### C. ELECTRICAL TESTING Electrical testing for the 256-bit RAM will be accomplished using existing automatic test systems at Texas Instruments. The basic equipment proposed for the test is the High Speed Measurement (HSM) System and the Numerical Exerciser for Memories (NEM). The HSM will be used to test the memories while they are in slice form. It will perform all the dc tests such as I<sub>CC</sub>, V<sub>OL</sub>, I<sub>OH</sub>, etc. and will also do functional testing on the memory cells and peripheral circuitry. The NEM will be used to test the memories after they have been packaged. Programming of the NEM is accomplished with a RAM memory supplying instructions for support as well as test instructions to implement exercise algorithms. Some of the algorithms presently in the software library are as follows: - 1) (a) Write a zero in each device location (1, 2, 3 ... N) - (b) Read and verify a zero in each location (1, 2, 3 ... N) - (c) Write a one in each device location (1, 2, 3...N) - (d) Read and verify a one in each location (1, 2, 3 ... N) - 2) (a) Read a one in first cell, write back a zero, and read a zero. Repeat process for all cells (1, 2, 3 . . . N) - (b) Read a zero in the first cell, write back a one; and read a one. Repeat process for all cells (1, 2, 3 . . . N) - (e) Repeat (a) backwards last cell first. (N, N-1, N-2 . . . 1) - (d) Repeat (b) backwards = last cell first. (N, N-1, N-2 . . . 1) - 3) Access 0-1-0: This algorithm starts with a memory full of zeros and a 1 in location 0. Begin by reading a background of "0", a reference location of "1" and again reading a background of "0". Repeating this process, thus, verifies the access time (address to data output) "both ways" between location 0 and all other locations, 1 through N: then writes a one into location 1 and verifies its access time with respect to all remaining locations 2 through N; then reiterates this process until a one is written into the final location N, whose accesss times with respect to all other locations have already been verified. Notice that data out complements for both directions of read access. - 4) Access 1-0-1: This test initializes the device to all ones, then tests individual access times by using the same general procedures as in test 3 above except that all data zero/one references are reversed. This time the data output transitions for each read cycle are 1-0-1. - 5) Random data pattern: This test will generate a 10 bit MLS pseudo random data sequence for writing into and reading from the device under test. The sequence repeats after 1023 memory cycles. This pattern will be displayed by one bit prior to each write all, read all such that after n loops, the random pattern will have been rotated completely through memory. - 6) Walking Disturb: This is the most thorough single test of all present algorithms. It is a combination of the "walking ones and zeros", access time verify to and from every location and, address to write enable set-up check to and from every memory address. With the exception of memory enable/exercise, it will do an equal to or better than evaluation of any failure mode exercised by all the preceding algorithms. However, it does have a limitation; execution time. The NEM system is designed such that generating new algorithms is almost limited to one's own imagination. All of the final functional de and ac testing will be performed on the NEM. The memories will be tested according to specification SCS-517 (2/12/76) and will meet all electrical requirements of that specification. ## SECTION III RESULTS ## A. SLICE PROCESSING #### 1. General Discussion Table III lists the process step, resist and etch process for each level in the fabrication process. The actual specifics of each lithographic step, such as spin speeds, bake temperatures, etc., are listed below. Table III. Process Step, Resist, and Etch Process for Fabrication Level | Process Step | Resist | Etch Process | |----------------------------|-------------------|--------------------| | Alignment Markers I and II | PMMA | Plasma | | DUF | PBS | Buffered HF | | Isolation | PBS | Buffered HF | | Base | PBS | Buffered HF | | Emitter | PBS | Buffered HF | | Contact | PBS | Buffered HF | | Leads I | TI resist No. 309 | Metex Etch | | Vias | PBS | Ethylene Glycol/HF | | Leads II | TI resist No. 309 | Metex Etch | ## 2. E-Beam Resists TI-309 is a high-speed negative e-beam resist developed in SREL at Texas Instruments and is the material of choice for plasma etching of Si, Si<sub>3</sub>N<sub>4</sub>, poly Si, W, Ti, Mo, Ta and Al. It is also very effective for masking alkaline aqueous etches for Al. TI-309 is a rubbery material and makes good coatings from xylene solutions. Curves for thickness vs spin speed are shown in Figure 7. The unexposed material is thermally sensitive to crosslinking and must not be heated above $80^{\circ}$ C. Resolution and contrast of TI-309 are very good when compared with other negative e-beam resists. Figure 8 shows a plot of line width vs dose for TI-309 where the exposure required for a nominally $200 \,\mu$ inch line is $2.6 \,\mu$ C/cm<sup>2</sup>. Figure 7. TI-309 Resist ## 3. E-Beam Lithographic Process Alignment Markers I and II Steps - 1. Bake IR @ 160°C - 2. Coat 8% PMMA @ 1.5K RPM - 3. Bake IR @ 160°C - 4. Expose Figure 8. Line Width vs Dose - TI-309 Resist - 5. Develop 65/35 4-methyl-2-pentanone/2-propanol - 6. Bake IR @ 160°C - 7. Plasma De-scum $-O_2$ @ 100 watts - 8. Plasma etch $-\text{CF}_4/\text{O}_2$ (4%) @ 100 watts - 9. Clean-up Plasma, 10 min $O_2$ (a) 300 watts ## **DUF** and Isolation Steps - 1. Coat 8% PMMA @ 1.5K RPM - 2. Bake IR @ 160°C - 3. Coat 8% PMMA @ 1.5K RPM - 4. Bake IR @ 160°C - 5. Etch Buffered HF until back side clears - 6. Rinse and Spin Rinse/Dry - 7. Clean-up Asher, 15 min $O_2$ @ 300 watts - 8. Steam slices 5 min @ 700°C - 9. Coat 5% PBS @ 2K RPM - 10. Bake IR @ 120°C - 11. Expose - 12. Develop PBS Developer - 13. Bake IR @ 120°C - 14. Etch Buffered HF - 15. Rinse and Spin Rinse/Dry - 16. Clean-up 2-butanone Strip, 2-propanol rinse, D.I. H<sub>2</sub>O, Spin Rinse/Dry ## **Base and Emitter Steps** - 1. Steam Slices 5 min @ 700°C - 2. Coat 5% PBS @ 2K RPM - 3. Bake IR @ 120°C - 4. Etch Buffered HF until back side clears - 5. Rinse and Spin Rinse/Dry - 6. Bake IR @ 120°C - 7. Expose - 8. Develop PBS Developer - 9. Bake IR @ 120°C - 10. Etch Buffered HF - 11. Rinse and Spin Rinse/Dry - 12. Clean-up 2-butanone Strip, 2-propanol Rinse, D.I. H<sub>2</sub>O, Spin Rinse/Dry ## **Contact Steps** - 1. $N_2$ bake slices -15 min @ $900^{\circ}$ C - 2. Coat phenyl trichlorosilane @ 5K RPM - 3. Bake IR @ 160°C - 4. Coat 5% PBS @ 2K RPM - 5. Bake IR @ 120°C - 6. Expose P-Contacts and Schottky - 7. Develop PBS Developer - 8. Bake IR @ 120°C - 9. Etch Buffered HF - 10. Rinse D.I. H<sub>2</sub>O - 11. Dry N<sub>2</sub> Box - 12. Bake IR @ 120°C - 13. Expose N-Contacts - 14. Develop PBS Developer - 15. Bake IR @ 120°C - 16. Etch Buffered HF - 17. Rinse and Spin Rinse/Dry - 18. Clean-up 2-Butanone Strip, 2-propanol rinse, D.I. H<sub>2</sub>O, Spin Rinse/Dry ## Leads I Step - 1. Bake IR @ 160°C - 2. Coat T1309 @ 3K RPM - 3. Bake 50°C Air - 4. Expose - 5. Develop Xylene/2-propanol - 6. Bake IR @ 160°C - 7. Płasma De-scum 2 min O $_2$ ( $^{\omega}$ 100 watts - 8. Etch Metex Etch - 9. Rinse and Spin Rinse/Dry - 10. Bake IR @ 120°C - 11. Etch Hydrogen Peroxide @ 30°C - 12. Rinse and Spin Rinse/Dry - 13. Clean-up Plasma, 10 min $O_2$ @ 300 watts ## Vias Step - 1. $N_2$ bake slices -30 min @ 450°C - 2. Coat phenyl trichlorosilane @ 5K RPM - 3. Bake IR @ 160°C - 4. Coat 5% PBS @ 2K RPM - 5. Bake IR @ 120°C - 6. Expose - 7. Develop PBS Developer - 8. Bake IR @ 120°C - 9. Etch Ethylene Glycol/HF - 10. Rinse and Spin Rinse/Dry - 11. Clean-up 2-butanone Strip, 2-propanol Rinse, D.I. H<sub>2</sub>O, Spin Rinse/Dry ## Leads II Step - 1. Bake IR @ 160° C - 2. Coat Tl309 @ 3K RPM - 3. Bake 50°C Air - 4. Expose - 5. Develop Xylene/2-propanol - 6. Bake IR @ 160°C - 7. Plasma De-scum 2 min O2 @ 100 watts - 8. Etch Metex Etch - 9. Rinse and Spin Rinse/Dry - 10. Clean-up Plasma, 10 min O2 @ 00 watts ## 4. Chips at Various Process Steps Figure 7 shows a chip after the lead pattern has been etched in the first level metal (Leads I), Figure 10 shows a chip after vias have been etched in the interlevel oxide to permit the second level metal to make electrical contact with the first level metal. Figure 11 shows a chip after the lead pattern has been etched in the second level metal (Leads II). Cross sections of a typical device at these process steps are depicted in Figure 1. There Leads I, vias, and Leads II correspond to Figures 9, 10 and 11 respectively. The photographs shown in the above listed figures show the essential levels and fabrication steps of the two-level metal system this device employs. There are basically two problem areas associated with this process. They are in order of importance: - Step coverage of the second level metal over the oxide insulated first level metal, see Figure 11. - Pinholes in the oxide insulator over the first level metal, see Figure 10. The first problem can be overcome by using an etching process on the first level leads that tapers or slopes their edges. The second problem can be reduced through the use of an RF plasma deposited oxide for the insulating oxide between the two levels of metal. A.M. Wilson and P.B. Ghate, "A Two Level Metal System Designed For Large Scale Integrated Circuits", Proceedings of the Third International Symposium on Silicon Materials Science and Technology, 9-13 May 1977, Philadelphia, Pennsylvania. Figure 9. Chip After Leads I Figure 10. Chip After Vias Figure 11. Chip After Leads II ## 5. Adhesion Promoters We have experienced difficulties at the contact and vias steps due to inadequate resist adhesion to the slice surface. At contact O.R. the resist is spun on a phosphorus "glass" oxide and at vias the resist is spun on a plasma oxide. Both of these oxides etch very rapidly and have a tendency to undercut. Two silane adhesion promoters, phenyltrichlorosilane (PTCS) and hexamethyldisilazane (HMDS), have been tried to increase the PBS adhesion to the previously mentioned oxides. The success of these methods has been mixed; however, generally PTCS has given better adhesion than HMDS. On all slices processed to date, PTCS has been used. The method in which these adhesion promoters are used is by spinning them on the slices prior to applying the e-beam resist. The actual process steps are: - 1. N<sub>2</sub> bake slices 450°C-950°C in N<sub>2</sub> - 2. Spin PTCS or HMDS @ 5K RPM - 3. Bake slices, IR 120°C - 4. Coat slices with PBS This method produces the thinnest possible coating of the promoter which is still effective. ## 6. Status The remainder of Lot 1 and also Lot 3 is at Leads 1 metal removal. Lot 5 is at second oxidation. Lot 6 is at DUF diffusion. ## B. ELECTRICAL TESTING Part of Lot 1 has been through slice testing on the HSM. The HSM does continuity, functional and DC testing on the device in slice form. None of the devices appeared to be good because of an apparent high $V_{OL}$ (low-level output voltage). This was thought at the time of measurement to be caused by the resistor in the base circuit of the output transistor limiting the base current and perhaps that the output transistor had a low $h_{FE}$ , with a net effect of causing a low output current and consequent high $V_{OL}$ . However, the real problem was due to the contact resistance of the HSM test probe with the output terminal of the device on the slice. This was subsequently proven when units which failed this test at probe passed after they were packaged. | Parameter | Limit | Measured | |----------------------------------------------|--------------------|-------------------| | Low-level output voltage (VOL) | 0.45 V max | 0.65 V* | | Input low current (III) | $-510 \mu\text{A}$ | $-40 \mu\text{A}$ | | Input high current (IIH1) | 25 μΑ | 0.4 μΑ | | Input high current (I <sub>IH2</sub> ) | l mA | 3 μΑ | | Output leakage current (I <sub>CEX</sub> ) | 100 μΑ | 0.8 μΑ | | Input clamp diode voltage (V <sub>IC</sub> ) | -1.5 V | 0.88 V | | Power supply current (I <sub>CC</sub> ) | 145 mA | 57 mA | <sup>\*</sup>Note: Over half the units tested didn't change output states during this test. # SECTION IV MANPOWER The following professionals worked on this program 1 June 1977 - 1 September 1977. The percentage of time worked is also shown. | Mr. P. L. Whelan | 20% | |----------------------|------------| | Mr. R. A. Williamson | 100% | | Dr. G. L. Varnell | 10% | | Dr. J. L. Bartelt | Consultant | | Dr. T. L. Brewer | Consultant | | Dr. R. J. Dexter | Consultant | | Dr. R. A. Robbins | Consultant | | Mr. C. D. Winborn | Consultant | In addition, three technicians worked on the program. # Microcircuit Digital 256 BIT POLAR RANDOM ACCESS MEMORY (RAM) Monolithic Silicon ## 1.0 SCOPE ## 1.1 Scope This specification covers the requirements for a Schottky clamped monolithic silicon 256 words/1 bit per word random access memory (RAM) with tri-state output and three chip select inputs. ## 1.1.1 DEVICE CLASS. Device shall be Class B as defined in MIL-M-38510. ## 1.1.2 ABSOLUTE MAXIMUM RATINGS. | Supply voltage range | | | | | -0.5 V dc to 7.0 V dc | |-----------------------|--|--|--|--|--------------------------------------------| | Input voltage range . | | | | | $-1.5 \text{ V dc at } -10 \mu\text{A to}$ | | | | | | | 5.5 V dc | Storage temperature range . . . . . . . -65°C to 150°C Lead temperature (soldering 10 seconds) . . 300°C Thermal resistance, junction-to-case . . . JC = 26° C/W Thermal resistance, junction-to-ambient . . JA = 85° C/W Output supply voltage . . . . . . . . . 0.5 V dc to 7.0 V dc Output sink current . . . . . . . . . . . . +10 mA Maximum power dissipation, PD . . . . 853 mW dc Maximum junction temperature, TJ . . . 175°C ## 1.1.3 RECOMMENDED OPERATING CONDITIONS. Supply voltage . . . . . . . . . . . . . . 5.00 V dc min to 5.5 V dc max Minimum high level input voltage . . . . 2.0 V dc Maximum low level input voltage . . . . 0.8 V dc Normalized fanout (each output) . . . . 40 maximum (10 mA) Ambient operating temperature range . . . 0°C to 70°C Address to write enable setup time . . . 10 ns (minimum) Address to write enable hold time . . . 10 ns (minimum) Chip enable to write enable setup time . . . 10 ns (minimum) Chip enable to write enable hold time . . . 10 ns (minimum) ## 2.0 APPLICABLE DOCUMENTS 2.1 The following documents, of the issue in effect on date of invitation for bids or request for proposal, form a part of this specification to the extent specified herein. SPECIFICATION MILITARY MIL-M-38510 - Microcircuits, General Specification for **STANDARD** MILITARY MIL-STD-883 — Test Methods and Procedures for Microelectronics (Copies of specifications, standards, drawings, and publications required by suppliers in connection with specific procurement functions should be obtained from the procuring activity or as directed by the contracting officer.) #### 3.0 REQUIREMENTS #### 3.1 General Requirements The RAM shall be a Schottky clamped monolithic silicon device which shall be in accordance with Class B requirements of MIL-M-38510 and as specified herein. In the event of conflict between MIL-M-38510 and this specification, this specification shall govern. ## 3.2 Design, Construction and Physical Dimensions The design, construction and physical dimensions shall be as specified in MIL-M-38510, outline D-2, and herein. 3.2.1 LOGIC DIAGRAM The logic diagram shall be as specified on Figure 1. 3.2.2 TERMINAL CONNECTIONS Terminal connections shall be as specified on Figure 2. 3.2.3 TRUTH TABLES The truth tables shall be as specified on Figure 3. 3.2.4 SCHEMATIC CIRCUIT The schematic circuit shall be as specified on Figure 4. ## 3.3 Lead Material and Finish Lead material and finish shall be in accordance with MIL-M-38510. #### 3.4 Electrical Performance Characteristics The electrical performance characteristics are specified in Table I and apply over the full recommended ambient operating temperature range, unless otherwise specified. #### 3.5 Rebonding Rebors shall be in accordance with MIL-M-38510. ### 3.6 Electrical Test Requirements Electrical test requirements shall be as specified in Table II for the applicable device type and device class. The subgroups of Table III which constitute the minimum electrical test requirements for screening, qualification, and quality conformance by device class are specified in Table II (subgroup 7 and 8 testing requires only a summary of attributes data). ## 4.0 QUALITY ASSURANCE PROVISIONS ## 4.1 Responsibility for Inspection Unless otherwise specified in the contract, the contractor is responsible for the performance of all inspection requirements as specified herein. Except as otherwise specified in the contract, the contractor may use his own or any other facilities suitable for the performance of the inspection requirements specified herein, unless disapproved by the Government. The Government reserves the right to perform any of the inspections set forth in the specification where such inspections are deemed necessary to assure supplies and services conform to prescribed requirements. #### 4.2 Classification of Inspection Inspection shall be classified as follows: - (1) First article inspection (does not include preparation for delivery). (See 4.5). - (2) Quality conformance inspection. (See 4.6). #### 4.3 Test Plan The contractor prepared Government-approved test plan, as cited in the contract, shall contain: - (1) Time schedule and sequence of examinations and tests. - (2) A description of the method of test and procedures. - (3) Identification and brief description of each inspection instrument and date of most recent calibration. ## 4.4 Screening Screening shall be conducted on all devices prior to first article and quality conformance inspection and shall be in accordance with Class B of Method 5004 of MIL-STD-883. The following additional criteria shall apply: - (1) Test samples for the group B bond strength test specified in Method 5005 of MIL-STD-883 may, at the manufacturer's option, be randomly selected immediately following the internal visual (precap) inspection and prior to sealing (See 4.6.2). - (2) Temperature cycling (Method 1010 of MIL-STD-883). - (a) Omit seal test as post-test measurement. - (3) Burn-in test (Method 1015 of MIL-STD-883). - (a) Test condition D or E, using the circuit shown on Figure 5, equivalent. - (b) $T_A = 70^{\circ}C$ , minimum. - (4) Reverse bias burn-in and interim electrical test in accordance with 3.1.11 of Method 5004 of MIL-STD-883 may be omitted. - (5) Interim and final electrical test parameters shall be as specified in Table II, except interim electrical parameters test prior to burn-in is optional at the discretion of the manufacturer. - (6) External visual inspection shall not include measurement of case and lead dimensions. - Percent defective allowable (PDA). The PDA is specified as 10 percent for Class B devices based on failures from group A, subgroup 1 test after cooldown as final electrical test in accordance with Method 5004 of MIL-STD-883, and with no intervening electrical measurements. If interim electrical parameter tests are performed prior to burn-in, failures resulting from pre burn-in screening may be excluded from the PDA. If interim electrical parameter tests prior to burn-in are omitted, then all screening failures shall be included in the PDA. The verified failures of group A, subgroup 1 after burn-in divided by the total number of devices submitted for burn-in in that lot shall be used to determine the percent defective for that lot, and the lot shall be accepted or rejected based on the PDA for the applicable device class. ### 4.5 First Article First article inspection shall be performed by the contractor. #### 4.5.1 FIRST ARTICLE UNITS The contractor shall furnish 50 devices for first article inspection. #### 4.5.2 FIRST ARTICLE INSPECTION First article inspections shall be those specified herein for groups A, B, and C (See 4.6.1, 4.6.2 and 4.6.3) except that the LTPD values shall not apply for first article inspection. All 50 devices shall be subjected to Group A inspections, no failures allowed. All 50 devices shall be subjected to group B, subgroup 1 and samples of 7, 5, and 5 shall be subjected to subgroups 2, 3, and 4 respectively with no failures allowed. The remaining 33 shall be equally divided and subjected to the group C tests, no failures allowed. ## 4.6 Quality Conformance Inspection Quality conformance inspection shall be in accordance with MIL-M-38510. ## 4.6.1 GROUP A INSPECTION Group A inspection shall consist of the test subgroups and LTPD values shown in Table I of Method 5005 of MIL-STD-883 and as follows: - (1) Tests shall be as specified in Table 1. - (2) Subgroups 4, 5 and 6 of Table I of Method 5005 of MIL-STD-883 shall be omitted. #### 4.6.2 GROUP B INSPECTION Group B inspection shall consist of the test subgroups and LTPD values shown in Table II of Method 5005 of MIL-STD-883 and as follows: Bond strength test may be conducted on samples collected prior to sealing (See 4.4(1)). ## 4.6.3 GROUP CINSPECTION Group C inspection shall consist of the test subgroups and LTPD values shown in Table III of Method 5005 of MIL-STD-883 and as follows: - (1) End-point electrical parameters shall be as specified in Table II. - (2) Subgroups 7 and 8 shall be added to the Group C inspection requirements for Class B devices and shall consist of the tests, conditions, and limits specified for subgroups 10 and 11 of Group A. - (3) Lead bend in only one direction is required for initial conditioning prior to moisture resistance and salt atmosphere tests. - (4) High-temperature storage test (Method 1008 of MIL-STD-883) conditions: - (a) Temperature: 150° ± 10°C. - (b) Duration: 1,000 hours, except as otherwise permitted by Appendix B to MIL-M-38510. - (5) Operating life-test (Method 1005 of MIL-STD-883) conditions, or equivalent: - (a) Test condition D or E, using the circuit shown on Figure 5, or equivalent. - (b) $T_A = 70^{\circ}C$ , minimum - (c) Test duration: 1,000 hours, except as permitted by Appendix B of MIL-M-38510. - (6) Omit steady-state reverse bias test. ## 4.7 Methods of Examination and Test Methods of examination and test shall be as specified in the appropriate tables and as follows: ## 4.7.1 VOLTAGE AND CURRENT All voltages given are referenced in the microcircuit ground terminal. Currents given are conventional current and positive when flowing into the referenced terminal. ## 4.7.2 LIFE-TEST COOLDOWN PROCEDURE When devices are measured at 25°C following application of the operating life or burn-in test condition, they shall be cooled to room temperature prior to removal of the bias. Alternately, the bias may be removed during cooling if the case temperature is reduced to room temperature within 30 minutes after removal of the test condition. #### 6.0 NOTES #### 6.1 Notes The notes specified in MIL-M-38510 are applicable to this specification. ## 6.2 Abbreviations, Symbols, and Definitions The abbreviations, symbols, and definitions used herein are defined in MIL-STD-1313, and as follows: GND . . . . . Electrical ground (common terminal) VUB . . . . . . Voltage level at an input terminal. Table I. Electrical Performance Characteristics | | | | | LIMITS | | |------------------------|-------------|------------------------------------------------------|------|--------|------| | TEST | SYMBOL | CONDITIONS | MIN. | MAX. | UNIT | | Low Level | | | | | | | Output Voltage | VOL | VCC = 5 V, IOL = 20 mA, Din = 4.5 V | | .5 | volt | | High Level | | | | | | | Output Voltage | Voн | V <sub>CC</sub> = 5 V, D <sub>out</sub> = -10.3 mA | 2.5 | | volt | | Short Ckt | | | | | | | Output Current | los | V <sub>CC</sub> = 5.25 V | -32 | -95 | mA | | Input Low | | | | | | | Current | HL | V <sub>CC</sub> = 5.5 V, V <sub>in</sub> = 0.5 V | | -510 | μА | | Input High | | | | | | | Current | liH1 | V <sub>CC</sub> = 5.5 V, V <sub>in</sub> = 2.4 V | | 25 | μА | | Input High | | | | | | | Diode Voltage | 11H2 | V <sub>CC</sub> = 5.5 V, V <sub>in</sub> = 5.5 V | | 1 | mA | | Input Clamp | | TA = 25°C | | | | | Diode Voltage | Vic | I <sub>in</sub> = -18 mA | | -1.5 | volt | | Power Supply | | V <sub>CC</sub> = 5.25 V, all inputs at 4.5 V | | | | | Current | 'cc | CE1, CE2, CE3 = GND outputs open | | 145 | mA | | Output Leakage | OZL | VCC = 5.25 V, VO = 0.4 V, Din = 4.5 V | | ±30 | μА | | High Impedance State | lozh | $V_{CC}$ = 5.25 V, $V_{O}$ = 2.4 V, $D_{in}$ = 4.5 V | | ±30 | μА | | Address Access Time | ¹AA | See Note 1 and Figure 6(b) | | 100 | ns | | Enable Access Time | tEA. | See Note 2 and Figure 6(c) | | 45 | ns | | Enable Recovery Time | tER | Figure 6(d) | | 35 | ns | | Minimum Write Pulse | | | | | | | Width | tWP | See Note 3 and Figure 6(e) | 120 | | ns | | Propagation Delay | | | | | | | Low to High (From R/W) | <b>TPLH</b> | See Note 3 and Figure 6(f) | | 110 | ns | | Propagation Delay | | | | | | | High to Low (From R/W) | <b>tPHL</b> | See Note 3 and Figure 6(g) | | 55 | ns | Table II. Electrical Test Requirements | MIL-STD-863 | Subgroups (See Table III) | |-------------------------------------|---------------------------| | Test requirements | Class 6 | | | devices | | Interim electrical perameters | | | (Pre burn-in) (Method 5004) | 1 | | Final electrical test parameters | | | (Method 5004) | 1*,2,3,7,9 | | Group A test requirements | | | (Method 5005) | 1,2,3,7,8,9 | | Group C end-point electrical | | | parameters (Method 5005) | 1,2,3 | | Additional electrical subgroups for | | | group C periodic inspections | 10,11 | \*PDA applies to subgroup 1 [Sec. 4.4(7)]. Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | | _ | | | | | | | | | | | | | | | |-------------|--------------|----------------------------|------|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | LIND | | > | _ | _ | _ | _ | _ | _ | _ | _ | | | - | > | | s | | MAX | | -1.5 | _ | _ | | _ | _ | _ | _ | | _ | _ | - | > | | M | | | _ | <u> </u> | | _ | _ | | | _ | | _ | | _ | | | | TEST LIMITS | MEAS. | VCC TERM. MIN | | - | 2 | 6 | 4 | s | 7 | 6 | 10 | = | 12 | 13 | 14 | 15 | | 16 | 2 | CC T | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 15 | _ | A2 V | Am | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | | -18 | | 11 | _ | | | _ | | | _ | _ | _ | | _ | _ | _ | _ | -18 | | | _ | _ | n A3 | Am A | _ | | | _ | | _ | | _ | | | 8 | 1 | _ | | 13 | | Din | | | | | _ | _ | _ | | _ | | 00 | -18 | _ | | | 12 | _ | WE | mA | _ | | _ | _ | _ | _ | _ | _ | | -18 | | _ | | | 11 | | A7 | Am | | | | | _ | | | | -18 | | | | | | 10 | | A6 | A. | | | | | | | | -18 | | | | | | | 6 | | AS | Æ | | | | | _ | _ | -18 | | | | | | | | 8 | | GND | | GND | _ | | _ | _ | _ | | _ | _ | _ | _ | - | > | | 7 | | A | mA. | | | | | | -18 | | | | | | | | | 9 | | Dout | | | | | | | | | | | | | | | | 5 | | E3 | M. | | | | | -18 | | | | | | | | | | 4 | | E2 | mA | | | | -18 | | | | | | | | | | | 3 | | ٤٦ | mA | | | -18 | | | | | | | | | | | | 2 | | 8 | MA. | | -18 | | | | | | | | | | | | | • | | A | MA. | -18 | | | | | | | | | | | | | | | TEST | | | - | 7 | e | 4 | 2 | 9 | 1 | 00 | 6 | 9 | = | 12 | 13 | | MIL | STD-883 TEST | METHOD | | | | | | | | | | | | | | | | | | SYMBOL | | VIC. | | | | | | | | | | | | | | | | SUBGROUP SYMBOL METHOD NO. | 1 | TA = 25°C | | | | | | | | | | | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | | - | _ | | | | _ | | | | | | _ | _ | _ | | |-------------|--------------|----------------------------|---|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------| | | | UNIT | | F.A | _ | | | | | _ | _ | | | _ | - | > | | TS | | MIN MAX | | -510 | _ | _ | _ | | | _ | | | _ | _ | - | > | | M | | Z | | | | _ | _ | | | | _ | | | | | | | TEST LIMITS | MEAS. | TERM. N | | - | 2 | 8 | 4 | 2 | 7 | 6 | 01 | = | 12 | 13 | 4 | 15 | | 16 | 2 | Vcc T | > | 5.5 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | <b>—</b> | | 15 | - | A2 V | ^ | - | | | _ | - | _ | | - | _ | - | - | _ | 0.5 | | 14 | | A3 | ^ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | - | 0.5 | | | 13 | - | Din | ^ | | | | | _ | | | | | _ | 0.5 | _ | | | 12 | - | WE | | - | _ | | | | | _ | _ | _ | 0.5 | _ | _ | | | 1: | | A7 1 | ^ | | _ | _ | | _ | _ | _ | _ | 0.5 | _ | | _ | | | 10 | - | A6 | ^ | _ | - | _ | _ | _ | _ | | 0.5 | _ | - | | | | | 6 | | AS | ^ | - | _ | _ | | _ | _ | 0.5 | _ | | | _ | _ | | | 8 | | GND | | GND | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | <b>&gt;</b> | | 1 | - | A4 G | > | 9 | _ | _ | | | 0.5 | | _ | | - | | _ | | | 9 | | Dout / | | | _ | _ | | | - | | _ | | | | | | | 2 | - | E <sub>3</sub> D | > | - | _ | _ | _ | 0.5 | _ | - | - | _ | | | - | | | - | - | E <sub>2</sub> E | | - | _ | | 2 | 0 | _ | _ | | _ | _ | | _ | | | 4 | - | | > | _ | | 2 | 0.5 | _ | | _ | | | _ | _ | | | | 3 | - | E1 | > | - | _ | 0.5 | _ | _ | | _ | | _ | _ | _ | _ | | | 7 | _ | 8 | > | _ | 0.5 | | _ | | | _ | | _ | | | _ | | | - | Ļ | A1 | > | 0.5 | _ | _ | _ | _ | | | | | _ | _ | | | | | TES | NO. | | 14 | 15 | 16 | 11 | 18 | 19 | 8 | 21 | 22 | 23 | 24 | 25 | 56 | | MIL | STD-883 TEST | METHOD | | 3009 | | | | | | | | | | | | | | | | SYMBOL | | = | | | | | | | | | | | | | | | | SUBGROUP SYMBOL METHOD NO. | | TA = 25°C | | | | | | | | | | | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | _ | | | | | | | | | _ | | | | | | | | |-------------|--------------|------------------------|---|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | LIND | | ¥ | _ | | _ | _ | _ | _ | _ | | _ | _ | - | > | | TS | | MAX | | 25 | _ | _ | _ | | _ | | _ | | | _ | -1 | > | | IN I | | Z | | | | | | | | | | | | | | | | TEST LIMITS | MEAS. | VCC TERM. MIN MAX | | - | 2 | 8 | 4 | 2 | 1 | 6 | 0 | = | 12 | 13 | 14 | 15 | | 16 | Ť | VCC. | > | 5.5 | _ | _ | _ | | _ | _ | _ | _ | _ | _ | 4 | > | | 15 | | A2 | > | | | | | | | | | | | | | 2.4 | | 4 | | A3 | > | | | | | | | | | | | | 2.4 | | | 13 | | Din | > | | | | | | | | | | | 2.4 | | | | 12 | | WE | > | | | | | | | | | - | 2.4 | | | | | = | | A7 | > | | | _ | | | | | | 2.4 | | | | | | 5 | | Ae | > | | | | | | | | 2.4 | | | | | | | 6 | | A5 | > | | | | | | | 2.4 | | | | | | | | 8 | | GND | | GND | _ | _ | _ | _ | | _ | _ | | _ | | | > | | - | 1 | 7 | > | | _ | _ | | _ | 2.4 | | | | _ | | _ | - | | 9 | | Dout A4 GND | | | _ | _ | | | | _ | | | | | | | | 2 | 1 | E3 | > | | | | _ | 2.4 | | | | | T | | | | | 4 | 1 | E2 | > | | | | 2.4 | | | _ | | | | | | | | 3 | T | E1 | > | | | 2.4 | | | | | | | | | | | | 2 | | ₽0 | > | | 2.4 | | | | | _ | | | | | | | | - | | Ą | > | 2.4 | | | | | | | | | | | | | | Γ | TEST | Š. | T | 27 | 78 | 8 | 8 | 31 | 32 | 33 | × | 35 | 98 | 37 | 88 | 39 | | MIL | STD-883 TEST | METHOD | | 3010 | | | | | | | | | | | | | | | | SYMBOL | | ,H. | | | | | | | | | | | | | | | | SUBGROUP SYMBOL METHOD | - | TA = 25°C | | | | | | | | | | | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | Γ | | TINO | | A. | _ | _ | _ | _ | _ | _ | | | _ | _ | - | > | |-------------|---------|------------------------|---|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | TS | | MAX UNIT | | - | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 4 | > | | LIMI | | N | | | _ | _ | | | _ | | | | | | | _ | | TEST LIMITS | MEAS. | TERM. MIN | | - | 2 | 3 | 4 | 2 | 7 | 6 | 01 | = | 12 | 13 | 4 | 15 | | 16 | - | Vcc h | ^ | 5.5 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 4 | > | | 15 | | A2 | ^ | | | _ | | _ | | | | | _ | _ | _ | 5.5 | | 14 | | A3 , | ^ | | _ | _ | | | _ | _ | | | | | 5.5 | | | 13 | T | Din | ^ | | _ | _ | | | | | | | | 5.5 | | | | 12 | | WE | ^ | | | _ | | _ | | | | | 5,5 | | | | | 11 | | A7 | ^ | | | | | | | | | 5.5 | | | | | | 10 | | Ae | ^ | | | | | | | | 5,5 | | | | | | | 6 | | A5 | ^ | | | | | | | 5.5 | | | | | | | | 8 | | GND | | GND | _ | _ | | | _ | _ | _ | _ | | | - | > | | 7 | | AA | ^ | | | | | | 5.5 | | | | | | | | | 9 | | Dout | | | | | | | | | | | | | | | | 2 | | E3 | ^ | | | | | 5.5 | | | | | | | | | | 4 | | E2 | ^ | | | | 5.5 | | | | | | | | | | | 6 | | E1 | ^ | | | 5.5 | | | | | | | | | | | | 2 | | Ao | ^ | | 5.5 | | | | | | | | | | | | | - | | A1 | ۸ | 5.5 | | | | | | | | | | | | | | | TEST | NO. | | 40 | 41 | 42 | 43 | 4 | 45 | 46 | 47 | 84 | 49 | 8 | 51 | 25 | | MIL | STD-883 | METHOD | | 3010 | | | | | | | | | | | | | | | | SYMBOL | | -IH2 | | | | | | | | | | | | | | | | SUBGROUP SYMBOL METHOD | • | TA = 25°C | | | | | | | | | | | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | | LINO | | A E | |----------------------|--------------|-------------------------------------------------------------------------|---|---------------------------------| | LS | | MAX | | -32 -95 mA | | LIMI | | Z | | -32 | | TEST LIMITS | MEAS. | A1 A0 E1 E2 E3 Dout A4 GND A5 A6 A7 WE Din A3 A2 VCC TERM. MIN MAX UNIT | | 9 | | 10 11 12 13 14 15 16 | | 200 | × | 5.25 | | 15 | | A2 | | GND | | 14 | | A3 | | GND | | 13 | | Din | | GND CP GND GND 5.25 | | 12 | | WE | | 8 | | 11 | | A7 | | GND | | 10 | | A6 | | | | 6 | | AS | | GND | | 8 | | GND | | GND | | 7 | | A | | GND | | 9 | | Dout | > | GND GND GND GND GND GND GND GND | | 2 | | E3 | | GND | | 4 | | E2 | | GND | | ~ | | E1 | | GND | | 7 | | 8 | | GND | | - | | 4 | | GND | | | TEST | Š | | 53 | | MIL | STD-883 TEST | METHOD | | | | | | SYMBOL | | 8 | | | | SUBGROUP SYMBOL METHOD NO. | - | TA = 25°C | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | 4 GND A5 A6 A7 WE D <sub>10</sub> A3 A2 V <sub>CC</sub> TERM, MIN MAX UNIT<br>V V V<br>ID GND GND GND GND 4.5 GND GND 5.25 6 -30 +30 μA CONTRACTOR CONTRAC | MIL 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 TESTLIMITS | - | 1 2 3 4 5 6 7 | 1 2 3 4 5 6 7 | 2 3 4 5 6 7 | 3 4 5 6 7 | 4 5 6 7 | 5 6 7 | 6 7 | 7 | | 80 | 6 | 10 | 113 | 12 | 13 | 14 | 15 | 16 | TEST | LIM | TS | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------|-----------------|-----------------|-------------|-----------|---------|-------|-----|------|-----|-----|-----|-----|-----|-----|-----|----------------|-----|------|-------|-----|-----|------| | A1 A0 E1 E2 E3 D <sub>Out</sub> A4 GND A5 A6 D D D D D D D D D D D D D D D D D D | CTD-883 TEST | CTD-883 TEST | TEST | | | | | | | | | | - | | | | | | | | MEAS. | | | | | V V V A GND GND GND GND GND 4.5 GND GND 5.25 6 -30 +30 μA C C GND GND GND 6.25 6 -30 +30 μA C C C C C C C C C C C C C C C C C C | JEGROUP SYMBOL METHOD NO. A1 A0 E1 E2 | Š. | NO. A1 A0 E1 E2 | A1 A0 E1 E2 | A0 E1 E2 | E1 E2 | EZ | | E3 | Dout | AA | GND | As | Ae | A7 | WE | Din | A <sub>3</sub> | A2 | Vcc | FERM. | M | MAX | UNIT | | 2 0.4 GND GND GND GND GND GND 4.5 GND GND 5.25 6 -30 +30 μΑ 2.4 GND GND GND GND GND GND 4.5 GND GND 5.25 6 -30 +30 | | | | | | | | _ | | > | | | | | | | ^ | | | ^ | | | | | | | OZL S4 GND GND GND GND | | | GND GND GND GND | GND GND GNE | GND GNE | GNE | 1= | GNE | 0.4 | GNE | GNE | SND | SND | SND | SND | 4.5 | GND | ONS | 5.25 | 9 | -30 | +30 | F.A | | | 25 | | | GND GND GND GND | GND GND GND | GND GND | GND | | GNE | 2.4 | GNE | GND | GND | GND | GNE | GNE | 4.5 | GND | GNS | 5.25 | | -30 | +30 | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | _ | Ę | | > | > | |---------------------------------------------------|--------------|-------------------------------------------------------------------------|----|-----------------------------------------|---------------------------------------------------------------| | | _ | 5<br>× | _ | | | | AITS | | ¥ | | 3 | | | TLIN | | M | | | 25 | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 TESTLIMITS | MEAS. | A1 A0 E1 E2 E3 Dout A4 GND A5 A6 A7 WE Din A3 A2 VCC TERM. MIN MAX UNIT | | 9 | 9 | | 16 | | VCC | ٧ | 2 | 2 | | 15 | | A2 | | GND | GND | | 14 | | A3 | | GND | GND | | 13 | | Din | ^ | 4.5 | GND | | 12 | | WE | | å | ಕಿ | | 11 | | A7 | | GND | GND | | 10 | | A6 | | GND | GND | | 6 | | AS | | GND | GND | | 80 | | GND | | GND | GND | | 7 | | A | | GND | GND | | 9 | | Dout | Am | GND | GND GND GND GND GND -10.3 GND GND GND GND GND GND GND GND GND | | 2 | | E3 | | GND | GND | | 4 | | E2 | | GND | GND | | 3 | | E1 | | GND | GND | | 2 | | 8 | | GND | GND | | - | | 4 | | GND | GND | | | TEST | Ñ. | | 28 | 22 | | MIL | STD-883 TEST | METHOD | | 3006 | 3006 | | | | SYMBOL | | Vol | HO <sub>2</sub> | | | | SUBGROUP SYMBOL METHOD NO. | - | TA = 25°C | | · CP = Clock Puise Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | | | | | | | | ğ 2 | e omitte | tests are | VICT | O'C and | A = 7 | ns, and limits as for subgroup 1, except $T_A=70^\circ C$ and $V_{LC}$ tests are omitted as and limits as for subgroup 1, except $T_A=0^\circ C$ and $V_{LC}$ tests are omitted. | o 1, e | ubgrou | as for s | limits | s, and | ndition | Same tests, terminal conditions, and limits as for subgroup 1, except $T_A = 70^\circ C$ and $V_{IC}$ tests are omitted. Same tests terminal conditions, and limits as for subgroun 1, except $T_A = 0^\circ C$ and $V_{IC}$ tests are omitted. | Same tests, | 2 6 | |------|--------|---|-------------------------------------------------------------------------|-----------------------------------|-----|----------------|-----|-----|----------|-----------|------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------------------|--------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------| | A E | 145 mA | | 16 | 45 GND 45 45 45 45 45 45 45 45 16 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | GND | 4.5 | | GND | GND | 45 45 GND GND GND | 4.5 | 4.5 | 8 | 3005 | 2 | TA = 25°C | | | | | | > | > | > | > | > | > | ^ | ^ | | | ^ | ^ | | ^ | ^ | ^ | | | _ | - | | FINS | MAX | Z | A1 A0 E1 E2 E3 Dout A4 GND A5 A6 A7 WE Din A3 A2 VCC TERM. MIN MAX UNIT | VCC. | A2 | A <sub>3</sub> | Din | WE | A7 | A6 | A5 | GND | AA | Dout | E3 | E2 | E1 | 8 | ¥ | Š. | METHOD | SYMBOL | SUBGROUP SYMBOL METHOD NO. | | | | | MEAS. | | | | | | | | | | | | | | | | | TEST | STD-883 TEST | | | | | TS | E | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 TESTLIMITS | 16 | 15 | 12 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | * | 3 | 2 | 1 | | MIL | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | | MIL | | - | 2 | 3 | * | 20 | 9 | - | 80 | 6 | 02 | = | 12 | 13 | 7 | 15 | 16 | TEST | TEST LIMITS | TS. | | |----------------------------|----------|------------------------------------|------|-------------|-------------|----|-------------|-------------|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------------|------|-----------|-------------|-----|------| | | | STD-883 TEST | TEST | | | | | | | | | | | | | | | | 28 | VCC MEAS. | | | | | SUBGROUP SYMBOL RETHOD NO. | SYMBOL | R'ETHOD | NO. | A1 | 8 | E1 | E2 | E3 | Dout | A | GND | A5 | A6 | A7 | WE | Din | A3 | A <sub>2</sub> | > | - | MIN MAX | MAX | LINO | | 1 | TAA | 98 | 98 | ٧ | 4 | 8 | 8 | 8 | s | 4 | GND | 4 | V | V | 0 | 0 | 4 | A | 5.25 | 9 | | 100 | su | | TA = 25°C | | Fig. 6(b) | | - | - | - | _ | - | - | - | - | _ | _ | - | - | _ | _ | _ | * | | | | | | | | Note 1 | | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | TAA | | 61 | | | | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | | 4.75 | | | 8 | 2 | | | | | | _ | _ | _ | | | _ | | _ | _ | _ | _ | | | _ | _ | | | | | | | | TEA | * | 8 | | _ | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | 525 | | | 45 | ŝ | | | | Fig. 6(c) | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | | | _ | | | | | | | | | Note 2 | | _ | | | | _ | | | _ | _ | _ | | _ | _ | _ | _ | | | | | | | | TEA | | B | | | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | _ | _ | 4.75 | | | 45 | \$ | | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | | | | | | | | TER | ** | 8 | | _ | _ | _ | _ | | _ | _ | _ | | _ | _ | | | _ | 5.25 | | | 32 | š | | | | Fig. 6(d) | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | | | | | | TER | Note 2 | 92 | | | | _ | _ | _ | _ | _ | _ | _ | | _ | | | | 4.75 | | | 35 | s | | | | | | | | _ | _ | _ | | _ | _ | _ | _ | | _ | | | _ | | | | | | | | TWP | * | 8 | | _ | | _ | _ | _ | _ | _ | _ | | | _ | | _ | | 5.25 | | 130 | | SC | | | | Fig. 6(e) | | | | | _ | _ | _ | _ | _ | _ | | | | | _ | _ | | | | | | | | | Note 2 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | | | | | | | | | TWP | | 29 | <b>&gt;</b> | <b>&gt;</b> | • | <b>&gt;</b> | <b>&gt;</b> | • | <b>&gt;</b> 4.75 | | 120 | | 2 | | 8 | REPEAT 7 | REPEAT 7 AT TA = 70°C AND TA = 0°C | CAN | D.T. | 0,0 | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | Table III. Group A Inspection Terminal Conditions (pins not designated are open) | | ! | | | | | | | | | | | | | _ | | | | | | _ | |-------------|--------------|----------------------------|------|------|-----------|--------|------|------|-----------|--------|------|------|-----------|--------|------|------|---------------------|-----|----------------------------|-------------------------------| | | | 5 | | č | | | | 2 | | | _ | 5 | | | | 2 | | | | | | TS | | XX | | 110 | | | | 110 | | | | 55 | | | | 18 | | | | | | LIM. | | 2 | | | | | | | | | | | | | | | | | | | | TEST LIMITS | | TERM. | | | | | | | | | | | | | | | | | | | | 16 | VCC | > | | 525 | | | | 4.75 | | | | 525 | | | | 4.75 | | | | | | 15 | | 42 | | 4 | _ | _ | | | _ | _ | _ | | | | | _ | | | | | | 14 | | 33 | | 4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | <b>&gt;</b> | | | | | 13 | | ui <sub>O</sub> | | ٥ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | - | <b>&gt;</b> | | | | | 12 | | WE | | ပ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | _ | • | | | | | 11 | | A7 | | 4 | _ | _ | _ | _ | | | _ | | _ | _ | _ | _ | <b>&gt;</b> | | | | | 10 | | 8 | | 4 | - | _ | | | | _ | | _ | | | | _ | <b>&gt;</b> | | | | | 9 | | AS | | 4 | _ | _ | _ | _ | _ | | _ | _ | _ | | | _ | <b>&gt;</b> | | | | | 80 | | GND | | GND | _ | _ | _ | | | | | | | _ | | | <b>&gt;</b> | | | | | 7 | | 2 | | 4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | > | | | | | 6 | | Doct | | s | _ | _ | _ | _ | | | | _ | | _ | _ | - | <b>&gt;</b> | | | | | S | | £3 | | 80 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | <b>&gt;</b> | | | | | 4 | | £2 | | 80 | - | | _ | _ | _ | _ | _ | _ | _ | _ | | | <b>&gt;</b> | | | | | 3 | | E | | 8 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | <b>&gt;</b> | | | | | 2 | | 2 | | 4 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | <b>&gt;</b> | | | | | 1 | | 7 | | < | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | > | , | | | | | TEST | ¥0. | | 88 | | | | 88 | | | | 20 | | | | 11 | | 200 | V - V | 0 = V | | Z Z | STD-883 TEST | N.ETHOD | 3003 | 2 | Fig. 6(f) | Note 3 | 3003 | * | Fig. 6(f) | Note 3 | 3003 | 8 | Fig. 6(g) | Note 3 | 3003 | * | Fig. 6(g)<br>Note 3 | 1 | To a door | roup 9 at T | | | | SYMBOL | | TPLH | | | | TPLH | | | | TPHL | | | | TPHL | | 2.0 | Hereat Supplicate Set 14 - | Repeat Subgroup 9 at TA = 0°C | | | | SUBGROUP SYMBOL METHOD NO. | | 6 | TA = 25°C | | | | | | | | | | | | | 5 | | = | ### **Table III Notes** #### NOTE 1: # ACCESS TIME ALGORITHM (galloping ones and zeros) This program will test all bits in the array, the addressing, the interaction between bits, and pattern and sequence dependency for transient performance. ## Description: - 1. All cells are loaded with zeros (0 through 255). - 2. A single one is written in cell number 0. - 3. Cell number 1 is read (0). - 4. Cell number 0 is read (1). - 5. Cell number 2 is read (0). - 6. Cell number 0 is read (1). - ?. Cell number 3 is read (0). - 8. The reading procedure continues back and forth between cell 0 and next higher numbered cell until cell number 255 is reached. - Now 1 is written in cell number 1 while rest of the cells are filled with zeros. Same reading procedure as shown in step 8 is followed. Finally, cell number 255 is filled with 1 and the same readout procedure is followed. Pass execution time: 2 (N+3N2/2) X cycle time N = 256 (cells) #### NOTE 2: ### ADDRESS SELECT ALGORITHM This test verifies that every cell can actually be addressed. - 1. All cells are loaded with zeros - 2. Cell zero is read (0) - 3. A one is written in cell zero - 4. Cell zero is read (1) - 5. Cell one is read (0) - 6. A one is written in cell one - 7. Cell one is read (1) - 8. This procedure is continued until cell 255 is written with a one and read. - 9. Steps 2 through 8 are repeated except that the Data is reversed. PASS EXECUTION TIME: (13N) X CYCLE TIME N = 256 ## NOTE 3: Checkerboard (alternate ones and zeros). This program writes and tests alternate ones and zeros in all the cells. ## Description: - 1. A zero is written in cell number 0 and read. - 2. A one is written in cell number 1 and read. - 3. A zero is written in cell number 2 and read. - 4. Same procedure (steps 1-3) is continued until cell number 15 is read which has a one (1). - 5. A one (1) is written and read in cell number 16. Same procedure of alternate writing and reading of ones and zeros is followed until cell number 31 is reached which has - Now a 0 is written and read in cell number 31 and the same procedure is followed as explained in steps 1 through 5 and the same contents of the previous cell in every 16th cell is repeated, until all the cells are written and read. - 7. Same test is reversed now and writing and reading is done from cell number 255 down to cell number 0, with writing a one (1) initially. Pass execution Time: (4N) X cycle time N = 256 Figure 1. Logic Diagram Figure 2. Terminal Connections | INPUTS | | | | | OUTPUT | MODE | |--------|-----------------|-----------------|----------------|-----|-------------------|---------------------------------| | cs, | CS <sub>2</sub> | CS <sub>3</sub> | w <sub>E</sub> | DIN | OPEN<br>COLLECTOR | | | H | × | × | × | × | н | NOT SELECTED | | × | H | × | × | × | н | NOT SELECTED | | × | × | H | × | × | н | NOT SELECTED | | L | L | L | L | L | н | WRITE "O" | | L | L | L | L | н | н | WRITE "1" | | L | | | н | × | Dout | READ DATA FROM ADDRESS LOCATION | H - HIGH VOLTAGE L - LOW VOLTAGE X - DON'T CARE (HIGH OR LOW) Figure 3. Truth Table Figure 4. Schematic Circuits TA = +70°C Figure 5. Burn-In and Life Test Circuits (a) Switching Test Setup Figure 6. Switching Test Setup and Waveforms (b) Timing Waveforms for tAA Figure 6. Switching Test Setup and Waveforms (d) Timing Waveforms for tER Figure 6. Switching Test Setup and Waveforms (e) Timing Waveforms for twp Figure 6. Switching Test Setup and Waveforms (f) Timing Waveforms for tPLH Figure 6. Switching Test Setup and Waveforms (h) Test Load and Timing Diagram Figure 6. Switching Test Setup and Waveforms