

6 AD A 04508 QUARTERLY DEVELOPMENT REPORT. no. 6 SIXTH May - 3 Aug 77. 3 HIGH-RELIABILITY, LOW-COST INTEGRATED CIRCUITS. 77 3 MAY 1977 TO 3 AUGUST 1977 Prepared By RCA Solid State Divison Route 202, Somerville, N.J. 08876 For DEPARTMENT OF THE NAVY NAVAL ELECTRONICS SYSTEMS COMMAND Washington, D.C. -54586 Contract No, N00039-76-C-0240 (F54586pp2 Project No. 62762N Subproject No. XF54586 Task No. 002 DC SEP 29 1977 Qualified requesters m of this ITU GU rep rt from e Defe te only prior roval ctronic 5 C. 20360. stems C hmand, Washington, COPY STRIBUTION STAVEMENT A Approved for public release; Distribution Unlimited 405 931 LB

# $\bigcirc$

# SIXTH QUARTERLY DEVELOPMENT REPORT

# FOR

룏

# HIGH-RELIABILITY, LOW-COST INTEGRATED CIRCUITS

3 MAY 1977 TO 3 AUGUST 1977

Prepared By RCA Solid State Divison Route 202, Somerville, N.J. 08876

For

DEPARTMENT OF THE NAVY NAVAL ELECTRONICS SYSTEMS COMMAND Washington, D.C.

> Contract No. N00039-76-C-0240 Project No. 62762N Subproject No. XF54586 Task No. 002

Qualified requesters may obtain copies of this report from the Defense Documentation Conter, Cameron Station, Alex., Va. 22314. The document is subject to special exfort controls and each transmitter to threign outrimment of foreign inclonals way be pade only with prior perioval of the Naval Electronic Systems tommand, Washington, D.C. 20360.

SEP 29 1977 A

DISTRIBUTION STATEMENT A Approved for public release; Distribution Unlimited

### TABLE OF CONTENTS

10

| Section | Title                                                            | Page         |
|---------|------------------------------------------------------------------|--------------|
| I       | ABSTRACT                                                         | 1-1          |
| II      | PURPOSE                                                          | 11-1         |
| III     | PHASE II PROGRAM                                                 | 111-1        |
| IV      | DETAILED FACTUAL DATA-TECHNICAL DISCUSSION                       | IV-1         |
|         | Product Generation                                               | IV-1         |
|         | Sputter-Etch Process Development                                 | IV-1         |
|         | Reliability Testing                                              | IV-3         |
|         | CA741 250°C Operating Life                                       | IV-3         |
|         | CA741 Sequence Testing                                           | IV-3         |
|         | Investigation of Copper M                                        | IV-6         |
|         | Failure Mechanism                                                |              |
|         | Step Stress Testing CA741 & CD4012B                              | IV-6         |
|         | Status of Life Test Sockets                                      | IV-6         |
|         | Flow Charts For The Phase II Program                             | IV-10        |
| v       | TECHNICAL PRESENTATIONS RELATED TO CONTROL TECHNOLOGY            | v <b>-</b> 1 |
| VI      | CONCLUSIONS                                                      | VI-1         |
| VII     | PLANS FOR THE NEXT INTERVAL                                      | VII-1        |
|         | DISTRIBUTION                                                     | -            |
|         | 1 DISTRIBUTION, AVAILABILITY CODES<br>Biol AVAIL AND, MY SPECIAL |              |

A

100

LIST OF FIGURES

1

| Figure | Title                                                                   | Page           |
|--------|-------------------------------------------------------------------------|----------------|
| III-l  | Phase II milestone chart.                                               | 111-2          |
| III-2  | Phase II device fabrication plan.                                       | 111-2          |
| III-3  | Phase II test plan.                                                     | III-3          |
| IV-1   | Wafer fabrication status.                                               | IV-2           |
| IV-2   | Sputter-etch process work holder.                                       | IV-4           |
| IV-3   | Weibull probability chart, CA741G 250 <sup>O</sup> C bias<br>life test. | IV-5           |
| IV-4   | Sequence test summary.                                                  | IV-7           |
| IV-5   | Status of life-test sockets for Phase II.                               | IV-8           |
| IV-6   | Additional life-test sockets for Phase III.                             | IV-9           |
| IV-7   | Wafer-process flowchart for basic bipolar and COS/MOS types.            | IV <b>-</b> 11 |
| IV-8   | Detailed assembly technology flowchart for Phase II program.            | IV-12          |

# SECTION I ABSTRACT

Wafer fabrication is proceeding as scheduled. The technology development for platimum sputter etching using gold as the etch mask has progressed sufficiently to allow conversion of the COS/MOS circuits to sputter etching. Reliability data to date obtained on CA741 devices shows a 0.0044% per 1000 hours failure rate at 120°C at the 60-percent confidence level. Copper migration in epoxy packages at 125°C has not been observed as a failure mode. Salt atmosphere resistance tests to date have produced excellent results. All required life-test sockets for Phase II and some of the sockets for Phase III of the program have been ordered.

## SECTION II PURPOSE

The objective of this program is to investigate alternate approaches to MIL-M-38510 for achieving high reliability integrated circuits at low cost. Emphasis is on adapting existing technology to industry mainstream products to achieve semiconductor reliability which will meet military requirements without a severe cost penalty.

The approach to achievement of the goals of this program will be the integration and application of existing sealed-chip integrated-circuit processing with automated plastic packaging. The program will be carried out in three phases.

#### Phase I - Completed

- (a) Process Feasibility The required photomasks were generated using existing masks to the maximum extent possible. Then, small quantities of each device type were fabricated to assure that the masks and processes were available for the production runs of Phase II. Also, each device type was fabricated using a matrix of carefully varied process parameters to assess their impact on yields and reliability.
- (b) <u>Process Development</u> The processes required to fabricate the eight integrated-circuit types to be produced in Phase II were defined and documented. Silicon nitride passivation and the titanium-platinum-gold metallization system were used to achieve chip hermeticity and a corrosion-free metallization system. In addition, a silicon nitride overcoat layer was applied for protection of the metallization. A series of experiments was completed at each critical processing step to

11-1

assure repeatability. Real-time indicators and accelerated life tests were used to assess the effects of process changes on reliability and to measure progress in achieving the required failure rate.

(c) <u>Automated Assembly</u> - The technology to be used in Phase II was defined and documented. The effect of assembly process parameters on cost and yield was assessed. Bonding tapes and lead-frames compatible with each of the device types were designed and fabricated. A number of devices of each type were assembled using the automated assembly system. Reliability was monitored continually by means of accelerated life tests.

The photomasks, wafer process, and assembly process required to fabricate the eight integrated-circuit types in the low-cost high-reliability device-fabrication phase have been defined and documented and sample devices of each type were fabricated. Additionally, preliminary reliability data have been generated to demonstrate the soundness of the chosen approach.

At this time, the production runs of Phase II have begun.

#### Phase II - Fabrication

The low-cost high-reliability device fabrication phase of the program will involve significant quantities of each of the eight selected integratedcircuit types to be fabricated according to the processes defined in Phase I. Both silicon nitride passivated, titanium-platinum-gold metallized integrated circuits and conventional silicon dioxide, aluminum-metallized integrated circuits will be constructed in both plastic and ceramic packages. This will permit a detailed comparison to be made of the new and conventional processes. During these production runs, any significant differences between the two processes will be defined and documented. The utilization of existing equipment and mask sets will be demonstrated, and the cost impact of converting to this type of processing will be estimated. Inprocess quality controls, real-time indicators, and parameter distributions at wafer probe and final test will be used to monitor the production run and to assure process reproducibility. All devices produced in this phase of the program will be utilized in Phase III for reliability testing and delivery to the Navy. Finally, the testing facilities for the Phase III program will be defined and asembled.

#### Phase III - Reliability

The reliability of the devices produced in Phase II will be demonstrated. The conventional aluminum-metallized integrated circuits, packaged and tested to military high-reliability requirements, will be used as the baseline from which to appraise the new process developed under the program. In addition, the level of testing required over and above commercial screening to assure a reliable product for military end use will be determined, and the cost impact of this testing will be analyzed and verified.

# SECTION III PHASE II PROGRAM

Phase II, the low-cost high-reliability device-fabrication phase of the program, will involve significant quantities of each of the eight selected integrated-circuit types to be fabricated according to the processes defined in Phase I. Both silicon nitride passivated, titaniumplatinum-gold metallized integrated circuits and conventional silicon dioxide, aluminum-metallized integrated circuits will be constructed in both plastic and ceramic packages. This plan will permit a detailed comparison to be made of the new and conventional processes. During these production runs, any significant differences between the two processes will be defined and documented. The utilization of existing equipment and mask will be demonstrated, and the cost impact of converting to this th processing will be estimated. In-process quality controls, real-close indicators, and parameter distributions at wafer probe and final test will be used to monitor the production run and to assure process reproducibility. Devices produced in this phase of the program will be utilized in Phase III for reliability testing and delivery to the Navy. Finally, the testing facilities for the Phase III program will be defined and assembled. The milestone chart for Phase II is shown in Fig. III-1.

As shown in Fig. III-2, the minimum quantity of units required for delivery to the Navy and for the Phase III test plan is 5165 devices per type. Reliability testing during Phase II will require additional units, and other needs will surface during the course of the contract. It is anticipated, therefore, that approximately 10,000 units of each type will be fabricated during Phase II.

In addition to initiating the long-term 125°C life tests during Phase II, a program of accelerated life testing is planned for two circuits,

111-1

|                                | 1977 |      |      |     |      |      |                 |       |      |      |      | 1978 |
|--------------------------------|------|------|------|-----|------|------|-----------------|-------|------|------|------|------|
|                                | Feb. | Mar. | Apr. | Мау | June | July | Aug.            | Sept. | Oct. | Nov. | Dec. | Jan. |
| Device Fabrication             |      |      |      |     |      |      |                 |       |      |      |      |      |
| Obtain Masks                   |      |      |      |     |      |      |                 |       |      |      |      |      |
| Obtain Crystal                 |      |      |      |     |      |      |                 |       |      |      |      |      |
| Wafer Fab.                     |      |      |      |     |      |      |                 |       |      |      |      |      |
| Si3N4 Protect                  |      |      |      | -   |      |      |                 |       |      |      |      |      |
| Assembly                       |      |      |      |     |      |      |                 |       |      | -    |      |      |
| Test                           |      |      |      |     |      |      |                 |       |      |      |      |      |
| Burn-in                        |      |      |      |     |      |      |                 |       |      |      |      | -    |
| Final Test                     |      |      |      |     |      |      |                 |       |      |      |      |      |
| Reliability                    |      |      |      |     |      |      |                 |       |      |      |      |      |
| Design Life Test<br>Sockets    |      |      |      |     |      |      |                 |       |      |      |      |      |
| Construct Life Test<br>Sockets |      |      |      | •   |      |      | ,               |       |      |      |      |      |
| Reliability Testing            |      |      |      |     |      |      |                 |       |      |      |      |      |
| Testing                        |      |      |      |     |      |      |                 |       |      |      |      |      |
| Write Dynamic Programs         |      |      |      |     |      |      | -               |       |      |      |      |      |
| Debug Programs                 |      |      |      |     |      |      | - in the second |       | -    |      |      |      |

Fig. III-1 - Phase II Milestone Chart

| Туре                           | CD4012B | CD4014A | CD4027B | CA741             | 5420                | 54S20    | 5470                | 5472                |
|--------------------------------|---------|---------|---------|-------------------|---------------------|----------|---------------------|---------------------|
| Technology                     | COS/MOS | COS/MOS | COS/MOS | Bipolar<br>Linear | Au T <sup>2</sup> L | Schottky | Au T <sup>2</sup> L | Au T <sup>2</sup> L |
| Wafer Lot Size                 | 25      | 25      | 25      | 25                | 25                  | 25       | 25                  | 25                  |
| Net Units Required<br>Internal |         |         |         |                   |                     |          |                     |                     |
| AI DIP                         | 115 -   |         |         |                   |                     |          |                     |                     |
| AI DIC                         | 145 -   |         |         |                   |                     |          |                     |                     |
| Trimetal DIC                   | 155 -   |         |         |                   |                     |          |                     |                     |
| Trimetal DIC<br>(Unencapsul.)  | 25 -    |         |         |                   |                     |          |                     |                     |
| Trimetal DIP                   | 725 -   |         |         |                   |                     |          |                     |                     |
| To Be Delivered                | 4000 -  |         |         |                   |                     |          |                     | >                   |
| Total                          | 5165 -  |         |         |                   |                     |          |                     |                     |

Fig. III-2 - Phase II Device Fabrication Plan.

the CA741 and the CD4012B. This program will verify that the reliability goals being met, compare encapsulation techniques, compare the results achieved with devices in dual-in-line ceramic packages, and establish the activation energy to be used for extrapolating the results of accelerated tests. The planned test matrices are shown in Fig. III-3.

| Life Tests  |          | Encapsulation | Technique          |     |              |
|-------------|----------|---------------|--------------------|-----|--------------|
|             |          |               | Epoxy Novolac      |     | Non-Hermetic |
|             | Silicone | Epoxy Novolac | With Junction Coat | DIC | DIC          |
| Bias        |          |               |                    |     |              |
| 150°C       | 20       | 20            | 20                 | 15  | 15           |
| 175°C       | 20       | 20            | 20                 | 15  | 15           |
| 200°C       | 20       | 20            | 20                 | 15  | 15           |
| 225°C       | 20       | 20            | 20                 | 15  | 15           |
| 250°C       | 20       | 20            | 20                 | 15  | 15           |
| Storage     |          |               |                    |     |              |
| 150°C       | 15       | 15            | 15                 | 10  | 10           |
| 175°C       | 15       | 15            | 15                 | 10  | 10           |
| 200°C       | 15       | 15            | 15                 | 10  | 10           |
| 225°C       | 15       | 15            | 15                 | 10  | 10           |
| 250°C       | 15       | 15            | 15                 | 10  | 10           |
| Step Stress |          |               |                    |     |              |
| 150°C       | 20       | 20            | 20                 | 15  | 15           |
|             |          | Types: Cl     | D4012B, CA741      |     |              |

Fig. III-3 - Phase II Test Plan.

# SECTION IV DETAILED FACTUAL DATA TECHNICAL DISCUSSION

#### Product Generation

Wafers of all eight integrated-circuit types are currently being processed according to schedule. A by-type status of waters in the line is shown in Fig. IV-1.

#### Sputter-Etch Process Development

The sputter-etch process using gold as an etch mask for platinum definition results in the elimination of one metallization photoresist step and in the ability to define closely spaced lines that are typical of large-scale integrated circuits.

The process of sputter etching results in the heating of the silicon wafers. If the temperature rise is not controlled, permanent degradation of the metallization system can occur. A prototype sputter etch system that utilizes a water cooled plate to which the wafers are clamped during etching has been fabricated. COS/MOS circuits have been reproducibly processed using this system, and wafers fabricated under the contract are being processed by use of this technique.

COS/MOS circuits are fabricated by means of processing techniques that yield tapered oxide cuts that are readily adaptable to sputter etching. Bipolar circuits, on the other hand, have relatively steep oxide cuts conducive to the formation of platinum filaments during the sputter-etch process and require increased etch times under slightly different conditions. While bipolar circuits have been successfully fabricated using sputter etching, sufficient data has not been generated to justify the processing of wafers under the contract in this manner.

|    | TA NO.  | DESCRIPTION                               | ALUMINUM           | TRIMETAL                     |
|----|---------|-------------------------------------------|--------------------|------------------------------|
| 1. | TA10151 | 5420 DUAL 4-INPUT NAND GATES              | AT CKT PROBE       | READY FOR<br>METAL           |
| 2. | TA10152 | 54520 SCHOTTKY DUAL<br>4-INPUT NAND GATE  | AT EMITTER         | 1/3 AT EMITTEF<br>2/3 AT ISO |
| 3. | TA10153 | 5470 EDGE-TRIGGERED<br>J-K FLIP-FLOP      | READY FOR ASSEMBLY | 2/3 AT METAL<br>1/3 AT B&R   |
| 4. | TA10154 | 5472 master slave<br>J-K flip-flop        | AT CKT PROBE       | READY FOR<br>MITAL           |
| 5. | TA10155 | CD4012B COS/MOS DUAL<br>4-INPUT NAND GATE | READY FOR ALUMINUM | AT GOLD PHOTO                |
| 6. | TA10156 | CD4027B COS/MOS DUAL<br>J-K FLIP-FLOP     | READY FOR ALUMINUM | AT GOLD PHOTO                |
| 7. | TA10219 | CD4014A COS/MOS 8-STAGE<br>SHIFT REGISTER | READY FOR ALUMINUM | AT GOLD PHOTO                |
| 8. | TA10158 | CA741 OPERATIONAL<br>Amplifier            | READY FOR EMITTER  | AT THE METAL<br>STEPS        |

Fig. IV-1 - Wafer fabrication status.

IV-2

Hence, bipolar devices will continue to be fabricated by means of the wet etching technique.

A photograph of the work holder of a production sputter-etch system manufactured by Materials Research Corporation is shown in Fig. IV-2. This system is capable of processing twenty-four three-inch-diameter wafers at one time, and is designed so that as one load of wafers is being processed the previous load is being demounted and the succeeding load placed in position.

#### Reliability Testing

CA741 gold-metallized integrated circuits using plasma silicon nitride protect, automated assembly technology, and silicone molding compound have been subjected to a series of reliability tests.

#### CA741G 250°C Bias Life

After 1500 hours of 250°C bias-life testing, five failures out of 45 units were observed. Using a 1.1 electron-volt activation energy and a 60-percent confidence level, the failure rate at 125°C is 0.0044% per 1000 hours. A Weibull probability plot for this test indicates that no wear-out mechanism is being exhibited by these devices and that the mean time to failure at 250°C is 40,000 hours. This plot is shown in Fig. IV-3.

#### CA741G Sequence Testing

A group of tests designed to determine the resistance of the CA741G to salt atmosphere was run.

Devices with plasma deposited silicon nitride overcoat and assembled using beam-tape bonding were compared to devices using CVD PSG overcoat and wire bonding. The tests consisted of exposing the devices to 48 to 96



Fig. 19-2 - Sputter-etch process work holder.



92CS-29733

Fig. IV-3 - Weibull probability chart, CA741G 250°C bias life test.

hours of salt atmosphere (MIL 883, Method 1009.1) followed by either 85°C/85% RH bias or pressure cooker testing (30 PSIA, 121°C) and 85°C/85% RH bias testing. The excellent salt resistance of the silicon nitride protected beam-tape bonded devices demonstrated by these tests is shown in Fig. IV-4.

#### Investigation of Copper Migration Failure Mechanism

Copper dissolution and redeposition has been reported earlier as a failure mechanism at temperatures exceeding 200°C in the presence of epoxy molding compounds. This phenomenon is believed to be caused by chemical changes that occur in the molding compound at elevated temperatures. In order to confirm that this is not a failure mechanism at normal operating temperatures, extended operating life tests using the CA3046G transistor array are being conducted at  $T_A = 125$ °C ( $T_j = 155$ °C). After 3500 hours (196,000 device hours) zero failures related to copper migration have been observed. If a l.l-eV activation energy for this phenomenon is assumed, failure at 960 hours would be predicted. This test is continuing.

#### Step Stress Testing CA741 & CD4012B

The required CD4012B and CA741 units have been assembled for step stress testing. Data will be obtained during the next reporting period.

#### Status of Life-Test Sockets

Orders have been placed for all of the necessary life-test sockets for Phase II of the program. An updated summary of life-test socket status is shown in Fig. IV-5. In order to fulfill the obligations of Phase III of the contract, it will be necessary to order additional sockets. The additional requirements for Phase III are summarized in Fig. IV-6.

Fig. IV-4 - Sequence test summary.

TESTS IN PROGRESS.

1 UNIT LOST DUE TO LEAD CORROSION AFTER PRESSURE COOKER. 1 UNIT CRACKED 1.

2.

IV-7

AFTER 85°C/85% RH BIAS LIFE TEST

1/2 0 3/10 0/25 0/24 0/43 96HOURS SALT ATMOSPHERE (METHOD 1009.1) 0/10 0/12 RESULTS 0/12 48HOURS PRESSURE COOKER (30 PSIA, 121°C) 48HOURS SALT ATMOSPHERE (Method 1009.1) 96HOURS SALT ATMOSPHERE (Method 1009.1) 0 336HOURS 85°C/85% RH BIAS LIFE 1000HOURS 85oC/85%RH BIAS LIFE 168HOURS 85°C/85%RH BIAS LIFE 850C/85%RH BIAS LIFE 2500C BIAS LIFE PRESSURE COOKER 85°C/85%RH BIAS LIFE 96HOURS SALT ATMOSPHERE TEST GP 1: GP 2: GP 3: SILICONE SILICONE MOLDING SILICONE SILICONE WIRE BOND AUTO DIP ASSEMBLY AUTO DIP AUTO DIP PLASMA Si 3N4 PLASMA Si 3N4 PLASMA Si 3N4 PROTECTIVE LAYER DSd

CA7416

CA741G

CA741G

CA7416

TYPE

SEQUENCE TEST SUMMARY

| TYPE    | LIFE TEST        | ORDERED | RECEIVED | SCHEDULED DELIVERY |
|---------|------------------|---------|----------|--------------------|
| CA741   | 125°C OPERATING  | 189     | 108      | 8/26               |
|         | 125°C BIAS       | 216     | 234      | COMPLETE           |
|         | 85°C/85% RH BIAS | 48      | 48       | COMPLETE           |
|         | 175°C BIAS       | 96      | 96       | COMPLETE           |
|         | 150°C BIAS       | 81      | 90       | COMPLETE           |
|         | 200°C BIAS       | 48      | 48       | COMPLETE           |
|         | 250°C BIAS       | 240     | 0        | 9/16               |
| CD4012B | 125°C OPERATING  | 132     | 54       | 8/19               |
|         | 125°C BIAS       | 184     | 54       | 8/19               |
|         | 85°C/85% RH BIAS | 48      | 48       | COMPLETE           |
|         | 175PC BIAS       | 104     | 96       | COMPLETE           |
|         | 200°C BIAS       | 48      | 48       | COMPLETE           |
|         | 250°C BIAS       | 240     | 0        | 9/1                |
|         | 150°C BIAS       | 104     | 104      | COMPLETE           |
| 5420    | 125°C OPERATING  | 126     | 130      | COMPLETE           |
|         | 125°C BIAS       | 170     | 168      | COMPLETE           |
|         | 250°C BIAS       | 48      | 48       | COMPLETE           |
| CD4027B | 125°C OPERATING  | 182     |          | 9/2                |
|         | 125°C BIAS       | 182     |          | 9/2                |
| CD4014A | 125°C OPERATING  | 182     |          | 9/2                |
|         | 125°C BIAS       | 182     |          | 9/2                |
| 54S20   | 125°C OPERATING  | 182     |          | 9/9/               |
|         | 125°C BIAS       | 182     |          | 9/9                |
| 5470    | 125°C OPERATING  | 182     |          | 9/16               |
|         | 125°C BIAS       | 182     |          | 9/16               |
| 5472    | 125°C OPERATING  | 182     |          | 9/23               |
|         | 125°C BIAS       | 182     |          | 9/23               |

Fig. IV-5 - Status of life-test sockets for Phase II.

| Туре          | Life Test            | Additional Sockets Required |
|---------------|----------------------|-----------------------------|
|               |                      |                             |
| CA741         | 50°C/85% RH Bias     | 35                          |
|               | 250°C Bias           | 56                          |
|               |                      |                             |
| CD4012B       | 50°C/85% RH Bias     | 35                          |
|               | 200°C Bias           | 26                          |
|               | 125°C Operating      | 68                          |
|               |                      |                             |
| 5420          | 85°C/85% RH Bias     | 55                          |
|               | 50°C/85% RH Bias     | 35                          |
|               | 200°C Bias           | 70                          |
|               | 250°C Bias           | 56                          |
|               | 125°C Operating Life | 70                          |
|               | 175°C Bias           | 100                         |
|               |                      |                             |
| CD4027B,CD401 | 4A                   |                             |
| 54520,5470    | 85°C/85% RH Bias     | 55                          |
| 5472          | 50°C/85% RH Bias     | 35                          |
|               | 85°C Bias            | 43                          |
|               |                      |                             |
|               | 175°C Bias           | 100                         |
|               | 200°C Bias           | 70                          |
|               | 250°C Bias           | 80                          |

Fig. IV-6 - Additional Life-Test Sockets Required for Phase III.

# Flow Charts For The Phase II Program

A wafer process flowchart comparing the high-reliability low-cost technology for COS/MOS and bipolar circuits with standard aluminum technology is shown in Fig. IV-7.

A detailed flowchart for assembly of Phase II product is shown in Fig. IV-8.





IV-11



Fig. IV-8 - Detailed assembly technology flowchart for Phase II program.

IV-12

#### SECTION V

#### TECHNICAL PRESENTATIONS RELATED TO CONTRACT TECHNOLOGY

Structural Aspects of Beam Tape Bonding By A.S. Rose, F.E. Scheline, and T.V. Sikina.

Presentation was made at NEPCON EAST, May 17, 1977, Philadelphia, Pa.

# Metallurgical Considerations for Beam Tape Assembly By A.S. Rose, F.E. Scheline, and T.V. Sikina.

Presentation was made at the 27th Electronic Components Conference, May 16, 1977, Arlington, Va.

On June 23-24, 1977 presentations were made to four major military groups to review the first year technical performance of the contract. The presentations were in Washington, DC by H. Khajezadeh and A.S. Rose to:

- 1. NAVELEX
- 2. Strategic Systems Program Office (Trident SPO)
- 3. Navy Material Command
- 4. Pentagon DDRTE

On July 8, 1977, a presentation relating to chips on tape technology was made by A.S. Rose to Jet Propulsion Laboratory, Pasadena, California.

A similar presentation was made by A.S. Rose on July 18, 1977 to Lockheed Missile and Space Corporation, Sunnyvale, California.

# SECTION VI CONCLUSIONS

- 1. The required Phase II wafer-fabrication program is on schedule.
- Technology development has resulted in the conversion of COS/MOS types to platinum sputter etching.
- Preliminary reliability data generated by using the CA741 shows what the required 0.005%/1000 hours failure rate at 125°C can be met.
- 4. Reliability data on salt-atmosphere testing is excellent.
- Copper migration in epoxy at 125°C has not shown up as a failure mode after 3500 hours of test.

# SECTION VII PLANS FOR THE NEXT INTERVAL

- 1. Continue wafer fabrication.
- 2. Continue reliability testing of CA741 and CA3046.
- 3. Initiate the step-stress testing program for the CA741 and CD4012B devices.
- 4. Establish baseline costs for comparison of HRLC product to commercial high-reliability plastic product.

# Distribution List for Quarterly and Final Report N00039-76-C-0240

| Naval Electronic Systems Command<br>Code 30421 - R. A. Wade<br>Washington, D. C. 20360            | 2 |
|---------------------------------------------------------------------------------------------------|---|
| Naval Research Laboratory<br>Code 5210 - J. Davey<br>Washington, D. C. 20375                      | 1 |
| Naval Research Laboratory<br>Code 5261 - D. Patterson<br>Washington, D. C. 20375                  | 1 |
| Naval Electronics Laboratory Center<br>Code 4300 - C. E. Holland<br>San Diego, CA. 92152          | 1 |
| Naval Electronics Laboratory Center<br>Code 4800 - D. McKee<br>San Diego, California 92152        | 1 |
| Naval Electronics Laboratory Center<br>Code 743 - E. Urban<br>San Diego, CA. 92152                | 1 |
| DCASD, Springfield<br>240 Route 22<br>Springfield, N. J. 07081                                    | 1 |
| Naval Weapons Support Center<br>Code 7024 - R. Freeman<br>Crane, Indiana 47522                    | 1 |
| U. S. Army Electronics Command<br>Code AMSEL-TL-IR - E. Hakim<br>Ft. Monmouth, N. J.              | 1 |
| Rome Air Development Center<br>Code RADC/RBR - J. Bart<br>Griffiss Air Force Base, NY 13441       | 1 |
| Naval Surface Weapons Center<br>Code WA33 - A. Auerbach<br>Silver Spring, MD. 20910               | 1 |
| Defense Documentation Center<br>Cameron Station<br>Alexandria, VA. 22314                          | 1 |
| Advisory Group on Electron Devices<br>201 Varick Street, 9th Floor<br>New York, N. Y. 10014       | 1 |
| Director, Army Production Equipment Agency<br>Att: DRXPE-MT (McBurney)<br>Rock Island, Ill. 61201 | 1 |

| Distribution List for Qua                                                                                                         | arterly and Final Report (Cont'd)                                                                                                                  |      |
|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <u>N000</u> .                                                                                                                     | 39-76-C-0240                                                                                                                                       |      |
| McDonnell Aircraft Company<br>Box 516 - M. Stitch<br>St. Louis, MO. 63166                                                         | 1                                                                                                                                                  |      |
| Fairchild Semiconductor<br>464 Ellis Street<br>Mountain View, CA. 94040                                                           | 1                                                                                                                                                  |      |
| Intel Corporation<br>3065 Bowers Avenue<br>Santa Clara, CA. 95051<br>Att: G.E. Moore                                              | 1                                                                                                                                                  |      |
| ITT Semiconductors<br>3301 Electronics Way<br>East Palm Beach, Fla. 33407                                                         | 1                                                                                                                                                  |      |
| Motorola, Incorporated<br>Semiconductor Products Division<br>Integrated Circuits Center<br>P.O. Box 20906<br>Phoenix, Ariz. 85036 | 1                                                                                                                                                  |      |
| National Semiconductor Corporat<br>2900 Semiconductor Drive<br>Santa Clara, CA. 95051                                             | ion 1                                                                                                                                              |      |
| Dr. John L. Prince<br>Dept. of Electrical & Computer<br>Clemson University, Riggs Hall<br>Clemson, S. Carolina 29631              | 1<br>Engineering                                                                                                                                   |      |
| Signetics Corporation<br>811 East Arques Avenue<br>Sunnyvale, CA. 94086                                                           | 1                                                                                                                                                  |      |
| Texas Instruments, Incorporated<br>P.O. Box 5012<br>Dallas Texas 75222                                                            | 1                                                                                                                                                  |      |
| Research Triangle Institute<br>P.O. Box 12194<br>Research Triangle Park<br>North Carolina 27709<br>Att: R. Alberts                | <ol> <li>D.R. Stiefbold<br/>Electronic Technology<br/>Lockheed Missiles &amp; Space Co.,<br/>1111 Lockheed Way<br/>Sunnyvale, CA. 94088</li> </ol> | Inc. |
| Engineering Experiment Station<br>Georgia Institute of Technology<br>Atlanta, GA. 30332<br>Att: J. Heckman                        | l<br>Mr. Brian Park<br>U.S. Army<br>SLA6                                                                                                           |      |
| Jack S. Kilby<br>5924 Royal Lane<br>Suite 150<br>Dallas, Texas 75230                                                              | 1 HQDA<br>DAEN<br>ASR<br>SL,<br>Washington, D.C. 20314                                                                                             |      |