# INVESTIGATION OF SILICON CARBIDE (SiC) GUN-ELECTRON-INDUCED-SEMICONDUCTORHYBRID-AMPLIFIER (GEISHA) DIODE FEASIBILITY AND FABRICATION by H.S. Berman, T.M. Heng and H.C. Nathanson WESTINGHOUSE RESEARCH AND DEVELOPMENT CENTER Fittsburgh, Pennsylvania 15235 FINAL REPORT 30 June 1972 Contract N00014-71-C-0405 Contract Authority NR 243-001 Reproduction of this document in whole or in part is permitted for any purpose of the United States Government. Approved for public release; distribution unlimited. Office of Naval Research Washington, D.C. Security Classification | DOCUMENT CONTROL DATA - R&D (Security classification of title body of abstract and indexing annotation must be entered when the overall report is classified) | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--| | 1 ORIGINATING ACTIVITY (Corporate author) | 24 REPORT SECURITY CLASSIFICATION | | | | | Westinghouse Electric Corp.<br> Research Laboratories | Unclassified | | | | | Beulah Road, Churchill Boro. | 2b GROUP | | | | | Pittsburgh, PA 15235 | 1 | | | | | 3 REPORT TITLE | | | | | | INVESTIGATION OF SILICON CARBIDE (SiC) HYBRID-AMPLIFIER (GEISHA) DIODE FEASIE | | | | | | 4 DESCRIPTIVE NOTES (Type of report and inclusive dates) FINAL REPORT 1 June 1971 to 30 June 1972 | | | | | | 5 AUTHOR(S) (Last name first name, initial) | | | | | | Berman, Herbert S. | | | | | | Heng, Terence M. | | | | | | Nathanson, Harvey C. | | | | | | | 78 TOTAL NO OF PAGES 75 NO OF REFS | | | | | 30 June 1972 | 50 8 | | | | | SE CONTRACT OF GRANT NO | 98 ORIGINATOR'S REPORT NUMBER'S) | | | | | N00014-71-C-0405 | 72-9F6-GESIC-R1 | | | | | NR 243-001 | 9h OTHER REPORT NO(S) (Any other numbers that may be sectored | | | | | RR-008-02-03, 1-12 | 96 OTHER REPORT NO(S) (Any other numbers that may be assigned this report) | | | | | 10 AVAILABILITY/LIMITATION NOTICES | | | | | | Reproduction of this document in who | le or in part is permitted for any | | | | | purpose of the United States Governme | · · · · · · · · · · · · · · · · · · · | | | | | Approved for public release; distribu | | | | | | 11 SUPPLEMENTARY NOTES | 12. SPONSORING MILITARY ACTIVITY | | | | | ONR Scientific Officer | Office of Naval Research | | | | | Tel: (202) 692-4414 | Department of the Navy | | | | | 161. (202) 002 4414 | Arlington, VA 22217 | | | | | 13 'BSTRAGT | | | | | | Single crystal α-SiC for GEISHA device application has been favorably evaluated. The electron carrier velocity has been measured up to 8.2 x 10 <sup>6</sup> cm/sec on 10 <sup>17</sup> cm <sup>-3</sup> uncompensated n-type crystals, with no indication of velocity saturation. The carrier saturation velocity is therefore expected to be above that of silicon. Measurements of the critical field have confirmed earlier work and give a value of 2 to 4 x 10 <sup>6</sup> volts/cm. Schottky barrier diodes were fabricated on a variety of SiC substrates. Barrier heights were independent of the metal layer or SiC type. Schottky barriers formed on molten salt etched 10 <sup>17</sup> cm <sup>-3</sup> n-type samples exhibited "hard" reverse voltage characteristics out to true avalanche (% 84 volts reverse). Schottky barriers formed on compensated (% 5 x 10 <sup>15</sup> cm <sup>-3</sup> ) n-type material sustained reverse voltages in excess of 700 volts. | | | | | | <i>i </i> | | | | | DD .FORM 1473 Unclassified Security Classification | Security | Class | ification | |----------|-------|-----------| | KEY WORDS | LIN | LINK A | | LINK B | | LINK C | | |--------------------------|------|--------|------|--------|------|--------|--| | | HOLE | WT | ROLE | WT | ROLE | WT | | | silicon carbide | | | | | | | | | semiconductors<br>GEISHA | | | | | | | | | velocity | | | ] } | | | | | | Schottky | | | l i | | | | | | contacts<br>microwaves | | | | | | | | | targets | ł | | | | | | | | carriers<br>barriers | | | | | | | | | electrons | | | | | | | | | diodes | | | | | ] | | | | | İ | | 1 1 | | ] | | | | | | Ì | | | j | | | #### INSTRUCTIONS - ORIGINATING ACTIVITY: Enter the name and address of the contractor, subcontractor, grantee, Department of Defense activity or other organization (corporate author) issuing - 2a. REPORT SECURITY CLASSIFICATION: Enter the overall security classification of the report. Indicate whether "Restricted Data" is included. Marking is to be in accordance with appropriate security regulations. - 2b. GROUP: Automatic downgrading is specified in DoD Directive 5200. 10 and Armed Forces Industrial Manual. Enter the group number. Also, when applicable show that optional markings "ave been used for Group 3 and Group 4 as author- - 3. REPORT TITLE: Enter the complete report title in all capital letters. Titles in all cases should be unclassified. If a meaningful title cannot be selected without classification, show title classification in all capitals in parenthesis immediately following the title. - 4. DESCRIPTIVE NOTES: If appropriate, enter the type of report, e.g., interim, progress, summary, annual, or final. Give the inclusive dates when a specific reporting period is - 5. AUTHOR(S): Enter the name(s) of author(s) as shown on or in the report. Enter last name, first name, middle initial. If military, show rank and branch of service. The name of the principal author is an absolute minimum requirement. - 6. REPORT DATE. Enter the date of the report as day, month, year, or month, year. If more than one date appears on the report, use date of publication. - 7a. TOTAL NUMBER OF PAGES: The total page count should follow normal pagination procedures, i.e., enter the number of pages containing information. - 76. NUMBER OF REFERENCES: Enter the total number of references cited in the report. - 8a. CONTRACT OR GRANT NUMBER: If appropriate, enter the applicable number of the contract or grant under which the report was written. - &c. & &d. PROJECT NUMBER: Enter the appropriate military department identification, such as project number, subproject number, system numbers, task number, etc. - 9a. ORIGINATOR'S REPORT NUMBER(S): Enter the official report number by which the document will be identified and controlled by the o.iginating activity. This number must be unique to this report. - 96. OTHER REPORT NUMBER(S): If the report has been assigned any other report numbers (either by the originator or by the sponsor), also enter this number(s)- - 10. AVAILABILITY/LIMITATION NOTICES: Enter any lim stations on further dissemination of the report, other than those imposed by security classification, using standard statements such as: - "Qualified requesters may obtain copies of this report from DDC." - "Foreign announcement and dissemination of this report by DDC is not authorized." - "U. S. Government agencies may obtain copies of this report directly from DDC. Other qualified DDC users shall request through - (4) "U. S. military agencies may obtain copies of this report directly from DDC. Other qualified users shall request through - "All distribution of this report is controlled. Qualified DDC users shall request through If the report has been furnished to the Office of Technical Services, Department of Commerce, for sale to the public, indicate this fact and enter the price, if known. - 11. SUPPLEMENTARY NOTES: Use for additional explana- - 12. SPONSORING MILITARY ACTIVITY: Enter the name of the departmental project office or laboratory sponsoring (paying for) the research and development. Include address. - 13. ABSTRACT: Enter an abstract giving a brief and factual summary of the documen' indicative of the report, even though it may also appear elsewhere in the body of the technical re-If additional space is required, a continuation sheet shall be attached. It is highly desirable that the abstract of classified reports be unclassified. Each paragraph of the abstract shall end with an indication of the military security classification of the information in the paragraph, represented as (TS), (S), (C), or (U) There is no limitation on the length of the abstract. However, the suggested length is from 150 to 225 words. 14. KEY WORDS: Key words are technically meaningful terms 14. KEY WORDS: Key words are technically meaningful terms or short phrases that characterize a report and may be used as index entries for cataloging the report. Key words must be selected so that no security classification is required. Identifiers, such as equipment model designation, trade name, military project code name, geographic location, may be used as key words but will be followed by an indication of technical context. The assignment of links, rules, and weights is optional. Unclassified Percrity Classification # **ABSTRACT** Single crystal $\alpha$ -SiC for GEISHA device application has been favorably evaluated. The electron carrier velocity has been measured up to 8.2 x $10^6$ cm/sec on $10^{17}$ cm<sup>-3</sup> uncompensated n-type crystals, with no indication of velocity saturation. The carrier saturation velocity is therefore expected to be above that of silicon. Measurements of the critical field have confirmed earlier work and give a value of 2 to 4 x $10^6$ volts/cm. Schottky barrier diodes were fabricated on a variety of SiC substrates. Barrier heights were independent of the metal layer or SiC type. Schottky barriers formed on molten salt etched $10^{17}$ cm<sup>-3</sup> n-type samples exhibited "hard" reverse voltage characteristics out to true avalanche ( $\frac{7}{6}$ 84 volts reverse). Schottky barriers formed on compensated ( $\frac{7}{6}$ 5 x $10^{15}$ cm<sup>-3</sup>) n-type material sustained reverse voltages in excess of 700 volts. # TABLE OF CONTENTS | | | <u> Page</u> | |----|---------------------------------------------|----------------------------| | 1. | INTRODUCTION | 1 | | 2. | TECHNICAL BACKGROUND | 2 | | | 2.1 GEISHA Operation | 2 | | | 2.2 GEISHA Performance Limitations | 4<br>4<br>5<br>7 | | | 2.3 Silicon Carbide for GEISHA Applications | 8 | | 3. | TECHNICAL APPROACH | 9 | | | 3.1 Fundamental Parameters | 9 | | | 3.2 SiC Schottky Barrier Formation | 9 | | | 3.3 SiC Single Crystal Substrates | 9 | | | 3.4 Ohmic Contacts | 10 | | 4. | RESULTS | 11 | | | 4.1 Carrier Saturation Velocity | 11<br>12<br>14<br>15 | | | 4.2 Schottky Barrier Diode Study | 20<br>20<br>20<br>23<br>30 | | 5. | SUMMARY | 40 | | 6. | RECOMMENDATIONS FOR FUTURE WORK | 41 | | 7. | REFERENCES | 43 | | | APPENDTY A | | #### 1. INTRODUCTION The device potential of silicon carbide (SiC) Gun-Electron-Induced-Semiconductor-Hybrid-Amplifier (GEISHA) diode targets is very favorable relative to silicon. The Johnson figure of merit (power-frequency-impedance product) for SiC was estimated to exceed Si by more than a factor of 50. Additionally, SiC has a threefold higher thermal conductivity than Si and could be operated to 500°C. The purpose of this initial study was to evaluate the feasibility and fabrication of a SiC GEISHA diode. As will be evidenced in the report, values for carrier velocity and critical field largely confirm theoretical prediction and the practical feasibility of Schottky barrier diodes of SiC substrates has been demonstrated. A background review of GEISHA operation and material parameters of interest is included in Section 2 and Appendix A, for readers unfamiliar with the device. #### 2. TECHNICAL BACKGROUND #### 2.1 GEISHA OPERATION In the simplest form, the hybrid amplifier (GEISHA) consists of an electron beam source (together with accelerating potential), a beam modulator (intensity or deflection), and a reverse-biased semiconductor target. An effective current gain is obtained when a modulated beam of electrons, which has been accelerated to a potential of 10 to 25 kV, is directed at the target, normally at the semiconductor junction face. If the metal contact is sufficiently thin so as to be transparent to the electron beam, the semiconductor is bombarded with high energy electrons. Part of this beam energy may be dissipated in the process of electronhole pair creation by exciting valence band electrons into the conduction band. The penetration depth of electrons is dependent on the density of the material and the initial electron energy. Furthermore, if the carriers are created in a region of high electric field, they separate rapidly before recombination can take place. For an n-type depletion region, electrons will be swept across this region at hot carrier velocities, forming the carrier current. Therefore, under the condition of zero trapping, one electronic charge is collected in the load circuit for each electron-hole pair created and the current gain of the device is the electron beam induced current (EBIC) gain of the material. For silicon, this can be quite significant; 2,000 or more for an electron beam energy of 10 keV. Obviously, a material with a narrow bandgap is desirable from a current gain point of view, although in most materials this inevitably leads to low avalanche ionization energy and hence low breakdown voltage. The effective voltage output is consequently limited, since the field in the drift region begins to collapse as the output voltage approaches the bias voltage. A similar collapse, leading to current saturation, also arises from space charge effects which tend to lower the field at the injecting plane of the leafer region. This effect can be minimized by higher carrier drift velocity. In almost all solids, the hot carrier velocity does not increase indefinitely with electric field, but saturates at a threshold field, E<sub>s</sub>, due to scattering. This scattering-limited velocity, V<sub>SAT</sub>, is necessary for linear operation since carrier transport is now relatively insensitive to minor field fluctuation. In addition, the intrinsic rise time of the device is inversely proportional to V<sub>SAT</sub>. Thus, from trapping, space-charge, rise time, and bandwidth considerations, a high carrier drift velocity which saturates at a low electric field is necessary for high power operation. In practice, additional material constraints are imposed by fabrication methods and material growth techniques. The electric field of a reverse-biase p<sup>+</sup>-n diode is maximum at the junction plane, and falls off rapidly in the highly doped p<sup>+</sup> region. For such a junction, therefore, the width of the p<sup>+</sup> region should be a small fraction of the electron penetration depth for optimum gain. On the other hand, the p<sup>+</sup> conductivity must be sufficiently high for a good lateral ohmic contact. This requirement of high p<sup>+</sup> doping concentration (> 10<sup>19</sup> atoms/cm<sup>3</sup>) over a narrow width (< 1 micron) presents some problem in fabrication. Alternatively, the junction may be of the Schottky-barrier type to avoid the ohmic contact problem. In this case, a large barrier height is desired to reduce the reverse leakage current. Another area of concern in GEISHA application, especially under cw and high-duty-cycle pulse conditions, is the extraction of heat from the device. Since thermal impedance as inversely proportional to the thermal conductivity, $\sigma_T$ , of the material, a high $\sigma_T$ is necessary for this application. #### 2.2 GEISHA PERFORMANCE LIMITATIONS # 2.2.1 Johnson Figure of Merit An abbreviated form of the Johnson (1) relation for the ultimate performance of the semiconductor device, is derived in Appendix A. It is shown that the Johnson figure of merit ( $PF^2Z$ ) can be related to two material constants ( $F_c$ and $V_{SAT}$ ). $$P_{m}F_{m}^{2}Z_{m} = \frac{E_{c}^{2}V_{SAT}^{2}}{4\pi}$$ (1) where $P_{m}$ = maximum power output $F_{m}$ = maximum operation frequency $Z_{m} = maximum load impedance$ V<sub>SAT</sub> = the high field saturation velocity of carriers E<sub>c</sub> = the maximum or critical field which can be applied to a material before avalanche Thus, it is seen from Equation 1 that the critical field ( $E_c$ ) and the saturated drift velocity ( $V_{SAT}$ ) have a profound influence on the ultimate power-frequency limit of the device. Higher $E_c$ means higher ac voltage swing at the same depletion width (same approximate transit time). $E_c$ imposes an additional constraint on the depletion width, since in practice it is desirable to tailor a punch-through condition just prior to breakdown for minimum parasitic resistance. A large $V_{SAT}$ is preferred, since the optimum operating frequency ( $f_m = V_{SAT}/2W$ ; where W = depletion width) determines the optimum depletion width, W, at any frequency. ## 2.2.2 Thermal Limitation The thermal impedance ( $Z_T$ ) of any device is a measure of its ability to carry away heat generated from loss mechanisms within the device. Since a significant fraction ( $\sim 25$ to 50%) of the dc energy expended in a GEISHA target is converted to heat, the thermal impedance constitutes a major problem. Values of dissipative heat fluxes approaching $10^5$ watts/cm $^2$ have been achieved in silicon IMPATT diodes. (2) Assuming ideal conditions where the heat removal is only limited by the length of semiconductor material in the depletion region, one can show that: $$Z_{T} = W/2\sigma_{T}^{A}$$ (2) where $Z_T =$ thermal impedance W = depletion width $\sigma_{_{\mathbf{T}}}$ = thermal conductivity of semiconductor A = area of the semiconductor The minimum temperature rise at maximum power can then be shown to be directly proportional to the Johnson figure of merit and inversely related to thermal conductivity, where: $$\Delta T(^{\circ}C) = \frac{\pi^{2} \varepsilon}{\sigma_{T}} \cdot \frac{(PF^{2}Z)}{F}$$ (3) where $(PF^2Z)$ = Johnson figure of merit $\varepsilon$ = dielectric constant F = desired maximum frequency Thus, a high figure of merit means a larger temperature rise since the device can be run to higher power levels. However, this is offset by high thermal conductivity and increased frequency of operation. Table 2.1 presents the best available data and estimates of the three material parameters affecting GEISHA performance for SiC. The values for silicon are included for comparison. TABLE 2.1 -- Comparison of Important GEISHA Diode Material Parameters | Material | Critical<br>Field<br>(volts/cm) | Saturation<br>Velocity<br>(cm/sec) | Thermal<br>Conductivity<br>(watt/cm°C) | E <sub>c</sub> <sup>2</sup> V <sub>SAT</sub> (volts <sup>2</sup> /sec <sup>2</sup> ) | |--------------------|---------------------------------|------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------| | Silicon | 3 x 1.0 <sup>5</sup> | 107 | 0.8 at 300°C | 9 x 10 <sup>24</sup> | | Silicon<br>Carbide | 2-4 x 10 <sup>6</sup> | *1.3 - 2 x 10 <sup>7</sup> | 1.5 at 500°C | *0.7-6 x 10 <sup>27</sup> | <sup>\*</sup> Extrapolated from work performed in this report. #### 2.2.3 Keyes Figures of Merit Recognizing that thermal considerations, as well as electronic, set the real limit on high speed semiconductors, Keyes (3) recently derived a new figure of merit. The Keyes figures of merit takes into account the minimum switching time consistent with the RC time constant, power to be dissipated, maximum temperature rise, and the thermal impedance. The expression derived is: Keyes Figure of Merit = $\sigma_t (cV_{SAT}/4\pi\epsilon)^{1/2}$ [watts/degree-sec] where c = velocity of light $\sigma_{+}$ = thermal conductivity $\varepsilon$ = dielectric constant Table 2.2, as compiled by Keyes, compares the various semiconductor materials. Keyes assumed a $V_{\rm SAT}$ for SiC equal to that of Si and did not assume a higher operating temperature for SiC. Table 2.2 -- Keyes Figure of Merit for Several Semiconductors | Material | Dielectric<br>Constant | Conductivity (watts/cm°C) | Saturation<br>Velocity<br>(cm/sec) | Figure of Merit<br>σ <sub>t</sub> (cV <sub>SAT</sub> /4πε) 1/2<br>(watts/deg-sec) | |----------|------------------------|---------------------------|------------------------------------|-----------------------------------------------------------------------------------| | Si | 12 | 1.5 | 1.0 x 10 <sup>7</sup> | 6.7 x 10 <sup>7</sup> | | Ge | 16 | 0.5 | $0.6 \times 10^7$ | $1.5 \times 10^7$ | | GaAs | 12 | 0.5 | $1.5 \times 10^{7}$ | $2.7 \times 10^7$ | | SiC | 7 | 5.0 | 1.0 x 10 <sup>7</sup> * | 29.0 x 10 <sup>7</sup> | <sup>\*</sup> Estimated by Keyes. #### 2.3 SILICON CARBIDE FOR GEISHA APPLICATIONS In summary, the requirements of a high power GEISHA semiconductor target are: - High breakdown voltage, $v_b$ , or critical field, $E_c$ - $^{ullet}$ High saturation velocity, ${ m V}_{ m SAT}$ - Low threshold field for velocity saturation, $\mathbf{E}_{\mathbf{S}}$ - · Minimal carrier trapping in the depletion region - High thermal conductivity, $\boldsymbol{\sigma}_{_{\boldsymbol{T}}}$ Silicon carbide has a great potential for meeting all these requirements, since work in this study has shown that $E_{\rm c}$ , $V_{\rm SAT}$ , and thermal conductivity for SiC are higher than are those of the most common semiconductor materials. Additionally, the practical feasibility of producing GEISHA device structures, using Schottky barrier formation techniques, has been demonstrated. # 3. TECHNICAL APPROACH #### 3.1 FUNDAMENTAL PARAMETERS The thermal conductivity $(\sigma_T)$ and critical field $(E_c)$ are reasonably well established in the literature. (4,5) However, the carrier saturation velocity $(V_{SAT})$ for SiC had not been previously determined. Therefore, as a first priority, specimens of known carrier concentration and mobility were fabricated into appropriate sample configurations for measurement of $V_{SAT}$ . Corelative determinations of $E_c$ can be made from $1/c^2$ vs V and avalanche measurements on suitable abrupt junctions as produced for GEISHA evaluation. #### 3.2 Sic Schottky Barrier Formation The major effort was aimed at the formation and characterization of Schottky barriers on various SiC substrates. A reliable, low reverse leakage Schottky barrier diode is virtually ideal for fabrication of a GEISHA device since the Schottky barrier gives good ohmic contact, transparency to electrons and ease of device processing. # 3.3 Sic SINGLE CRYSTAL SUBSTRATES Single crystals of $\alpha$ -SiC (hexagonal) are prepared by the sub-limation growth technique. Dopants can be serially added to the growth chamber to produce n-type and p-type layers in the crystal, and relatively pure (10<sup>17</sup>) crystals can be readily grown in an undoped environment. Schottky barrier substrates (pure n-type, n n and p p) and grown p-n junctions were produced for the program using this technique. # 3.4 OHMIC CONTACTS Evaluation of the ohmicity of direct tungsten-SiC bonds were made for the bottom contact to the GEISHA device. Thin tungsten (CVD or sputter deposited) top contacts were evaluated for possible use as ohmic contact to grown junction devices where the top junction is less than three microns thick. #### 4. RESULTS #### 4.1 CARRIER SATURATION VELOCITY The carrier saturation velocity ( $V_{\rm SAT}$ ) for SiC has not been previously determined. The results of the Johnson figure of merit (Section 2.2) point out the need for knowing this quantity for evaluation of the true device potential. Assuming the same scattering mechanism as we find in silicon where the hot electrons are relaxed by optical phonons we have the relationship $^{(6)}$ : $$V_{SAT} \stackrel{\hat{\sim}}{\sim} [8E_{Lo}/3M_o]^{1/2}$$ (cm/sec) (4) where: $E_{Lo} = longitudinal optical phonon energy$ $M_{O} = free electron mass$ Ine longitudinal optical phonon energy in SiC has been found $^{(7)}$ to be about 0.107 eV which gives a predicted value of about 1.3 x $10^7$ cm/sec for $V_{\rm SAT}$ . There is uncertainty in this prediction in that the bulk mobility for electrons in SiC tends to be lower than that for Si. Lower bulk mobility (which is determined by impurity scattering and acoustic phonon scattering) might lead to a lower $V_{\rm SAT}$ if the high field relaxation mechanism is not optical phonon dominated. Thus, it was necessary to measure the carrier velocity as a function of electric field to determine if the $V_{\rm SAT}$ of SiC was lower or higher than that of silicon. ## 4.1.1 Measurement Technique Of the various techniques available for generating carrier velocity (V) versus electric field strength (E) curves, the most applicable is a Ryder $^{(8)}$ type conductivity measurement since our relatively high doping levels do not experimentally lend themselves to time-of-flight measurements. However, samples of $10^{15}$ cm $^{-3}$ p-type SiC were sent to Stanford University for time-of-flight evaluation with a sophisticated technique they have developed. Using the Ryder technique, if one has a material of known carrier concentration ( $N_0$ ) and known dimensions, then a simple sample current (I) versus applied voltage (V) plot can be manipulated to give current density (J), electric field (E), drift field mobility ( $\mu$ ) and carrier velocity (V). We have: $$E = V/length (volts/cm)$$ (5) $$J = I/Area (amperes/cm2)$$ (6) $$J = N_0 e \mu L = N_0 e V \tag{7}$$ Thus $$V = J/N_O e (cm/sec)$$ (8) and $$\mu = dV/dE (cm^2/volt-sec)$$ (9) The power densities involved in such a measurement are quite high, and to avoid heating effects, a pulsed arrangement is necessary. The block diagram of Fig. 1 shows the experimental arrangement. Typically, the pulse width was near 0.2 microseconds with a 200 Hz repetition rate. Fig. 1 Experimental Arrangement for Obtaining Pulsed I-V Data A 50 ohm impedance matching termination and a dropping resistor were also required in the experimental arrangement. This is shown schematically in Fig. 2 where we have: I = measured current $V_{o}$ = voltage measured at oscilloscope $V_{\rm s}$ = voltage across SiC sample $I_s = current through the sample$ $R_s = cample resistance.$ Dwg 5162A47 Fig. 2 Schematic of Current-Voltage Sampling Circuit Thus, measuring I and $V_o$ we can calculate $I_s$ and $V_s$ (the quantities of interest) where: $$I_{s} = I - (V_{o}/50)$$ (10) $$V_{\rm S} = 221 \ V_{\rm O}$$ (11) and $$R_{S} = V_{S}/I_{S} \tag{12}$$ #### 4.1.2 Sample Preparation Conductivity samples were made from SiC crystals which had been characterized with Hall measurements in previous work. The n-type samples were typical SiC material with carrier concentrations near 10<sup>17</sup> and Hall mobilities near 250 (cm<sup>2</sup>/volt-sec). The p-type samples were more of a problem since the p-type crystals were the result of "pure" n-type growth runs which happened to be compensated p-type. Thus there are few characterized p-type crystals and these tend to be highly compensated and of low mobility. Additionally, ohmic contacts to these highly compensated p-type crystals has so far proved impossible to fabricate, as will be shown in the results. Ohmic contact to the n-type samples was made by heating them in contact with tungsten discs up to 1900°C. Originally, the V<sub>SAT</sub> samples were in the form of thin rectangular bars made by lapping and diamond cutting before contacting. However, since the power supply was rated at 1500 volts and 8 amperes (with overruns to 2000 volts and 16 amperes by "ringing" the line) and field strengths in the range of 10<sup>5</sup> volts/cm were needed at current densities of the order of 1.8 x 10<sup>5</sup> amps/cm<sup>2</sup>, it soon became obvious that thermal and power supply limitations required samples of very small length and cross sectional area. The only convenient method of producing such a sample is an oxidation-photoresist-chlorination technique as shown in Fig. 3. Final trimming of the channel width was accomplished with an abrasive technique. This procedure is very difficult since one has to mechanically handle an unsupported crystal with a channel of about 50 micron thickness. Since the tungsten contacts are attacked by the oxidation and chlorination procedures, they must be the last step. As a result, yield of samples is very low and limited by the number of characterized crystals available. Nevertheless, a range of suitable samples were prepared and measured. The photographs of Fig. 4 show a typical specimen where the channel width has been reduced with a boron carbide sandblast. # 4.1.3 V<sub>SAT</sub> Results The data generated from these $V_{\mbox{SAT}}$ measurements are shown in the curves of Fig. 5. Figure 5 graphically summarizes progress to date. As can be seen, both GaAs and Si samples were also measured as an experimental check. Good agreement with published data is demonstrated. Additionally, the slope of the SiC V-E curves (plotted on linear paper) gave excellent agreement with previously obtained Hall mobility $(\mu_{\text{Hall}} \stackrel{\sim}{=} \mu_{\text{drift}} = \text{dV/dE}).$ The n-type samples have been measured up to a velocity of $8.2 \times 10^6$ cm/sec. The curve is still unsaturated (Ohm's Law region) up to this high value. Some bint of the beginning of saturation is seen in the highest value, but nothing definite can be said without additional measurements. Si, by comparison, starts to show saturation at about $4 \times 10^6$ cm/sec. Thus it is presumed that the $V_{\rm SAT}$ for SiC will be at least as high as that of Si and will in fact probably reach between 1.3 to $2 \times 10^7$ cm/sec. Contact problems (carrier injection) with available p-type material (sample D-49-4 shown on Fig. 5) frustrated attempts to obtain hole data. Attempts were made to cool some of the specimens to liquid nitrogen temperature. This would somewhat decrease the carrier concentration and increase mobility, thus enabling us to take the samples to higher V and E regions. However, all specimens fractured due to differential thermal expansion problems. At this point, further $V_{\mbox{\footnotesize SAT}}$ measurements were de-emphasized due to time limitations and the difficulty of obtaining higher current densities and electric field strengths. (1) Oxidize Crystal Bar (on carbon side) at 1200°C. (2) Open Line in Oxide with Photoresist (3) Chlorine Etch at 940°C to Produce Channel ( $\approx 50\mu$ thick × 100 $\mu$ long). (4) Remove Oxide and Attach Tungsten Contacts at 1900°C. Fig. 3—Technique for producing $V_{\mbox{sat}}$ samples from SiC crystals (a) Cross-section shadowgraph of SiC Sample D-102-3. 100X magnification (b) Top view of SiC sample D-102-3. Showing Tungsten Contacts and Channel. Magnification is 30X Figure 4 — Side and top view of typical SiC V<sub>SAT</sub> sample. Fig. 5-Summary of carrier saturation velocity measurements on SiC #### 4.2 SCHOTTKY BARRIER DIODE STUDY #### 4.2.1 SiC Substrates A variety of SiC substrates was prepared for the Schottky barrier evaluation. The initial samples were made from the same crystal batches used for the $V_{\rm SAT}$ measurements. These n-type ( $^{\sim}$ 1 x $10^{17}$ cm $^{-3}$ ) SiC discs were directly bonded to tungsten electrodes at 1900°C to form ohmic bottom contacts. These samples were used to survey the various metallizations. Additionally, several samples of the above variety were used for surface preparation studies which included molten salt etching and chlorine gas etching. SiC Schottky barrier samples were also made on $10^{16}$ uncompensated n-type crystals and on $\stackrel{>}{\sim} 10^{15}$ compensated n-type material. Etched (Cl<sub>2</sub>) grown junctions were used as $n^+n$ and $p^+p$ substrates, in order to approximate a true GEISHA structure. Contacts to the $n^+$ and $p^+$ faces were made with a AuTa braze alloy (1150°C). No pure p-type crystal substrates were made due to the difficulty of making ohmic contact; as discussed under the $V_{\rm SAT}$ measurements. Techniques for directly growing $n^+n$ and $p^+p$ substrates were developed at the end of the program. #### 4.2.2 Surface Preparation Four types of surface preparations were employed during the course of this study; these are schematically illustrated in Fig. 6. Initially, as-grown surfaces were employed since they are reasonably smooth and processing (bottom contact and metallization) can be done without a determination of the carbon or silicon face. Oxidation and chlorine etch techniques require this determination since these processes THE STREET STREE # SiC Crystal Surface Preparations Fig. 6 - Various SiC surface preparations. only work on the carbon face. The disadvantages of the as-grown surfaces as shown in Fig. 6(a) are the presence of some growth steps and residual surface damage. This surface stress is present since the temperature is dropping in the sublimation growth furnace at the end of the run. Molten sodium hydroxide (at about 700°C) can be used to etch SiC. This etch does not differentiate between the silicon or carbon face, and is slow to attack the tungsten contact. Thus, it can be utilized on an already formed SiC-tungsten substrate. The disadvantages of this technique as shown in Fig. 6(b) are that the amount of material removed is relatively large (\$\frac{1}{2}\$ 100 microns in 10 seconds) and difficult to control; sample edges are rounded off and the surface is left with a wavy texture. Chlorine etching by contrast is a very controllable technique, and in conjunction with a thermally grown oxide, can utilize photoresist techniques. The etching takes place in a chlorine-oxygen-argon mixture at about 950°C, and only affects the carbon face of the SiC crystal (etch rates are typically 30-40 microns/hour). Since this process rapidly attacks the tungsten contacts, it can only be used on SiC crystals before they are bonded to the tungsten. The disadvantage of chlorine etching is that on etches of more than 30 microns, the surface takes on an "orange peel" texture and dislocation etch pits will appear, as illustrated in Fig. 6(c). Diamond polishing down to 1/4 micron grit size leaves a very smooth flat surface as shown in Fig. 6(d). However, there is still residual work damage from the polishing. Chemical cleaning in concentrated HF followed by glow discharge cleaning in the vacuum evaporator prior to the Schottky barrier metallization was used for all the SiC samples. # 4.2.3 Schottky Barrier Formation Initially, various metal films were evaporated onto the asgrown, pure SiC substrates. The metals tested were Au, Al, Ti, Pt and W (sputtered). Chemical cleaning techniques (solvent cleaning with conc. HF soak prior to deposition) and in situcleaning by back sputtering were used to try to obtain a clean crystal surface. Schottky barrier regions were delineated by wax masking and chemical etching in the case of Au, Al and Ti. The Pt and W metallizations were obtained by a metal mask and air abrasive technique. The results showed that regardless of SiC substrate or metal used (Au, Al, Ti, Pt, W) the resulting Schottky barrier diodes were virtually indistinguishable as to I-V characteristics and barrier height. on or in the desire the contract of contra Capacitive voltage plots were made and $1/C^2$ vs. V curves were produced. Values of barrier height near 2.6 volts were obtained. Figure 7 is a $1/C^2$ -V plot for a typical sample. As an independent check, this sample (which had a 200 to 400 Å gold layer) was placed in a visible-UV spectrophotometer. The photoresponse (photocurrent) was measured as a function of wavelength, normalized for equal photon flux at each wavelength. The plot of the square root of the response versus photon energy extrapolates to 2.4 to 2.6 eV barrier height. Figure 8 shows this $R^{1/2}$ vs. eV graph. Fig. 7 — $1/C^2$ -V plot for sample D-99-2 (n-type SiC) with a gold Schottky barrier. The some of the contract th Fig. 8 — Square root of photoresponse versus photon energy for sample D-99-2 (n-type SiC). These Schottky barrier diodes achieved about 50% of their maximum expected reverse voltage, but were characterized by "soft" reverse characteristics. A typical current-voltage characteristic of these as-grown surfaces is shown in Fig. 9. Diamond polishing (down to 1/4 micron grit size) of the crystal surface gave essentially the same results on the $10^{17}~\rm cm^{-3}$ material. However, dramatic improvements resulted when the samples were etched in molten sodium hydroxide ( $\frac{1}{2}$ 700°C) prior to metallization. A number of these salt etched samples had a "hard" reverse characteristic (low leakage) and would go out to a true avalanche breakdown. The I-V characteristics of such a sample are shown in Fig. 10. Unfortunately, these samples initially had a storage instability and would degrade over a period of a few hours. This instability was found to be caused by residual salt contamination. Improved cleaning techniques seem to have eliminated the instability on the samples tested to date, and no change in I-V characteristics have been noted over a 4 week period. element of the control contro The avalanche samples did enable us to calculate $E_{\rm C}$ and a value near 3 x $10^6$ volts/cm was obtained. Computer calculations were run from Schottky barrier theory to generate curves for depletion layer width and breakdown voltage versus doping level. These are shown in Figs. 11 and 12, with silicon shown for comparison. As can be seen, the SiC is capable of supporting much larger breakdown voltages than were comparable silicon samples and with greater depletion layer width at breakdown. Also shown on these figures is the # Forward I-V 0.05 mA/div. vertical 1.0 V/div. horizontal (☐ is origin) # Reverse I-V 0.05 mA/div. vertical 5.0 V/div. horizontal ( is origin) Note: $5 \mu A$ leakage at $20 V_r$ for a 4000 Å depletion width. Figure 9 — Current voltage characteristics for Au on n-type SiC (D-99, $1.3 \times 10^{17}$ cm<sup>-3</sup>) with no surface treatment. # Forward I-V 0.2 mA/div. vertical 1.0 V/div. horizontal (☐ is origin) # Reverse I-V 0.01 mA/div. vertical 10.0 V/div. horizontal (☐ is origin) (Note avalanche at 84 $V_R$ ) Figure 10 — Electrical characteristic of molten salt etched SiC (n-type, $1.6 \times 10^{17} \ {\rm cm^{-2}}$ ) with a gold Schottky barrier. Fig. 11 — Calculated depletion width at breakdown versus impurity concentration for silicon carbide Schottky barrier diodes (Si curve for comparison). Fig. 12 — Calculated breakdown voltage versus impurity concentration for Schottky barriers on SiC (Si curve shown for comparison). experimental point derived from the "hard" Schottky barrier diodes. The fit with the theoretical curves is very good and implies that the calculated characteristics are achievable. Figure 12 also indicates that lower doping should support enormous voltages (viz., over 500 volts reverse for 1 x $10^{16}$ cm<sup>-3</sup> material). Diamond polished samples (work damaged, without etching of any kind) were made from $\stackrel{>}{\sim} 2 \times 10^{16}$ uncompensated n-type SiC and approximately $5 \times 10^{15}$ compensated material. These were metallized and gave the expected high reverse voltages. Figures 13 and 14 show the characteristics obtained. The $5 \times 10^{15}$ material supported over 700 volts without breakdown (of course the forward drop is extremely high due to the non-ohmic nature of the bottom contact to $10^{15}$ material). Figure 15 is a photograph of the 2 x $10^{16}$ sample which supported over 200 volts reverse. #### 4.2.4 GEISHA Structure All the previous Schottky barrier samples enabled us to study the Schottky barrier formation, but are not usable as GEISHA devices. Since these samples are made from pure crystal runs, they have a high series resistance due to the 10 mils or so of undepleted, low doped crystal below the depletion region. The RC time constant of such a device would be extremely large compared with transit time across the depletion zone. An ideal SiC GEISHA structure would have about 10 to 20 microns of relatively undoped material ( $^{\circ}$ 10<sup>15</sup> cm<sup>-3</sup>) below the Schottky barrier, followed by a heavily doped ( $10^{18}$ - $10^{19}$ cm<sup>-3</sup>) layer and then the bottom contact. ## Reverse 0.1 mA/div. vertical 20.0 V/div. horizontal (☐ is origin) Figure 13 — Reverse I-V characteristic of Al on SiC sample D-69-4 (n-type $2 \times 10^{16}$ cm<sup>-3</sup>) diamond polished surface. Figure 14 — Electrical characteristic of Al on SiC sample C-327 (n-type, $\approx 5 \times 10^{15}$ cm<sup>-3</sup>) diamond polished surface. Figure 15 — Schottky barrier specimen D-69-4 (n-type $2 \times 10^{16}$ cm<sup>-3</sup>). Diamond polished and metallized with 2000 Å of aluminum (10×). Since epitaxial growth of SiC is presently unavailable, it was felt that such an n<sup>+</sup>n structure might be obtained by chlorine etching of available grown p-n junction SiC crystals as outlined in Fig. 16. However, the deep chlorine etching produced a rough and uneven surface ("orange peel" and etch pit texture), which was unsuitable for metallization. Thus another effort was made to produce p<sup>+</sup>p substrates from these grown junction crystals. The chlorine etch plus lapping method for p<sup>+</sup>p, is shown in Fig. 17, and involves much shorter etching times. This method was much more acceptable, although not optimal, and several samples were made in this way. The forward and reverse electrical characteristics are shown in Fig. 18. The forward drop is quite small and the junction was "hard" out to 48 volts (beyond this point it became unstable). A design curve has been generated from Figs. 11 and 12 which includes breakdown voltage, depletion width and doping level; this is shown in Fig. 19. The curve of Fig. 19 is useful for determining GEISHA parameter design. As an example, to obtain a 10 micron depleted layer, we need approximately 1 x $10^{16}$ cm<sup>-3</sup> doping and this layer would support about 1000 volts. Thus a SiC GEISHA structure with 10 to 20 microns of $10^{15}$ cm<sup>-3</sup> material on a base of $10^{18}$ to $10^{19}$ cm<sup>-3</sup> could be easily depleted to punch through. The parameter of the contract ## Preparation Method for n+n GEISHA Samples From Grown Junction SiC Crystals #### (a) SiC Grown Junction ### (b) Bond to Tungsten with Au-Ta Alloy #### (c) Metallize Fig. 16 — Processing steps to obtain n n SiC substrates from grown junction crystals. # Preparation Method for p+p GEISHA Samples From Grown Junction SiC Crystals #### (a) Grown SiC Junction ### (b) Bond to Tungsten with Au-Ta Braze #### (c) Metallize Fig. 17 — Processing steps to obtain p p SiC substrates from grown junction crystals. #### Forward 0.5 mA/div. vertical 1.0 V/div. horizontal #### Reverse 0.01 mA/div. vertical 10.0 V/div. horizontal Figure 18 — Flectrical characteristic of a chlorine etched p\*p SiC (XRF-200) substitute of the gold Schottky barrier (1000 Å). TO THE PROPERTY OF PROPERT Fig. 19 — Depletion width versus doping level and breakdown voltage for silicon carbide (assuming $E_c$ = 2 x $10^6$ V/cm). THE STATES OF TH Dog. 6176A14 # Direct Sublimation Growth of SiC GEISHA Crystal Substrates ## (a) n<sup>+</sup>n Crystal Initial Growth in $N_2$ to Give n+Core. Remove $N_2$ to get n-Type Skin ### (b) p+p Crystal Initial Growth with Al in Argon Ambient to Give p<sup>+</sup> Core. Add Dilute N<sub>2</sub> to Get P—Type Fig. 20 --- Method for directly growing n n and p p SiC GEISHA substrates. polishing and oxidation after growth, would provide a smooth damage free layer for the metallization, without the disadvantages of the chlorine or molten salt etching. Both the n<sup>+</sup>n and p<sup>+</sup>p growth techniques were tried experimentally at the end of the program. No unforeseen problems were evident, and the technique looks quite workable, giving the structures shown in Fig. 20. However, the doping levels and layer thicknesses must be optimized for the GEISHA applications. #### 5. SUMMARY The work performed under this feasibility study has established that the interest in SiC GEISHA devices based on practical and theoretical speculations is well founded. Measurements of the critical field and electron carrier velocity indeed show the enormous potential of SiC relative to Si for high frequency, high power devices as limited by the Johnson figure of merit. Device fabrication using Schottky barrier techniques has been shown to be feasible and practical. Schottky barriers on SiC have been taken to avalanche and barriers on low doped material are capable of sustaining very high reverse voltages. Additionally, the technology for producing appropriate SiC substrates of reasonable size and quantity is reasonably well deverged. #### 6. RECOMMENDATIONS FOR FUTURE WORK Further work on SiC GEISHA should include sublimation growth of suitable n<sup>+</sup>n substrates. Additionally, a guard ring configuration should be employed, using thermally grown SiO<sub>2</sub> on SiC to approach bulk breakdown values on relatively large area GEISHA devices. These substrates should be grown as large as practical (probably a square geometry of about 3 mm per side) for prototype configurations. Some effort should be spent in further investigation of other Schottky barrier formation techniques and processing. Effects and characteristics of heat treatment (annealing), sputtered layers, ion implanted metal layers as Schottky barriers, are some of the possibilities to be evaluated. Finally, several state-of-the-art SiC GEISHA diode prototypes should be fabricated, which would be suitable for measurements of electron beam gain, rise time, thermal conductivity and electron beam irradiation. This program of further study should include: - 1. Sublimation growth and fabrication of n<sup>+</sup>n SiC GEISHA substrates (approaching 3 mm on a side). - Fabrication and characterization of Schottky barriers on SiC with a guard ring configuration. - 3. Continued evaluation of Schottky barrier formation techniques and processing. 4. Fabrication of SiC GEISHA prototypes suitable for EBIC gain, rise time, and electron beam irradiation measurements. Such a program would answer the remaining questions as to the practicability of a SiC GEISHA and provide the technology for production of operational units. #### 7. REFERENCES - 1. A. Johnson, "Physical Limitations on Frequency and Power Parameters of Transistors," RCA Review, Vol. 26, June 1965, p. 163. - 2. R. L. Johnston, B. C. Deloach and B. C. Cohen, "A Silicon Diode Microwave Oscillator," BSTJ 47, 369 (1964). - 3. R. W. Keyes, "Figure of Merit for Semiconductors for High-Speed Switches," Proc. IEEE, p. 225, Feb. 1972. - 4. Westinghouse Proposal 1M056, "The Feasibility and Fabrication of SiC GEISHA Diodes," February 1971. - C. van Opdorp and J. Vrakking, "Avalanche Breakdown in Epitaxial SiC p-n Junctions, JAP, Vol. 40, No. 5, pp. 2320-2322, April 1969. - 6. Sze, Physics of Semiconductor Devices, John Wiley and Son, p. 57 (1969). - 7. W. J. Choyke and L. C. Patrick, "Exciton Recombination Radiation and Phonon Spectrum of 6H SiC," Phys. Rev. 127(6): 1868-1877, Sept. 1962). - 8. E. J. Ryder, "Mobility of Holes and Electrons in High Electric Fields," Phys. Rev. 1953, Vol. 90, p. 766. #### APPENDIX A ## POWER-FREQUENCY<sup>2</sup> IMPEDANCE LIMITATIONS ON GENERALIZED TRANSIT-TIME LIMITED POWER SEMICONDUCTOR DEVICES In 1965, Johnson derived a limiting relation for the ultimate performance of any semiconductor device. We will rederive this relationship in shortened form because it is relevant in comparing the potential of SiC GEISHA targets to state-of-the-art silicon GEISHA targets. First, we will derive an expression for ultimate power of a semiconductor device, the ultimate power P being the instantaneous product of maximum peak ac voltage swing and maximum peak ac conduction current, here assumed in phase with the voltage maximum under ideal circuit conditions. The maximum or critical field $E_c$ (volts/cm) which can be applied to a semiconductor junction is a useful concept inasmuch as the value of $E_c$ varies only slowly with different profiles and doping in junctions useful for microwave amplification. This value is approximately a constant of the material selected, and for silicon, $E_c$ $\stackrel{>}{\sim}$ 3 x $10^5$ volts/cm. The maximum voltage $(V_{\mathrm{m}})$ which can be applied across a semi-conductor junction of depleted width W (cm) is then $$V_{\rm m} = \eta E_{\rm c} W \text{ volts}$$ (1) where $1/2 < \eta < 1$ for most junctions of interest. In particular, for the case where a p<sup>+</sup> i n<sup>+</sup> diode is used, $V_m \stackrel{\sim}{\sim} E_C W$ . This relationship is used since it represents a practical approximate upper limit on $V_m$ for a diode design. The maximum current $I_m$ (amps) that a junction is capable of handling is related to space-charge effects in the junction depletion region. The current flowing in a reverse-biased junction is given by $I = qV_{SAT}^{}$ nA, where n (no./cm $^3$ ) is the density of carriers in transit, $V_{SAT}$ is the high field saturation velocity of carriers (cm/sec), and A is the junction area. Since these carriers are not compensated, they form a spaccharge of width W and density qn (coulombs/cm $^3$ ) in the space charge region. The voltage drop across this uncompensated space charge is obtained from Poisson's equation by integrating qn/ $\epsilon_{\rm SiC}$ twice over W, resulting in a voltage drop equal to $$\frac{\text{IW}^2}{2\epsilon_{\text{SiC}}V_{\text{SAT}}^A}$$ volts The maximum current in a semiconductor junction is thus that current which will result in a voltage drop across the depletion region which is on the order $V_{\rm m}$ , the maximum possible blocking voltage of the diode. Under these conditions, the field must approach zero somewhere in the depletion region and maximum saturation velocity cannot be maintained, an important constraint for GEISHA operation. Thus the maximum possible current is given by: $$I_{m} = \frac{V_{m}}{2 \frac{W^{2}}{\varepsilon_{SiC}V_{SAT}A}} \equiv \frac{V_{m}}{R_{SC}}$$ (2) the term $R_{SC} = W^2/2\varepsilon_{SiC}V_{SAT}A$ is defined as the junction space charge resistance (ohms). The peak power is then $V_{m}Im/4$ for an idealized ac signal. The next step is to derive an expression for the maximum frequency $f_m$ (sec<sup>-1</sup>) and maximum impedance for the GEISHA device. In the GEISHA, the load impedance $Z_{\rm load}$ is chosen such that the output time constant $Z_{\rm load}$ $C_{\rm out}$ is equal to the transit time across the GEISHA depletion region (W/V<sub>SAT</sub>) sec.\* Under these optimum conditions, the maximum operation frequency is related to the inverse rise time by: $$f_{m} \stackrel{?}{\sim} \frac{V_{SAT}}{2W} (sec)^{-1}$$ (3) The second distribution of the contraction c Finally, because of this necessity of matching the output time constant to the transit time, the maximum load impedance of the device is essentially bounded by the capacitance impedance $1/\omega C$ associated with the junction depletion region width W and the frequency $f_m$ : $$Z_{\rm m} = \frac{1}{2\pi f_{\rm m}C} = \frac{W}{2\pi f_{\rm m}c_{\rm Si}c^{\rm A}} \quad \text{ohms}$$ (4) where $\epsilon_{\mbox{SiC}}$ is the dielectric constant of the semiconductor (farads/cm). <sup>\*</sup>Here we assume a lumped output impedance. Travelling wave structures relax the impedance matching of $C_{out}$ and $Z_L$ somewhat although the conclusions relative to the importance of $E_C$ and $V_{SAT}$ are unaffected for ultimate performance. Combining Equations 1 through 4 into the Johnson PF<sup>2</sup>Z figure of merit, it is found: $$P_{\rm m}f_{\rm m}^2Z_{\rm m} = \frac{V_{\rm m}^2}{4R_{\rm SC}} \cdot \frac{V_{\rm SAT}^2}{4W^2} \cdot \frac{2W^2}{2\pi V_{\rm SAT}\varepsilon A}$$ (5) and recalling that $$V_{\rm m} = E_{\rm c}W$$ $$R_{SC} = W^2/2\epsilon_{SiC}V_{SAT}A$$ , then $$P_{m}f_{m}^{2}Z_{m} = \frac{E_{c}^{2}V_{SAT}^{2}}{4\pi}$$ (6) The significance of Equation 6 is that the product of the three most important quantities of interest in microwave GEISHA devices is a constant of the material $E_c^2 V_{SAT}^2/4\pi$ . The higher this constant for a given material, the greater the potential for this material for high frequency generation.