

a center for research operated by Massachusetts Institute of Technology; this work was supported by the U.S. Advanced Research Projects Agency under Air Force Contract AF19 (604) -7400.

LEXINGTON

MASSACHUSETTS

AD706868

Unclassified

This document has been approved for public release and sale; its distribution is unlimited.

# ABSTRACT

This report describes the scanback subsystem installed at the MIT Arbuckle Neck Site. The machine is capable of storing 1500 points in range, azimuth and elevation, permitting the antenna to be repositioned along a previously traversed path.

Accepted for the Air Fores Franklin C. Hudson Chief, Lincoln Laboratory Office

the second s

This document has been approved for public release and sale, its distribution is unlimited.

# TABLE OF CONTENTS

| Ι.  | Introduction                    |                                                                                                                                    |                  |
|-----|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------|
|     | А.<br>В.                        | Requirements                                                                                                                       | 2<br>2           |
|     |                                 | <ol> <li>System Operation</li></ol>                                                                                                | 2                |
|     |                                 | Equipment                                                                                                                          | 3                |
|     |                                 | <ul> <li>a. Data Input Logic</li> <li>b. Memory</li> <li>c. Control</li> <li>d. Arithmetic Unit</li> <li>e. Output Unit</li> </ul> | 3<br>5<br>5<br>5 |
| II. | Basic Circuits and Nomenclature |                                                                                                                                    |                  |
|     | А.<br>В.                        | Basic Circuits                                                                                                                     | 6<br>6           |
| ш   | . Da                            | ata Input Logic                                                                                                                    | 8                |
|     | А.<br>В.                        | . General Functions                                                                                                                | 8<br>9           |
|     | С.                              | Input Control Element                                                                                                              | 9                |
|     | D.<br>E                         | Input Shift Register                                                                                                               | 9                |
|     | F.                              | . Timing Matrix 10                                                                                                                 | 0                |
| IV. | M                               | emory 1                                                                                                                            | 1                |
|     | Α.                              | . General 1                                                                                                                        | 1                |
|     | B.                              | Channel Selector Switch                                                                                                            | 3                |
|     | D.                              | Read-Write Amplifiers                                                                                                              | 3                |
|     | Ε.                              | Read-Write Switch 1                                                                                                                | 3                |
|     | F.                              | . Drum Data Format 1                                                                                                               | 5                |
|     | G.                              | Sync and Timing Track                                                                                                              | 5                |
|     | н.                              | Record and Playback Modes 1                                                                                                        | /                |
|     |                                 | 1. General 1                                                                                                                       | 7                |
|     |                                 | 2. write Function       1         3. Read Function       1                                                                         | 7                |
| v.  | Co                              | ontrol la                                                                                                                          | 8                |
|     | Α.                              | General 1                                                                                                                          | 8                |

|       | В.<br>С.<br>D.<br>Е.<br>F.       | Blo<br>Dru<br>Dru<br>Da<br>Tes          | ck Diagram<br>um Clock "B" Counter<br>um Word "W" Counter<br>ta Input Word "T" Counter and Comparison Matrix<br>st-Operate Control | 18<br>20<br>20<br>20<br>21             |  |
|-------|----------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|
|       |                                  | 1.<br>2.                                | Auto Manual                                                                                                                        | 21<br>21                               |  |
|       | G.                               | Cha                                     | annel "C" Counter                                                                                                                  | 23                                     |  |
|       |                                  | 1.<br>2.<br>3.<br>4.<br>5.              | General<br>Read-Write Mode<br>Scan Limit Switches<br>Relay Tree Control<br>Manual Up/Down Push Buttons                             | 23<br>23<br>24<br>24<br>24<br>24       |  |
| VI.   | Arithmetic Unit 2                |                                         |                                                                                                                                    |                                        |  |
|       | A.<br>B.<br>C.<br>D.<br>E.<br>F. | Ger<br>Sub<br>Sign<br>Ari<br>Res<br>Out | neral<br>tractor<br>n Control<br>thmetic Control Counter<br>set Control<br>put Register                                            | 25<br>25<br>27<br>28<br>28<br>28<br>28 |  |
| VII.  | Out                              | put                                     | Unit                                                                                                                               | 29                                     |  |
|       | А.<br>В.                         | Gei<br>La                               | neral<br>dder Network                                                                                                              | 29<br>29                               |  |
| VIII. | Te                               | lety                                    | pe                                                                                                                                 | 31                                     |  |
| IX.   | Ca                               | libra                                   | ation Procedures                                                                                                                   | 32                                     |  |
|       | А.<br>В.                         | Pol<br>Ma                               | larity                                                                                                                             | 32<br>32                               |  |
| Х.    | Op                               | erat                                    | ional Procedure                                                                                                                    | 34                                     |  |
|       | А.<br>В.                         | Te<br>No                                | st Function<br>rmal Operation                                                                                                      | 34<br>34                               |  |
| APPE  | ENDI                             | х.                                      |                                                                                                                                    |                                        |  |

# LIST OF ILLUSTRATIONS

| Figure 1     | Scanback System                                    | 1  |
|--------------|----------------------------------------------------|----|
| Figure 2     | Scanback System - General Block Diagram            | 4  |
| Figure 3     | Data Input Logic - Block Diagram                   | 7  |
| Figure 4     | Functional Block Diagram of Memory                 | 12 |
| Figure 5     | Drum Data Format                                   | 14 |
| Figure 6     | Waveforms                                          | 16 |
| Figure 7     | Functional Block Diagram of Control Element        | 19 |
| Figure 8     | Functional Block Diagram of Arithmetic Unit        | 26 |
| Figure 9     | Functional Block Diagram of Output Unit            | 30 |
| Figure 1A    | Scanback Input Control Element - Block Diagram     | 36 |
| Figure 2A    | Start Pulse Counter Timing Diagram                 | 37 |
| Figure 3A    | Input Shift Pulse Counter Timing Diagram           | 38 |
| Figure 4A    | Recirculation Clock Generator and "G" Counter -    |    |
| i igui e ini | Block Diagram                                      | 39 |
| Figure 5A    | Flevation Input Shift Begister                     | 40 |
| Figure 64    | Azimuth Input Shift Register                       | 41 |
| Figure 7A    | Range Input Shift Register                         | 42 |
| Figure 8A    | Range input onne Register                          | 13 |
| Figure 0A    | Input Progrator Matrix                             | 40 |
| Figure 10A   | Input Register Poget Matrix                        | 15 |
| Figure IUA   | Drum Channel Selector Switch                       | 40 |
| Figure 11A   | Magnetia Drum Magnetty Channel Control             | 40 |
| Figure 12A   | Read Amplifian                                     | 4/ |
| Figure 13A   | Read Amplifier                                     | 40 |
| Figure 14A   | Manual D and Write Switch                          | 49 |
| Figure 15A   | Timing Treads Legis Plack Discourse                | 50 |
| Figure 16A   | Timing Track Logic - Block Diagram                 | 51 |
| Figure 1/A   | Timing Driver - Schematic                          | 52 |
| Figure 18A   | Sync and Timing Derivation - Block Diagram         | 53 |
| Figure 19A   | Timing Diagram for Drum Timing and Sync            | 54 |
| Figure 20A   | Read Write Switch Logic - Block Diagram            | 55 |
| Figure 21A   | Timing Diagram Data Read Function                  | 50 |
| Figure 22A   | Timing Diagram Read Write Control                  | 57 |
| Figure 23A   | Bit Counter - Block Diagram                        | 58 |
| Figure 24A   | Timing Diagram of Bit Counter "B"                  | 59 |
| Figure 25A   | Word Counter - Block Diagram                       | 60 |
| Figure 26A   | Timing Diagram of Word Counter "W"                 | 61 |
| Figure 27A   | "T" Control Counter                                | 62 |
| Figure 28A   | "T" Counter Up-Down Parallel Control Matrix (B15)  | 63 |
| Figure 29A   | Comparator Matrix (2 cards)                        | 64 |
| Figure 30A   | Test Operate and Control Functions - Block Diagram | 65 |
| Figure 31A   | Channel Counter                                    | 66 |
| Figure 32A   | Channel Counter Up-Down Parallel Control Matrix    | 67 |

# Page

| Figure 33A | Timing Diagram of Channel Counter "C"        | 68 |
|------------|----------------------------------------------|----|
| Figure 34A | Scan Limit Switch                            | 69 |
| Figure 35A | Arithmetic Unit                              | 70 |
| Figure 36A | Arithmetic Unit Matrix                       | 71 |
| Figure 37A | Output Register Reset Maximum Error Function | 72 |
| Figure 38A | Arithmetic Control Counter and Sign Function |    |
| -          | Control - Block Diagram                      | 73 |
| Figure 39A | Sign Function Timing Diagram                 | 74 |
| Figure 40A | Output Shift Register                        | 75 |
| Figure 41A | Scanback Digital Analog Converter            | 76 |
| Figure 42A | OR Buffer Slot B-23 Schematic                | 77 |
| Figure 43A | ARPA Demodulator Card                        | 78 |
| Figure 44A | Timing Filter Slot A7 Schematic              | 79 |
| Figure 45A | EF Special Slot B8 Schematic                 | 80 |
| Figure 46A | ARPA N and N' Buffer                         | 81 |
| Figure 47A | One Shot Multivibrator                       | 82 |
| Figure 48A | ARPA Clock Driver                            | 83 |
| Figure 49A | JAMTRAC Flip Flop Schematic                  | 84 |
| Figure 50A | Pulse Shaper Schematic                       | 85 |
| Figure 51A | Zener Buffer Jamtrack Schematic              | 86 |
| Figure 52A | Bessel Filter Schematic                      | 87 |
| Figure 53A | 100 Kc Oscillator Schematic                  | 88 |
| Figure 54A | 160 Kc Gated Oscillator (E2)                 | 89 |
| Figure 55A | Card Location                                | 90 |



Figure 1

-1-

## I. INTRODUCTION

## A. Requirements

One of the requirements of the Reentry Physics Program is to re-examine the track of the reentry body after the body has passed through the atmosphere in order to make observations on any residual ionization. This requirement calls for some means of repositioning the radar antenna through the final stage of the trajectory. The requirements for this repositioning or scanback function are as follows:

1. Points along the trajectory are defined by range, azimuth, and elevation; individual points must be sufficiently close together to permit smooth operation in each of the servo systems.

2. The total delay in switching from the function of tracking the reentry body to the repositioning function must be minimized. This is necessary because of the expected rapid decay of the ionization.

3. The control of such a repositioning function must be such that an operator can examine any portion of the trajectory in which the collected and observed data shall warrant sufficient interest.

The scanback system performs the functions described above with a device capable of storing enough points in azimuth, elevation, and range to accurately control the radar antenna. The significant time of flight occurs between apogee and splash or burnup. Fifteen hundred points collected at the rate of ten per second is sufficient to accurately and smoothly reposition the antenna through this portion of the trajectory. A photograph of the scanback equipment is shown in Figure 1.

#### B. General Description

#### 1. System Operation

During a firing of a rocket the scanback system receives data from the primary recording system and stores it on a magnetic drum. The data is collected and stored at a rate of 10 points per second where each point contains range, azimuth and elevation information. A block of 150 seconds of the most recent data is stored on the drum. At the end of the active tracking, a command is given to the scanback equipment to reposition the antenna along a selected portion of the stored trajectory. When this command is received, the scanback equipment compares present antenna position data with stored position data and generates a servo error voltage with its sign which directs the antenna to the desired position.

A provision has been made for selecting certain portions of the stored trajectory data. Scan limits can be selected corresponding to a block of any one or more sequential drum channels. This selection is made with two sets of push-button switches (upper and lower). This corresponds to the earlier and later portion of a recorded trajectory.

The scanback equipment also delivers an output for use by the teletype (TTY) equipment. This output has two modes of operation. One is real time operation in which the primary data is made available to the TTY equipment with only minor buffering functions performed by scanback. The other mode is a non real time operation in which the entire contents of the drum is delivered to the TTY equipment at the rate required. This is called the "Drum Dump" mode and requires about fifty times as long to read out the data as it took to collect it.

Test circuits have been incorporated to enable the drum to be loaded with any configuration of words desired and then to select any word or group of words for constant output signals.

## 2. Brief Description of Major Sections of Scan back Equipment (Figure 2)

## a. Data Input Logic

The primary recording system, described in another report (21G-0006), samples range, azimuth, and elevation shaft encoders at a rate of forty times per second. The data input logic accepts only every fourth data sample, providing the scanback system with words at the rate of ten per second. (A word is defined as forty-eight bits, sixteen eachof range, azimuth, and elevation). The shaft position data is received from the primary recording system, high-order bit first. It is necessary to invert the order of bits to low-order bit first for serial subtraction in the scanback arithmetic logic. This inversion is done in the data in-put logic section.

## b. Memory

A magnetic drum memory was chosen as the most efficient storage device for this application. Magnetic tape storage was rejected because of access time; core storage was rejected because of cost. The requirements of the system are such that the read and write function are independent and need not occur simultaneously. The drum capacity is fifteen hundred words arranged in groups of twenty-five words per channel with a total of sixty channels. Data is recorded sequentially starting with word one, channel one, progressing upward to channel 60. Upon completion of word 25, channel 60, the next word is written on channel one, word one, and the process repeated. Each time a word is written on the drum, the new word replaces anything which may have been written previously. In order to collect the last fifteen hundred points between apogee and end of track, the recording may be started anytime before or slightly after T = 0 and stopped at end of track. The required information will be recorded on the drum.



-4-

## c. Control

In the write mode of operation, data from the input logic is written onto the drum. In the read mode, data read from the drum is compared with data from the input logic in the arithmetic unit. The control of scan limits and various other modes of the scanback system operation function through the control logic.

## d. Arithmetic Unit

When the write function is stopped and read/write switch is placed in the read position, both present and recorded position data are presented to the arithmetic logic. The present encoder-defined position data is subtracted from the drum data, and the difference represents a position error.

## e. Output Unit

The arithmetic unit delivers a binary word corresponding to a position error with sign, to the output unit. A ladder netword is used in the output unit to perform a digital to analog conversion. The limits on the error voltage are set by three adjustable regulated power supplies.

#### II. BASIC CIRCUITS AND NOMENCLATURE

#### A. Basic Circuits

The following abbreviations for the basic circuits will be used in referring to all subsequent system description and diagrams:

| FF    | Flip Flop                       |
|-------|---------------------------------|
| ZB    | Zener Buffer                    |
| MV    | One Shot Multivibrator          |
| SB    | Slicer Buffer                   |
| PS    | Pulse Shaper                    |
| N/N'B | Buffer and Inverter Combination |
| R/A   | Read Amplifier                  |
| OSC   | Oscillator                      |
| BF    | Bessel Filter                   |
| TF    | Timing Filter                   |
| MTX   | Diode Matrix                    |
| CD    | Clock Driver                    |

Schematic diagrams of these units are included in the Appendix.

B. Unit Definition and Nomenclature

1. The physical location of a basic unit in the scanback equipment is defined in terms of the subrack (a letter) and its position in the subrack (a number). Thus "C3" represents a unit in the "C" subrack in position 3 counting from left to right.

2. The type of unit is denoted by the abbreviations listed in section A above.

3. Some printed circuit boards have two or more identical units per board. Thus a block diagram may list two flip flops with the same location. The terminal numbers associated with input-output connections in this case indicates which flip flop is referred to.

4. A group of flip flops connected as a counter or shift register is sometimes designated with a single letter to aid in written descriptions. Thus a counter might be called the "K" counter with  $K_1$ ,  $K_2$ ,  $K_3$  indicating individual flip flops.  $K_1$ would be the least significant bit (LSB). In some cases other individual units are given unique letter designations to aid in referencing.

5. The interconnecting points between block diagrams are indicated by a small rectangle surrounding the unit and terminal designation.

6. A diode matrix is shown on block diagrams as a triangle with a dot ("and" matrix) or a triangle with a plus ("or" matrix).



## III. DATA INPUT LOGIC

#### A. General Functions

The Baldwin encoders in the primary recording system are sampled at the rate of 40/second. However, as the scanback system requires only 10 points a second, the start pulses are counted down to obtain a lower data rate. The primary recording system shifts out data bits with the high order bit first. In order to perform the scanback digital servo function, the desired antenna position must be subtracted from the "present" antenna position. This is accomplished through a serial subtraction which necessitates the inversion of the incoming data bits so that the low order bit will be shifted out first.

Figure 3 is a functional block diagram showing the major elements of the data input logic. The shift and start pulses received from the primary recording system are counted down in the "Input Control Counter" to produce an input Control Timing Signal. This signal allows words at 10 per second to be inserted into the respective 16-stage shift registers. The "Y " flip flop is shown in several other block diagrams and it is shown here for reference. The number of stages in the input control counter can be changed easily, thus permitting a variety of read in rates to the scanback system.

Range, azimuth and elevation signals are received from the primary recording system as a set of serial binary numbers. These signals are buffered and then provide one of the inputs to the 16-stage shift registers.

To re-order the bit sequence of the incoming word, a high-speed clock and counter is provided. This is called the Recirculation Clock Generator and Counter. Each data bit that is received is recirculated in the appropriate shift register to reverse the bit order. At the end of this set of operations the three 16-stage shift registers are connected serially through the shift control matricies to form a 48-bit register containing properly-ordered range, azimuth and elevation numbers.

Three asynchronous timing signals are present in the scanback system input word timing, high-speed recirculation timing, and drum timing. These are distributed in proper logical order to the input elements by the timing matrix.

A set of toggle switch test registers is provided as another input to the 16stage shift registers. Any word configuration can be read into the scanback system by appropriate settings of these switch registers to provide for system testing.

During the write (recording) mode of operation the output of the 48-bit shift register is fed to the drum. During the read (playback) mode of operation the output is connected to the arithmetic unit.

#### B. Inputs from Primary Recording System

1. Start signal. This is a square wave with a period of 25 milliseconds which represents the sampling period of the shaft encoders.

2. Shift pulses. This signal is a train of 23 pulses at an 8.2 Kc frequency which start with the falling edge of the start signal.

3. Azimuth data. This is a logic voltage with the +5 volt level representing "ones" and the -5 volt level representing "zeros". The level changes are in phase with the shift pulses which are used as clock pulses. There is a set of 16 "ones" and "zeros" represented by this signal which defines the instantaneous value of this parameter.

4. Elevation data. Same as azimuth.

5. Range data. Same as azimuth.

#### C. Input Control Element

The input control element is shown in Figure 1A and consists of two counters and associated phasing elements. A four-stage "S" counter counts shift pulses to define a 16-bit word interval and another four-stage counter counts down the start signal to control the rate at which words are read into the scanback system. At the rate of ten words per second, only two of the stages of this counter are used. Rates of 5 and 2.5 words per second can be obtained by using successive stages of the counter. Timing diagrams in Figures 2A and 3A show the signal relationships in these counters. The principle output of this input control element is the Y flip flop which defines the sixteen shift pulses and indicates that data has been received and properly assembled.

D. Recirculation Clock Generator and Counter

The recirculation clock generator and counter are shown in Figure 4A. The clock generator is a 160 Kc gated oscillator. A four-stage parallel "G" counter gates off the oscillator at count fifteen so that fifteen high-speed shift pulses are produced for each input shift pulse.

### E. Input Shift Register

The input shift register is a 48-stage flip flop register which consists of three groups corresponding to elevation, azimuth, and range. (Figures 5A, 6A, 7A)  $E_{16}$  through  $E_1$ , and  $A_{16}$  through  $A_1$ , and  $R_{16}$  through  $R_1$ . Data is read into the register through the reset terminals. There are two modes of operation. In the <u>operate</u> mode the input receives data from the primary recording system. In the <u>Test</u> mode the input receives data from a 48-bit toggle switch register which is described in a later section of this report.

In the <u>Operate</u> mode the input shift register initially is divided into three registers corresponding to elevation, azimuth and range numbers. (Figures 5A, 6A, 7A), and each register is recirculated in order to reverse the bit sequence of the incoming word. Figure 8A shows the general operation of the recirculation function. When the input data has been recirculated and assembled as determined by the Y flip flop, the register inputs and outputs are connected as a single 48-bit shift register by the shift control matrices.

## F. Timing Matrix

During the initial "3 register mode" of the input shift register, as determined by Y , the timing matrix admits the high speed shift pulses as the basic clock. After recirculation of the bits has been completed, the timing matrix transfers the drum timing as the shift register clock in accordance with the state of the Y flip flop. Thus the final operation of the shift register is to shift the 48-bit composite word onto the drum in write mode or into the arithmetic unit in the read mode.

## IV. MEMORY

## A. General

The scanback memory is considered here to consist of the drum, channel selector switch, read-write amplifiers, and read-write switch. The general functions of the memory are as follows: data words from the data input logic are distributed in proper sequence to the drum channels where they are written on the drum surface in a suitable format. Upon command from the control element, the data on the drum are distributed through the channel selector switch to the read amplifier and then to the arithmetic element. In addition to these functions, the memory provides a source of control timing for the system in the form of synchronous sync and clock pulses. A functional block diagram of the memory is shown in Figure 4.

## B. Magnetic Drum Specifications

| Type:         | 512A - Bryant Chucking and Grinding Company<br>Computer Products Division<br>Springfield, Vermont |
|---------------|---------------------------------------------------------------------------------------------------|
| Diameter:     | 5" (inches)                                                                                       |
| Length:       | 12 1/4"                                                                                           |
| RPM:          | 3600                                                                                              |
| Coating:      | Ground Magnetic Oxide (.001-0015)"                                                                |
| Runout:       | .0001 T.I.R. Maximum                                                                              |
| Mounting:     | Vertical                                                                                          |
| Bit Capacity: | 240 tracks, approximately 625,000 bits                                                            |
| Weight:       | 115 pounds                                                                                        |

Read/write heads have 150 turns. However, only 75 turns are used with one side grounded:



One head is used per track since read and write functions do not occur simultaneously.



Note: The head-to-drum gap was pre-set by the manufacturer and under no circumstances should any attempt be made to tamper with the gap settings. If a failure makes it necessary to replace a head, only a person thoroughly familiar with the manufacturer's procedures and tools should attempt to re-adjust the head-to-surface gap.

#### C. Channel Selector Switch

A sequential recording method is used for its simplicity and flexibility. A set of sixty mercury-wetted relays in a "relay tree" configuration (Figure 11A) allows any channel to be chosen by appropriate control of the relays. This control is easily effected by digital logic techniques, as described in later sections of this report. An expansion of the present drum utilization can be accomplished by adding more heads, relays and associated control logic. The drum has 240 tracks available, of which only 62 are being used.

#### D. Read-Write Amplifiers

The memory requires three read amplifiers and two write amplifiers. One read and one write amplifier are provided for input data and two read and one write amplifiers are provided for the sync and timing drum channels. The data write amplifier is provided with a gated clock input to provide a drum input signal of the correct shape and size. Figure 13A shows a schematic of the read amplifier and Figure 14A is a schematic of the write amplifier.

#### E. Read-Write Switch

This switch is a manual 7-pole, two-position switch located in the upper control panel. It is the control for changing from a recording (write) mode to a playback (read) mode. The following is a list of the switched functions.

| Input ·                             | Write                 | Read               |
|-------------------------------------|-----------------------|--------------------|
| •.                                  |                       |                    |
| l pole - input timing matrix        | Drum timing MV(5B1)   | Read logic         |
| 2 poles - data input shift register | Write amplifier       | Arithmetic unit    |
| 1 pole - channel selector switch    | Write amplifier       | Read amplifier     |
| 1 pole - +30V                       | Write indicator light | Read Indicator     |
|                                     |                       | Scan limit lights  |
| 1 pole - Up-down counter matrix     | +5V                   | Up-down control FF |
| 1 pole - Up-down counter matrix     | -5V                   | Up-down control FF |
|                                     |                       |                    |

A diagram of the read-write switch is shown in Figure 15A.



Figure 5 - DRUM DATA FORMAT

## F. Drum Data Format

The drum data format is shown in Figure 5. The delay of approximately 3.2 Ms between the sync pulse and the start of the timing pulses provides the necessary time to allow the relay switch to switch drum channels without using any additional delay logic. Data as it is put on and taken off the drum appears as in Figure 6.

### G. Sync and Timing Track

A sync pulse and a timing track written on two separate channels provide the basic clock rate of the system. The sync pulse is recorded first; then, using this sync pulse, the proper timing track is recorded. Although in theory this need be done only once, in practice it is necessary to repeat the process in case of accidental channel erasure or other trouble which might cause either or both of these channels to be partially destroyed or damaged. Provision has been made to include permanently into the system the necessary logic needed to write either or both of these channels, at any time. (Sync and timing derivation, block diagram, Fig. 18A)

The method for recording the sync and timing channel is as follows:

Sync Channel: With the drum brought to a complete stop, the sync channel is recorded by simply touching a battery or DC power source briefly across the sync channel head using no more than 120 Ma of current. The drum is then started and brought up to full speed. The output of sync channel read amplifier (A6, Pin 6) must then be examined with an oscilloscope to be sure that only one pulse has been recorded (top line), Figure 6.

If a bad pulse or more than one pulse has been recorded, the channel will require erasing. This can be done by connecting the output of an audio oscillator to the head using about 60 cycles with 120 Ma of output. The amplitude is then slowly decreased to erase the channel, or a magnetic eraser may be used.

<u>Timing Channel</u>: The 100 Kc timing oscillator located at A15 is turned on by a jumper wire from Pin 9 to Pin 10. After a single clean sync pulse has been written onto the drum, the button at unit position 1A is pressed and the timing track is written.

The timing channel logic and timing diagram is shown in Figure 16A. The timing clocks are gated in and are recorded on the timing channel for a part of a drum revolution. Since only 1200 timing bits are required for the 25-words per channel, an eleven-stage counter  $(J_0 - J_{10})$  provides the nearest count of 1216 clocks which are recorded. Flip-flops  $A_0 - A_4$  gate in the clock



FIGURE 6 - WAVEFORMS

pulses at the count of 320 and closes the gate at count 1536. The 100 Kc timing pulses are fed to the drum recording head through a timing driver. Figure 17A in the Appendix shows the driver schematic.

#### H. Record and Playback Modes

#### 1. General

The read and write function of scanback is mutually exclusive and is switched by means of a manual switch (Figure 15A). In the write mode the data input is continually stored on the drum. In the read mode the data input register is switched from the drum to arithmetic unit. Figure 20A shows read/write switch logic block diagram.

#### 2. Write Function

In the write mode the write driver (B3) is effectively an extension of the input shift register shifting data onto the drum directly at the 100 Kc shift rate. The proper voltage is substituted for the up-down flip-flop to insure the T counter and C counter count only in the up direction. The 60 relay tree switch is connected to the write driver.

A return to zero (RZ) recording technique is used with a packing density of approximately 1600 bits per channel or 106 bits per inch. A writing frequency of approximately 100 Kc is used.

When data is written on the drum, the write driver samples the data flip flop (located in the data input section). If the data FF is in the "one" state, a twomicrosecond wide pulse is gated through the WD to produce a negative pulse of current to the head. The two-microsecond pulse comes from an MV (B5) whose input is timing from the drum.

120 Ma of write current is optimum for writing on drum. Greater current will cause the drum to saturate, reducing the allowable recording frequency and hence the resolution. Head current can be measured approximately by placing a 100ohm resistor in series with the head and calculating the current by measuring the voltage drop across the resistor using an oscilloscope with a difference amplifier package.

## 3. Read Function

The drum data is read out through read amplifier into the data flip flop (A27). Timing pulses are delayed to permit sampling near the center of the data as shown in Figure 21A. Timing is properly switched from write to read mode (Figure 22A - Timing Diagram Read/Write Logic.)

## V. CONTROL

## A. General

The problem is to place the input data word in the right slot on the drum as it rotates. It is first necessary to keep track of word slots on the drum. This is done with two counters which count the words and the separate bit locations on the drum. The second step is to deliver input data words at the proper time to the memory. Data from the primary recording system is arriving and being stored in the input register at the rate of a 48-bit word every 1/10 of a second. During this 1/10 second the drum rotates six times. Another counter keeps track of the incoming data (T counter). When a word is ready for recording, this counter is compared with the counter (W counter) which is keeping track of the position of word slots on the drum. When the numbers match, the next slot in sequence on the drum is under the recording head, and the word is recorded. After twenty-five words have been written on a particular drum channel, it is necessary to switch to a new channel. When a channel is full, a channel counter sends a signal to the relay "tree" which switches to the next available channel.

## B. Block Diagram

A functional block diagram of the control element is shown in Figure 7. The "B" counter counts drum timing and delivers an output pulse every 48 bits to define the drum word length. The "W" counter counts the word pulses from the "B" counter and defines the channel length by counting to 25 and then re-setting itself. The "T" counter counts data input word start pulses and thus contains a binary number indicating the number of input data words which have arrived. A comparator matrix connected to the "W" and "T" counters generates a read command when the numbers of the two counters match. This read command determines the proper time for delivering the data word to the drum. Since the "T" counter recycles after 25 words, its output defines the length of the drum channels. A "C" counter counts the drum channels and provides a "relay tree" control function.

The "T" and "C" counters are parallel up-down counters and are both controlled by their associated matrices and an up-down control FF. The "T" matrix causes its counter to recycle after 25 word counts and thus defines a channel length. The "C" matrix causes its counter to recycle after sixty channels have been counted and thus defines the presently available drum storage capacity. In the write mode these counters count up only; however, in the read mode the counters can count in either direction. The direction of counting is determined by the up-down control flip flop. This flip flop is controlled either by the scan limit switches or manualupdown push buttons. There is an upper and a lower scan limit switch which is used to select the channel or set of channels to be read. The control logic is arranged so that upon completion of the channel reading, the sequence of scan will reverse and the same data will be read out in the reverse order. This up-down scanning will



continue until some over-ride command is given. The test-operate control is used to select the kind and mode of data to be fed to the "T" counter.

## C. Drum Clock "B" Counter

A six-stage serial counter is used to count the clock pulses from the drum timing track to provide the basic 48-bit word length. Flip flops B  $_{0}$  - B<sub>5</sub> in Figure 23A make up this counter. Since a serial counter using falling edge logic may not be reset to zero without generating spurious carry pulses, it is necessary to reset the counter to all "ones" at the end of count 46. The next timing pulse resets the counter to all "ones" at the end of count 46. The next timing pulse resets the counter to zero which is the first count for the next cycle. Figure 24A shows the timing dia-gram. Sync also resets the "B" counter to "ones" once per channel. Timing begins 3.2 ms after the sync pulse and ends on timing pulse 1216. The timing diagram, Figure 16A, illustrates how the timing pulses originate and are gated in for only a portion of the drum rotation.

#### D. Drum Word "W" Counter

A five-stage serial counter (W -W in Figure 25A) counts the output of "B" counter. The word counter is reset to all "ones". Figure 26A shows outputs from the word counter. The number in the "W" counter indicates which word in the channel is under the heads. The word and bit counters are in continuous operation as long as the drum rotates.

## E. Data Input Word "T" Counter and Comparison Matrix

The counter  $(T_0 - T_4)$  in Figure 27A) is a five-stage, parallel, up-down counter which counts start pulses from the data input logic. The pulses from the input section are generated after a 48-bit word has been assembled in the input registers and are ready for processing. This pulse, occurring at the rate of one every 1/10 second advances the T counter one up or down depending on the up-down control.

The T counter is reset under the following conditions: When counting up and the count reaches 24, the counter resets to zero; when counting down and the count reaches zero, the counter resets to 24; either at the start of a scanback recording or for test purposes, a push button located on the front panel also resets the counter to zero.

The number in the T counter is compared in the matrix to the number in the W counter; when the counters are identical, a gate is generated which is 48 bits long. When this gate occurs, data is recorded on the drum from the shift register or data is read off the drum for further processing. Thus, the W counter identifies the word slots on the drum; the T counter provides the sequence, up or down. Since the W counter counts its full cycle six times for one complete cycle of the T counter, an inhibit function at position D31 allows only one word gate out of the comparator matrix for each count of the T counter. Sync! inhibits the comparator to prevent a spurious output during sync reset of the W counter.

When data is being placed on the drum, the T counter counts only up providing a sequence of 1500 words; when data is being taken off the drum, the counter may be set to count either direction depending on the scan limits of trajectory to be examined. The T counter counts up or down along with the channel counter. The direction of counting for both of these counters is determined by the up-down control FF.

The Start/Stop FF located at B32 gates off pulses to the T counter. This shuts off the 48 gate and stops data from being recorded or taken off the drum. Since the T counter is tied to the channel counter, the latter also stops along with the relay tree.

## F. Test-Operate Control

The scanback system has a built-in facility for completely testing the machine from the input shift register to the output of the ladder netword independent of any external signals. This is accomplished by means of a 48-bit toggle switch register which is used to simulate any desired input word.

In order to use this test function, the Test-Operate switch (on front panel) must be placed in the Test position. In the Test position, the toggle switch register becomes the input source.

On the front panel, under the section labeled Test Function, there are two switches:

## l, Auto-Manual (Figure 30A)

In the <u>Auto</u> position a five (5) stage counter is used to count sync pulses. The rate of test writing and reading may be selected by choosing one of these stages as a source pulse input.

The manual position is connected to a push button so that one word, upon command, may be written or read on the drum.

## 2. Recirculate Push Button (PB)

The purpose of this PB is to disconnect the inhibit gate from the comparator matrix so that the same word from a single channel may be continuously read off the drum. In test operation, a single channel may be selected by means of scan limit switches. The manual PB then may be used to select any given word on a particular channel. The read out of the word can be examined continuously on an oscilloscope. The up-down switches on the front panel, upper right hand corner, may be used to reverse direction of counting of C counter and T counter at any given time as explained in section on channel counter.

The reset PB resets T counter and C counter to 0. Since ther is no way by which a particular channel or word may be directly selected, it is necessary to use the reset PB and/or the up-down switches in conjunction with the scan limit switches to control the C counter and T counter so that when the desired channel is reached by counting up or down, the channel may be examined in detail.

Example:

It is desired to examine channel 44 (Octal)\* in detail

- 1. Stop/Start switch in STOP position
- 2. Test/Operate in TEST position
- 3. Reset switch pushed resetting C and T counters
- 4. Read/Write in READ position
- 5. Up switch is depressed
- 6. Upper scan limit switch set 44
- 7. Auto/Manual switch in AUTO position

Upon pushing start switch, the channel counter will count at some arbitrary fast rate until channel 44 is reached. Since the upper and lower scan limits are set at count 44, upon reaching count 44 the counter will continue to count updown only within this channel. The auto-manual switch is or is then placed in manual, and the recirculate switch is put in the On position. The manual push button and up-down switches enable examination in detail of said channel up through and including the output shift register.

<u>Caution:</u> In the write position the toggle switch register may be used to write any desired arbitrary words onto the drum register. In the read position, however, the word in the output shift register is the result of <u>Subtraction</u> A - B

> where A is drum register B is toggle switch register

This includes a one (1) bit error as a result of omission of end around carry in all cases except one which is explained below.

Note:

Indicator lights on front panel indicate only 10 least significant bits and sign which represent inputs to D/A converter

Scan limit switches and channel counter lights read in octal

In addition, the complimenting function occurs in the ladder network. Therefore, in order to interpret the indicator lights properly, care must be taken to determine the proper word configuration at the output shift register.

The most direct way to read the drum contents is to set the toggle switch register to all ones (1). (This method is used in TTY drum dump provision). Since the input register is complimented at ladder input (A - B = A + B), the resultant then becomes  $A_{drum} - 0 = Drum$  contents.

# G. Channel "C" Counter

1. General

A six-stage, parallel, up-down counter ( $C_0 - C_5$ , Figure 31A) keeps a count of "25 word carries" from the T counter. When a drum channel has been used up, the "C" counter switches the relay tree (Figure 11A) to the next drum channel. The C counter is reset under the following conditions: when counting up and the count reaches 59, the counter resets to zero; when counting down and the count is zero, the counter resets to 59; a push button on the front panel (the same one that sets the T counter to zero) also resets the "C" counter to zero for test purposes or, if wanted at the start of a scanback operation.

#### 2. Read-Write Mode

When data is being written on the drum, the C counter counts only up, i.e., 0 - 59; in the read mode, the counter counts either up or down and may be set to count between scan limits. The direction of counting is determined by the up/down flip flop at position D2 (Figure 34A); the output of this flip flop is also sent to the U -D matrix of the T counter so that both counters count up or down together. This flip flop is set by either the U -D push button on the front panel which allows an operator to take control immediately of scanning direction; or, the flip flop is set by the upper and lower scan limit switches on the front control panel which feed the matrices in D4 in Figure 34A. The channels to be scanned may be selected in the machine with these switches which are octally coded for convenience. "C" counter indicator lights on the front control panel indicate the drum channel being used. The six lights, being marked off in groups of three, permit easy conversion to octal. For example, if the darkened circles indicate the lights are on, octal channel No. 25 would be in use.

#### Channel Counter

Numerical Value =  $4 \ 2 \ 1 \ + \ 4 \ 2 \ 1$  Therefore, number = 25

The five T counter lights (the last one on the right is blank) directly above the channel counter lights shows how many words have been used up in the particular channel. When the scanback command is given, the C counter indicator lights indicate the last written channel. This channel becomes the upper limit of scanning and the next higher channel number the lower limit of scanning.

## 3. Scan Limit Switches

Two scan limit switches are used to set the upper and lower limits of the playback scan. Actually they set the limits on the drum channel to be sampled.

The scan limit switch in Figure 34A consists of two rows of push buttons. The right hand row represents the least significant and the left hand row represents the most significant bit of a two-digit octal number. The octal number (when converted to its decimal equivalent) represents the channel number (1 through 60) selected by the switch. Each row has eight push buttons numbered 0 through 7.

In the write mode the drum channels one through sixty are filled in sequence. After the sixtieth channel is full, the relay tree is switched back to channel one, and the writing continues with the previous data in channel one being erased as the new data is written. Thus there is a block of 150 seconds of past data on the drum. This block of data may not be in exact channel sequence. For example, if the writing mode is terminated, on channel 15, then channel 16 represents the earliest data and channel 15 the latest data. In this case, if it is desired to scan over the entire recorded data interval, it is necessary to set the upper scan limit switch on channel 15 and the lower scan limit switch on 16. It should be remembered that the channel selector switch is arranged in octal numbers. For example, channel 60 (decimal) would be selected by inserting the number 74 (octal) into the scan selector switch. Numbers higher than 74 (octal) have no meaning since the maximum number of channels is 60 (decimal).

4. Relay Tree Control

The relay tree control is a bank of sixty relays so connected that there are sixty separate paths available to the memory drum. These relays are controlled through sixty relay drivers which are connected to the "C" counter; thus for every one of sixty counts of the channel counter, there is a different path and head available. Figure 11A shows a schematic of the relay tree, and drivers; Figure 12A shows the location of the relays.

## 5. Manual Up/Down Push Buttons

The manual U/D push buttons control the U/D flip flop in addition to the control matrix. The buttons permit an operator to examine only part of a channel. For example, if it were desired to look at the data running from the middle of channel 23 to the middle of channel 24, he would "ride" the buttons to cause the machine to count up and down between the desired limits.

#### VI. ARITHMETIC UNIT

## A. General

The function of the arithmetic unit is to determine the difference between the present antenna position, represented by the contents of the input register, and the new desired position, represented by the contents of the drum. This difference represents the error signal which then drives the antenna servo. This entire closed loop may be regarded as a digital servo system.

A functional block diagram is shown in Figure 8. The input data and drum data are fed to the subtractor which is a diode matrix. A carry "K" flip flop is used as an integral part of the subtraction function. The output of the subtractor is a binary number which represents the difference between the two input numbers and is connected to the output register. The output register is a 47 flip flop shift register which contains the composite 48 bit word representing the range, azimuth, and elevation error numbers. (The 48th bit is stored in the adder). The arithmetic control counter is a five-stage counter and matrix used to define the 16 bit words. This is needed, since the desired operation is to determine the difference between 16 bit words; not 48 bit words. The sign control unit contains a matrix and phasing flip flop to deliver a signal to the output which indicates the direction of the error.

B. Subtractor

This unit is actually a simple serial adder which performs subtraction by the "ones" complement method (Figure 35A). It can be shown that a subtraction can be performed by adding the complement of the number being subtacted. Thus A - B = $A + \overline{B}$ , where A is the magnetic drum data and B is the input register data.  $\overline{B}$  is obtained by reversing the input of the B register flip flop to the adder. If A is greater than B, there is a final end-around carry which has been ignored in this design for simplicity. The result of this is a one-bit error equal to one part in one thousand which is too small to be resolved by the servo system. The following example shows the principle of operation.

Assume a number A = 1100101101011100 and B = 0110111001011001

#### Connections to adder matrix

a =  $\frac{A}{B}$ b =  $\frac{A}{B}$  (input register output is reversed at matrix (Figure 35A)) <sup>c</sup> = carry from previous addition <sup>c</sup> = carry from present addition S = sum



-26 -

#### Logic equations for matrix

 $S = a'b'c_{1} + a'bc_{1}' + ab'c_{1}' + abc_{1}$   $c_{2} = a^{1}bc_{1} + ab^{1}c_{1} + ab$   $\underline{MSB} \qquad \underline{LSB}$  a = 110010110101100 = 52060 Drum b = 1001000110100110 = 28249 Input c = 1000001111111100 S = 1010111010000010 = +23810 Difference

The final carry in the sum (17th bit) indicates the sign of the error. If it is one, the difference is positive and if zero, the difference is negative. Another rule which applies to the above method of subtraction is that when A is less than B, the answer is negative and must be complemented to obtain the correct difference. This is accomplished in the digital to analog converter in the output unit.

#### C. Sign Control

The output of the adder must indicate the direction (sign) as well as the magnitude of the difference number. This is required to properly direct the antenna motion. The sign is generated in accordance with the following criteria.

1. If A is greater than B, the sign is plus and the end around carry = 1.

2. If A is less than B, the sign is negative and the end around carry = 0.

At the proper time the carry flip flop is sampled and the range, elevation and azimuth sign flip flops are set to a zero for a positive sign and a one for a negative sign.

In the azimuth plane, it is necessary to provide instructions which would enable the antenna to seek the shortest path. In particular, if the two points being subtracted from one another happen to be on either side of north, it is obvious that the subtracted difference would be a large error. This would tend to cause the antenna ordinarily to swing through nearly  $360^{\circ}$ . The same would be true of any situation in which the error was greater than a hundred and eighty degrees. The solution is to fully complement the number including the sign so that the antenna will select the shortest way to go between the two points. (See Figure 37A - R, Az, El Reset Mtx).

A sign relay performs the function of complementing whenever necessary (i.e., negative numbers, values greater than  $180^{\circ}$ ), by floating the power supply that produces the voltage source of ladder network and grounding either side as a function of sign relay.

#### D. Arithmetic Control Counter

This is a five-stage counter and matrix which has two functions. One is to define the 16-bit words, and the other is to provide timing signals for the sign function control (Figure 38A).

#### E. Reset Control

A maximum limit on the error signal is set by a matrix connected to the output register. Thus, if any of the six most significant bits of an error word is a "one" or a zero, the entire word is reset to all "ones" or "zeros" depending on the sign function. The digital to analog converter (ladder network) senses only the 10 least significant bits and thus receives a maximum error if any of the other bits is a one. The matrix is shown in Figure 37A. In addition to the above function, the azimuth reset matrix provides for the "shortest path function" mentioned in Section C above.

#### F. Output Register

The output register is a 48-bit serial shift register containing 47 flip flops. The 48th bit is considered to be the contents of the adder output at the time of sampling. The three error signals (range, azimuth and elevation) are defined by the sign function control and arithmetic control counter. Figure 40A is a block diagram of the output register.

#### VII. OUTPUT UNIT

## A. General

The purpose of the output unit is to change the contents of the arithmetic unit to a form suitable for use by the antenna and range tracking servo systems. To do this, a digital to analog conversion is performed. Figure 9 is a functional block diagram.

#### B. Ladder Network

The ladder netword's function is to perform the necessary digital analog conversion and to provide the DC voltage necessary to control the azimuth, range, and elevation servos. Although the total sixteen bit difference is sampled, the ladder is only connected to the least significant ten bits. This provides an accuracy of one part in a thousand and is greater than the accuracy that can be expected from the servo system. The ladder network is a constant impedance relay control resistance network. (Figure 41A) Because the output of the output register flip flops are only used to switch relays, it is possible to use any calibrated voltage depending upon the need of the particular servo system. Each of the three ladder networks has a variable regulated power supply from 0 to 18 volts DC. The three individual supplies make it possible to calibrate each of the servos independently such that a one-for-one correspondence will exist between the original trajectory and the reposition trajectory.


FIGURE 9 - FUNCTIONAL BLOCK DIAGRAM OF

OUTPUT UNIT

## VIII. TELETYPE

When the TTY is being used to transmit real time data, the scanback must be turned on to provide power to the buffers. Provision has been made to enable the teletype logic to sample the drum contents and transmit the contents to some remote position such as Lincoln Laboratory. (See Group Report 21G-0007 "Real Time Clock and TTY Data Transmitter for Reentry Physics Program") The TTY operates at a very slow rate; therefore, the scanback read rate is under control of TTY logic. The following procedure to "dump drum" must be observed:

- 1. Test/Operate in TEST position
- 2. Auto/Manual in Manual position
- 3. Scanback/TTY switch (Figure 30A, B7) in TTY position. (This is source of input Read Command from TTY)
- 4. Toggle Switch register set to all ones (1).
- 5. Start

The interconnections between TTY and scanback are as follows:

TTY/Scanback Switch - read command (Figure 30A)

48 leads from Output Shift register for parallel sample (Figure 40A, E8-E32)

 $T_{48}$  gate (Figure 27A, B2O). The falling edge of this gate indicates the word has been completely shifted into output shift register.

### IX. CALIBRATION PROCEDURES

Before proceeding with the calibration, it is necessary to place the control of the antenna in the scanback mode of operation. This is done at the antenna control console. (Three bipolar error voltages, range, azimuth, elevation from the scanback equipment are sent to the antenna control console.)

Each of the three servo systems are calibrated as independent units in polarity and magnitude.

#### A. Polarity

(A complete description of a single servo such as elevation will be described; the method for the other two is identical).

1. The brake is applied to azimuth control and range may be disconnected from scanback.

2. The antenna is at a full stop and the encoder elevation position is written onto the drum 50 or 75 times. (The exact number does not matter; however, 50 words or two full channels should be the minimum).

3. The antenna is then moved off the fixed position approximately  $5^{\circ}$ . Antenna control is then given to scanback which should bring the antenna back to the previous fixed position. Should the antenna move in the wrong direction, the polarity of the voltage to the ladder network at the scanback equipment should be reversed. This process is repeated for both the range and azimuth servo units.

### B. Magnitude

A completely suitable test for calibration of the scanback error voltage has not been developed. Two types of tests have been used but each has limitations. The primary value of such a test is to adjust the power supplies for the ladder network so that an optimum re-positioning of the antenna and range gate occurs. There is a compromise involved, since a setting for minimum lag gives rise to over-shoot problems. A setting in the other direction creates a lag condition when high accelerations occur. The two tests are listed below:

1. The calibration for each individual servo consists of moving range, azimuth or elevation through some arbitrary path in which the reversal points are noted (i.e., an example in range would be to move from 50 NM to 75 NM back to 30 NM and stop.) Scanback is then given control and the path should continuously be retraced. The power supplies that provide voltages for the ladder network should be adjusted until there is a close correspondence between the original path and the scanback control repositioning function. The plotting board is used to indicate proper repositioning. Of course, this method is very limited in accuracy, but can be used to indicate a gross calibration. 2. The test for accurate scanback calibration is as follows: The antenna shall be moved, using the optical director, through some arbitrary trajectory. Co-incidentally, the range operator shall move the range gate in and out in some arbitrary manner. The scanback system shall record this trajectory and at the same time the primary recording system shall make a magnetic tape of the trajectory. This trajectory should be no greater than two (2) minutes. The scanback will then take control and reposition the range gate and antenna. The repositioned trajectory will also be recorded on tape. It is important to mark the exact time at which the scanback mode changed from record to playback. This tape will then be processed by the 7090 computer and plots of the original and repositioned trajectories will be compared for accuracy. The results of this analysis should indicate if additional calibration is necessary and particular points of error noted and corrected. This test is capable of providing an accurate measure of scanback performance but is very time consuming and laborious.

## X. OPERATIONAL PROCEDURE

## A. Test Function

Much of the scanback circuitry may be tested by the following method:

- 1. Press Start-Stop to indicate stop
- 2. Place the Read-Write switch in the Write
- 3. Press the Operate-Test to indicate Test

In the Test position the Auto-Manual switch becomes active. The Auto position is the one usually used.

- 4. Reset Channel Counter (button marked reset)
- 5. Set up a known test pattern consisting of range, azimuth and elevation words on the switch bank
- 6. Start recording by pressing Start-Stop button to indicate start. Write several channels of the test data on the drum (15-25 seconds). When this has been done, press stop. (The bit, word, and channel counters will automatically count up)
- 7. Place Read-Write switch in the Read position
- 8. Leave Operate-Test switch in Test. Put scanback TTY switch in proper position (Sec V111)
- 9. Select channel limit if desired. The counter will then scan channels as determined by limit switches.
- 10. Reset channel counter or press down
- 11. Place all switches in switch bank in their "1" position (Up). This will make the display read out the same words that were recorded. Or set of different words can be set up on the switches for comparison with those previously recorded. The magnitude of error can then be read on neon lights connected to the output register.
- 12. Press Start-Stop button to indicate start and observe results.

B. Normal Operation

 Set switches in the following positions: Stop, Write, Operate (In the Operate mode the auto manual switch becomes inactive in write channel - limit switches are inactive)

- 2. Encoders turned on
- 3. Press Start record several channels with antenna moving in all parameters
- 4. Press down switch
- 5. Make sure TTY scanback switch is in scanback position
- 6. Switch from Write to Read and immediately have an operator switch antenna console for scanback operation. When this is done antenna positions previously recorded on the drum will be compared with present antenna position and will provide an error voltage to reposition the antenna.
- 7. Set scan limits if desired. Error voltage power supplies should be calibrated. This is covered in another section.

## XI. ACKNOWLEDGEMENT

Assistance in preparation of this report was given by P. J. Harris, K. H. Morey, and E. E. Schowengerdt, Jr.







-37 -







-39-







-42-

# ABCDEFGHIJKLMNPQ—Start (Input Data Sequence)

- Typical 16 Bit Shift Register

| 1         | Α              | В        | С      | D      | E      | F             | G               | Η      | Ι      | J | ΚŪ            | L             | Μ               | N    | Р                      | Q    | Normal bit sequence (no bit |
|-----------|----------------|----------|--------|--------|--------|---------------|-----------------|--------|--------|---|---------------|---------------|-----------------|------|------------------------|------|-----------------------------|
|           |                |          |        |        |        |               |                 |        |        |   |               |               |                 |      |                        |      | reversal)                   |
|           | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | At Start                    |
| -         | <u>_Q</u> _    | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | $\frac{0}{0}$ | 0             | 0               | 0    | 0                      | 0    | First Data Bit Arrives      |
| T         | 0              | <u>Q</u> | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | First High Speed Shift      |
| 8         | 0              | 0        | Q      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Second High Speed Shift     |
| 48        | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Fourteenth High Speed Shift |
| 6         | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Fifteenth High Speed Shift  |
| 2         | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | Q    | Threenta High Speed Saint   |
| J.        | P              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Second Data Bit Arrives     |
| _         | 0              | P        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | First High Speed Shift      |
|           | Õ              | Ō        | P      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Second High Speed Shift     |
|           | 0              | 0        | Q      | P      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Third High Speed Shift      |
|           |                |          |        |        |        |               |                 |        |        |   |               |               |                 |      |                        |      |                             |
|           | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | Q    | P                      | 0    | Fourteenth High Speed Shift |
|           | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | Q                      | P    | Fifteenth High Speed Shift  |
|           | N              | -0-      | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | P    | Third Data Bit Arrives      |
|           | P              | N        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | $\frac{0}{0}$ | 0             | 0               | 0    | 0                      | 0    | First High Speed Shift      |
|           | $\overline{0}$ | P        | N      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | 0    | 0                      | 0    | Second High Speed Shift     |
|           |                | -        | 11     |        | 0      |               | 0               |        | 0      |   |               |               | 0               |      |                        |      | becond mga bpeed bant       |
|           | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | Q               | P    | N                      | 0    | Fourteenth High Speed Shift |
|           | 0              | 0        | 0      | 0      | 0      | 0             | 0               | 0      | 0      | 0 | 0             | 0             | 0               | Q    | P                      | N    | Fifteenth High Speed Shift  |
| $\approx$ | ~              |          |        |        |        |               |                 |        |        |   |               |               |                 |      |                        | ¥    | *                           |
|           | В              | Ø        | Q      | P      | Ν      | Μ             | L               | K      | J      | Ι | Η             | G             | F               | Ε    | D                      | С    | Fifteenth Data Bit Arrives  |
|           | C              | B        | Ø      | Q      | P      | Ν             | M               | L      | K      | J | Ι             | Η             | G               | F    | Ε                      | D    | First High Speed Shift      |
|           | D              | С        | В      | ø      | Q      | P             | N               | Μ      | L      | K | J             | Ι             | Н               | G    | F                      | E    | Second High Speed Shift     |
|           | E              | D        | С      | В      | Ø      | Q             | P               | N      | M      | L | K             | J             | Ι               | Н    | G                      | F    | Third High Speed Shift      |
|           |                |          |        |        |        |               |                 |        |        |   |               |               |                 |      |                        |      | 0                           |
|           | Q              | Р        | Ν      | M      | L      | K             | J               | Ι      | Η      | G | F             | E             | D               | С    | В                      | ø    | Fourteenth High Speed Shift |
|           | 0              | Q        | Р      | N      | Μ      | L             | K               | J      | Ι      | Η | G             | F             | E               | D    | С                      | В    | Fifteenth High Speed Shift  |
|           |                |          |        |        |        |               |                 |        |        |   |               |               |                 |      |                        |      |                             |
|           | Α              | Q        | Ρ      | Ν      | Μ      | L             | K               | J      | Ι      | Η | G             | F             | Ε               | D    | С                      | В    | Sixteenth Data Bit Arrives  |
|           | В              | А        | Q      | Р      | Ν      | Μ             | L               | K      | J      | Ι | Η             | G             | F               | Ε    | D                      | С    | First High Speed Shift      |
|           | C              | В        | Α      | Q      | Р      | N             | Μ               | L      | K      | J | Ι             | Н             | G               | F    | E                      | D    | Second High Speed Shift     |
|           | D              | С        | В      | Α      | Q      | Р             | Ν               | Μ      | L      | K | J             | Ι             | Н               | G    | F                      | E    | Third High Speed Shift      |
|           | Ε              | D        | С      | В      | Α      | Q             | P               | Ν      | Μ      | L | K             | I             | Ι               | Η    | G                      | F    | Fourth High Speed Shift     |
|           | F              | Е        | D      | С      | В      | A             | Q               | Р      | N      | M | L             | K             | I               | Ι    | Η                      | G    | Fifth High Speed Shift      |
|           | G              | F        | E      | D      | С      | В             | A               | 0      | P      | N | M             | L             | K               | I    | Ι                      | Н    | Sixth High Speed Shift      |
|           | H              | G        | F      | Е      | D      | C             | В               | Ā      | 0      | P | N             | M             | L               | K    | T                      | I    | Seventh High Speed Shift    |
|           | I              | H        | G      | F      | E      | D             | C               | B      | A      | 0 | P             | N             | M               | L    | K                      | I    | Eighth High Speed Shift     |
|           | Ī              | T        | H      | G      | <br>F  | E             | D               | C      | B      | Ā | 0             | P             | N               | M    | L                      | K    | Ninth High Speed Shift      |
|           | K              | Ī        | T      | н<br>Н | G      | ਰ<br>ਜ        | F               | D      | C      | R | A             | $\frac{1}{0}$ | D               | N    | M                      | T    | Tenth High Speed Shift      |
|           | I              | K        | T      | T      | ч      | G             | <u></u>         | F      | D      | C |               | X             | 1               | D    | N                      | M    | Flowerth High Speed Shift   |
|           | M              | I        | J<br>V | 1<br>T | T      | - U           | r<br>C          | E      | D<br>E | D | D             | <br>          | <u><u>v</u></u> | r    |                        | N    | Twelfth High Speed Shift    |
|           | NI             | M        | T      | J<br>V | 1<br>T |               | <u>-</u><br>- ц | r<br>C |        |   | D             |               |                 | Q A  | $\frac{\mathbf{r}}{0}$ | D    | Thirteenth High Speed Sull  |
|           | D              | IVI      |        | T      | V      | <u>Т</u><br>т | n<br>T          | U      | r<br>C | E |               | -<br>-        | D               | A    | <u><u> </u></u>        | P    | Fourteenth High Speed Shift |
|           | P              | IN       | IVI    |        | K      | 1             | 1               | H      | G      | F | E             | <u></u>       | U               | B    |                        | Q    | Fourteenth High Speed Shift |
|           | LY             | P        | IN     | M      |        | K             | J               | 1      | Н      | G | F             | E             | D               | C    | В                      | A    | Fifteenth High Speed Shift  |
|           |                |          |        |        |        | Fig           | gur             | e 81   | ł      | - | Re            | cir           | cul             | atio | n B                    | it S | equence                     |



ALL DIODES - S347 G



FIGURE IDA - INPUT REGISTER RESET MATRIX

 $\mathcal{O}$ 

-45-

- 301



-46-

C-13325 1 TECHNOLOGY MINSO C-/3362-YANNEL LINCOLN LABORATORY MASSACHUSETTS INSTITUTE OF TE 7 2 Q LH918 FIGURE -100 P10 (m) 800 R50 840 P30 R20 Ĩ И N N + 7 M Į -R 59 839 819 6+2 P29 62 M N N 4 M M A LONG 8+4 R 38 P58 A28 R18 80 N 4 N M M Y 853 647 P37 827 612 62 N 00 N 4 7 Y P36 R56 R 46 P26 P16 8 M N N 00 M M BACK FRONT R35 P55 R45 P25 R15 PS 00 N 4 N 484 P54 F24 844 14 44 N \* 00 2 7 2 853 R33 6#2 829 R13 \* 83 N M N 10 M R 32 P42 822 912 82 Y 2 6 M \* 1+2 R31 RSI 4 921 RII 32 7 M \* S N 1337

.



-48 -



-49-



-50-







-53-







-55 -





FIGURE 22 A - TIMING DIAGRAM READ - WRITE CONTROL





-59-





-61



DIODES : S347G TRANSITRON)



FIGURE 28A-"T" COUNTER UP-DOWN PARALLEL CONTROL MATRIX (BIS)

-63-



FIGURE 29A-COMPARATOR MTX (2 CARDS) -64-

K. H. MOREY




-66-



FIGURE 32A - CHANNEL COUNTER UP-DOWN PARALLEL CONTROL NTX.





-69-



-71-







FIGURE 39 A - SIGN FUNCTION TIMING DIAGRAM



-75-







-78 -

| N A-13479 | 20<br>20<br>20<br>13<br>13<br>13<br>13<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | FIGURE - 44A | SCHEMATIC NOTES<br>UNLESS OTHERWISE SPECIFIED<br>RESISTANCE CAPACITANCE INDUCTANCE<br>0 20 20 | LINCOLN LABORATORY     | Inconcidents institute of itchinglogi<br>Lexington, Mass.                           | TIMING FUTER                          | SCHENATIC                                                                             | PILE CHANGE DWG. A-13479-            |
|-----------|---------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------|
| NOE-      | took<br>tige                                                                                            |              |                                                                                               | SHOP NOTES PRAWN CULES | 1. TOLERANCE ON DIMENSIONS BY O. WHI// C ONTH<br>FRACTIONAL ± 1/64" BY CALECKED / 7 | 2. BREAK EGGES 1/64" MAX. BY APPROVED | 3. SCREW THREADS<br>3.0° CHAMFER ENDS DATE JUNE 2. 1961<br>1% PITCH THD. RELIEF SCALE |                                      |
|           | 27<br>10k<br>1301. 4mt<br>10k<br>10k<br>10k<br>10k<br>10k<br>10k<br>10k<br>10k                          |              |                                                                                               |                        |                                                                                     |                                       |                                                                                       | CHANGES                              |
|           | 2/2/<br>2/2/<br>2/2/<br>2/2/<br>2/2/<br>2/2/<br>2/2/<br>2/2                                             | -79          | )_                                                                                            |                        |                                                                                     |                                       |                                                                                       | CHANGE D'W'N APP'D DATE LETTER BY BY |

MASSACHUSETTS INSTITUTE OF TECHNOLOGY 1 A-13480 PRISTANCE CAPACITANCE IMDUCTANCY SCHEMAI CHANGE DWG. A-13480 -Æ. UNLESS OTHERWISE SPECIFIED LINCOLN LABORATORY XESISTERS HA & SESIST SCHEMATIC NOTES FIGURE - 45A 5PEC/ 789 LEXINGTON, MASS. 5201 K K -. PIE WE 6A 52830 20100 6 31 8 DRAWN R. A. 21 f APPROVEO CHECKED , APPROVED 6 DRAWN DATE SCALE BΥ Ϋ́́ × ∎ UNLESS OTHERWISE SPECIFIED 1. DIMENSIONS ARE IN INCHES 2. TOLERANCE ON DIMENSIONS FRACTIONAL ± 1164 DECIMAL ± .005 ANGULAR ± 1/20 - 6.51 REQ. NO. 12150 3. BREAK EDGES 1/64" MAX. 4. SCREW THREADS 30° CHAMFER ENDS 11/2 PITCH THD. RELIEF SHOP NOTES 5.347.6 CHANGES CHANGE D'W'N APP'D DATE -80-



\_\_\_\_\_

-81-

















160 KC GATED OSCILLATOR (E2)

F1GURE - 544 -

| <br> |      |       |              | - 4         |             |        |              | ٦               | 1                             |        | LLTEI         | -2  |            |      |    | TT | xoot                                        |                                                                                              |
|------|------|-------|--------------|-------------|-------------|--------|--------------|-----------------|-------------------------------|--------|---------------|-----|------------|------|----|----|---------------------------------------------|----------------------------------------------------------------------------------------------|
|      |      | لي    | Q            |             | ę           | J      |              | 8               |                               | ,      | τ.            | ı   | L          |      | Y  |    | ORT<br>F TECHNK                             | NON                                                                                          |
| 32   | 95   | ٤X    | m L          | *           | 1           | 8      | La la        | La La           | $\mathbf{X}$                  | 5      | $\overline{}$ |     |            | 1    | 55 |    | UABORAT<br>LABORAT<br>TITUTE O<br>TOM. MASS | CATI                                                                                         |
| Ĭ    | 80.  | 4 4   | 20           |             | 80          | 21     | 8 8          | L.              | 10                            | -      | 8 X           |     |            |      | 1  |    | AL VCOLN 1                                  | 2 0 V                                                                                        |
| 2 de | 83   | AF    | 18           | 40          | 47          | 2.     | 82           | 4               | 8                             |        | 2×            |     |            | PE - | 14 |    | CHUSEN                                      | DARD                                                                                         |
| 8    | A10  | F AS  | 2.5          | 21.22       | A6          | 5.     | 84           | <u>لد</u><br>لد | 85                            | Derra  | Sa X          |     |            |      | K  | Ц  | NASSA                                       | C                                                                                            |
| 28   | Au   | 4 4   | PULSE N      | 2 AB        | A5          | 2.     | 8<br>8<br>77 | ¥.8             | MCTR                          | $\geq$ | $\leq$        |     |            |      | 0  | H  | STRAT                                       | 2,131                                                                                        |
| 27   | AIZ  | L a   | 3            | i j         | 44          | 5      | A13          | 28              | X                             |        | 2.2           |     |            |      | L  | Ħ  | W.Y.                                        | ANUL -                                                                                       |
| 26   | Ars  | 2 4   |              | X           | 43          | 2      | X ox         | 2.2             | Ŷ                             | $\geq$ | $\leq$        |     |            |      |    | Ц  |                                             |                                                                                              |
| 3    | Alt  | 2 4   | A CONTRACT   | 2A          | 28          | 2      | 2 2 X        | 2               | T                             | $\geq$ | $\leq$        |     |            | 25   |    |    | NOTES                                       | AL S LONG                                                                                    |
| 2 2  | AIS  | i a   | NE           | X           | 4           | 2      | X X X        | L'              | X                             | $\leq$ | A A           |     |            |      |    |    | SHOP                                        | PALETNON<br>PALETNON<br>PALETNON<br>PALETNON<br>PALETNON<br>PALETNON<br>PALETNON<br>PALETNON |
| 2    | ×u   | 1 2   | NUL          | 1 2 3       | 5 54        | 1      | 5 PX         | D June H        | uur i                         | 2      | $\leq$        |     |            | -    |    |    |                                             |                                                                                              |
| 2    | Εl   | Lea   | N LEAN       | SB W        | FL          | 11     | mem          | TMT             | 1                             | 'N     | 5, 2          | -   | 1          | -    |    |    |                                             |                                                                                              |
| 00   | E    | 1 2 4 | LO REL       | Ele<br>A    | 3 2         | 4      | 1 2<br>E     | LV N            | mh<br>Mi                      |        |               | 0   | 20         |      |    |    |                                             |                                                                                              |
| 9    | 1 23 | 49    | 83           | 0           | ZEI         | L L    | 2            | B76             | ¥8<br>V                       |        |               | -   | W          | 8    |    |    |                                             |                                                                                              |
| 10   | S    | 100   |              | <u>i</u> ¥  | 1 2         | L L    | 1            | ·/a.            |                               |        | ×             | 0   | 1.8        |      |    |    |                                             |                                                                                              |
| 1    | 2 2  | L o   |              | 0 . 0       | 10 E        | 2      | <b>2</b>     | R N             | 14                            | *      | T M           |     | 1.0<br>1.0 |      |    |    |                                             |                                                                                              |
| 10   | E E  | L Q   |              | 5 10        | 3 6         | 40     | 0.0          | <u>v</u><br>2   | 2                             | a      | <u>, v v</u>  |     | *          | 1    |    |    |                                             |                                                                                              |
| 5    | 5    | L Q   | ml           | ( N)        | BE          | L LX   | 0 0          | 2 2             | 2                             |        | 1 X 8         |     | B          | 2    |    |    |                                             |                                                                                              |
| *    | 51   | L     | h l          | ~           | 7 5         | T S NI | 2 Z          | N.              | m                             | 10     | <u> 2 0</u>   | 0   | 4 0        |      |    |    |                                             |                                                                                              |
| 5    | 10 E | 4 4   | N. C. M.     |             | 6 5         | IN PU  | 4 1.0        | 18              | 1 1                           | ر<br>م |               | 1   | 4 00       | 1    |    |    |                                             |                                                                                              |
| a    | 11 6 | 4 4   | ¥ 40         |             | SE          | 4      | 5 4          | F.              | $\overset{\circ}{\checkmark}$ | د<br>د | 4 7           | n   | L M        | -    |    |    |                                             |                                                                                              |
| 1    | 12 5 | y dy  |              | cre M       | 4           | 4      | 4            | N               | $\bigcirc$                    | 7      | 5 2           | *   | L N        |      |    |    |                                             |                                                                                              |
| 0    | 13 8 | L a   |              |             | E           | u l    | m            | CB M            |                               | 2      | Ly M          | N N | 4/1        | 201  |    |    |                                             |                                                                                              |
| 5    | *    | 4 4   |              | CTR C       | 2 2         | L      | ~            | F X             | $\mathbf{X}$                  | 2      | 4 -           |     |            |      |    |    |                                             |                                                                                              |
| Ø    | 15 6 | 1×X   | E            | <u>d. 5</u> | 4           | 4      | - NC         |                 | 0.00                          | Ż      | 7 2           |     |            | -    |    |    |                                             |                                                                                              |
| N    | 7    | 0     | 0            | 4           | 4           | 0      |              |                 | 50                            | 41NB   | L . L wa      |     |            | -    |    |    |                                             |                                                                                              |
| 5    | cre  | Est   | 0-1          | X           |             | 8      |              | 8               |                               | YNC TO | A Pro         | ·   |            | -    |    |    |                                             |                                                                                              |
| 5    | 2    | 1     | N            | e n         | ange<br>bal | AV C   | ESET         | 2               | $\mathbf{X}$                  | s, s   | 8 5           | +   |            | 5    |    |    |                                             |                                                                                              |
| *    | 0    | 1     | Line Con     | N B /       | ₫ <b>₹</b>  |        | Q            | ~               |                               | YNC :  | 00 - *        | *   |            | -    |    |    |                                             |                                                                                              |
| η    | 9    | B     | 1 1 1<br>1 1 | 5 2         |             | ITX E  | are          | 0               |                               | 92 5   | 1 ×           |     |            | 1    |    |    |                                             |                                                                                              |
| e la | OKC  | 5     | 0.1          | Ì           |             | ¥<br>L | X            | 182             |                               | 1 10   | 1 20          | X   | 8          | 1    |    |    |                                             |                                                                                              |
| `    | X oX | 2 2   | 10 6         | 10,0        |             | MTX E  | INC          | 18              | -                             | 4      | BB            | ŕ   |            | 1    |    |    |                                             |                                                                                              |
| l    |      |       | 0            | · · · ·     |             | i<br>v |              | 8               |                               |        | Ø             | -   | ų          | _J   |    |    |                                             |                                                                                              |
|      |      |       |              |             |             |        |              |                 |                               |        |               |     |            |      |    |    |                                             |                                                                                              |

-90-

## DISTRIBUTION LIST

### Division 2

## C. R. Wieser

### Group 21

P. J. Harris

- E. J. Peters
- R. Coles
- K. Morey
- A. Flink
- O. V. Fortier
- L. C. Wilber
- E. E. Schowengerdt

Office (4)

# Group 312

- H. Rudolph (2)
- L. Sullivan
- H. Kasnitz
- E. Tarbox
- G. Pippert

Arbuckle Neck Site (4)

MIT Lincoln Laboratory Arbuckle Neck Site Attention: J. Howard Post Office Box 12 Assawoman, Virginia

| Security Classification                                                                                                                    |                                                                                                                                   |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|                                                                                                                                            |                                                                                                                                   |  |  |  |  |  |  |  |  |
| DOCUMENT CONTR                                                                                                                             | ROL DATA - R&D                                                                                                                    |  |  |  |  |  |  |  |  |
| (Security classification of title, body of abstract and indexing a                                                                         | annotation must be entered when the ovorall report is classified)                                                                 |  |  |  |  |  |  |  |  |
| . ORIGINATING ACTIVITY (Corporate author)                                                                                                  | 2a. REPORT SECURITY CLASSIFICATION<br>Unclassified                                                                                |  |  |  |  |  |  |  |  |
| Lincoln Laboratory, M.I.T.                                                                                                                 | 25. GROUP                                                                                                                         |  |  |  |  |  |  |  |  |
| REPORT TITLE                                                                                                                               |                                                                                                                                   |  |  |  |  |  |  |  |  |
| Scanback Antenna Control for Re-entry Physi                                                                                                | ics Program                                                                                                                       |  |  |  |  |  |  |  |  |
| . DESCRIPTIVE NOTES (Typo of report and inclusivo dates)<br>Technical Note                                                                 |                                                                                                                                   |  |  |  |  |  |  |  |  |
| 5. AUTHOR(S) (Last nome, first name, initial)                                                                                              |                                                                                                                                   |  |  |  |  |  |  |  |  |
| Flink, Arthur H.                                                                                                                           |                                                                                                                                   |  |  |  |  |  |  |  |  |
| REPORT DATE                                                                                                                                | 78. TOTAL NO. OF PAGES 76. NO. OF REFS                                                                                            |  |  |  |  |  |  |  |  |
| 5 July 1961                                                                                                                                | 100 None                                                                                                                          |  |  |  |  |  |  |  |  |
| 30. CONTRACT OR GRANT NO. AF 19(604)-7400                                                                                                  | 9a. ORIGINATOR'S REPORT NUMBER(S)                                                                                                 |  |  |  |  |  |  |  |  |
| b. PROJECT NO. ARPA Order 13                                                                                                               | 9b. OTHER REPORT NO(S) (Any other numbers that may be                                                                             |  |  |  |  |  |  |  |  |
| c                                                                                                                                          | ESD-TR-70-91                                                                                                                      |  |  |  |  |  |  |  |  |
| <i>d</i> .                                                                                                                                 |                                                                                                                                   |  |  |  |  |  |  |  |  |
| None                                                                                                                                       | 12. SPONSORING MILITARY ACTIVITY<br>Advanced Research Projects Agency,<br>Department of Defense                                   |  |  |  |  |  |  |  |  |
| i                                                                                                                                          | Department of Defense                                                                                                             |  |  |  |  |  |  |  |  |
| This report describes the sca<br>M.I.T. Arbuckle Neck Site. The<br>1500 points in range, azimuth and<br>to be repositioned along a previou | anback subsystem installed at the<br>machine is capable of storing<br>l elevation, permitting the antenna<br>isly traversed path. |  |  |  |  |  |  |  |  |
|                                                                                                                                            |                                                                                                                                   |  |  |  |  |  |  |  |  |
| 4. KEY WORDS                                                                                                                               |                                                                                                                                   |  |  |  |  |  |  |  |  |

Security Classification