Accession Number:

ADA305822

Title:

Design Techniques for the Prevention of Radiation-Induced Latch-Up in Bulk CMOS Processes.

Descriptive Note:

Master's thesis,

Corporate Author:

NAVAL POSTGRADUATE SCHOOL MONTEREY CA

Personal Author(s):

Report Date:

1995-09-01

Pagination or Media Count:

87.0

Abstract:

Design and layout techniques are described for preventing radiation-induced latch-up in CMOS VLSI ICs using non-radiation hardened bulk CMOS processes. Such ICs are suitable for use in satellites and other systems where proper operation in a radiation environment is critical in the short term, but where long-term survivability is of less importance. Basic radiation effects are discussed, emphasizing areas where bulk CMOS processes are most susceptible. Two custom CMOS VLSI ICs are designed to demonstrate the described techniques. Test plans are developed for testing and evaluating the described ICs using the investigative techniques. MM

Subject Categories:

  • Astrophysics
  • Electrical and Electronic Equipment
  • Electromagnetic Shielding
  • Nuclear Physics and Elementary Particle Physics

Distribution Statement:

APPROVED FOR PUBLIC RELEASE