<table>
<thead>
<tr>
<th>TO:</th>
<th>Approved for public release; distribution is unlimited.</th>
</tr>
</thead>
<tbody>
<tr>
<td>FROM:</td>
<td>Distribution authorized to U.S. Gov't. agencies only; Test and Evaluation; AUG 1974. Other requests shall be referred to Naval Surface Weapons Center, Dahlgren Laboratory, Code FVR, Dahlgren, VA 22448.</td>
</tr>
</tbody>
</table>

**AUTHORITY**

usnswc ltr, 26 mar 1984
AD  B002276

AUTHORITY:  USNSWRC

17y  26 Mar 84
INTEGRATED CIRCUIT
ELECTROMAGNETIC SUSCEPTIBILITY
INVESTIGATION - PHASE II
MCS NAND GATE STUDY

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EAST
INTEGRATED CIRCUIT
ELECTROMAGNETIC
SUSCEPTIBILITY INVESTIGATION
PHASE II.

MOS NAND GATE STUDY.

SUBMITTED TO:
CONTRACTING OFFICER
U.S. NAVAL WEAPONS LABORATORY
DAHLGREN, VA. 22448
CONTRACT NO. N00178-73-C-3562

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EAST
Saint Louis, Missouri 63166 (314) 232-0232

Distribution limited to U.S. Gov't. agencies only
Test and Evaluation; AUG 1974 Other requests
for this document must be referred to:
Naval Surface
Weapon Center, Code F1R, Dahlgren Lab.
Dahlgren, Va. 22448
403 930
PREFACE

This document is one of eight task-oriented reports prepared under Contract No. N00178-73-C-0362 for the U. S. Naval Weapons Laboratory, Dahlgren, Virginia 22448. The McDonnell Douglas Astronautics Company personnel involved were:

J. M. Roe, Study Manager
J. R. Chott
C. E. Clous
V. R. Ditton
T. A. Niemeier
G. W. Renken
R. D. Von Rohr
J. A. Waite

This report was reviewed by J. R. Cummings.
## TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. INTRODUCTION AND SUMMARY</td>
<td>1</td>
</tr>
<tr>
<td>2. MOS SUSCEPTIBILITY MEASUREMENTS</td>
<td>2</td>
</tr>
<tr>
<td>2.1 Experimental Plan</td>
<td>2</td>
</tr>
<tr>
<td>2.1.1 CMOS NAND Gate</td>
<td>2</td>
</tr>
<tr>
<td>2.1.2 4011 Test Circuit</td>
<td>5</td>
</tr>
<tr>
<td>3. SUSCEPTIBILITY DATA COMPARISON FOR 7400 AND 4011</td>
<td>14</td>
</tr>
<tr>
<td>4. SUSCEPTIBILITY DATA ANALYSIS</td>
<td>16</td>
</tr>
<tr>
<td>4.1 4011 Input Circuit Analysis</td>
<td>16</td>
</tr>
<tr>
<td>4.2 4011 Output Circuit Analysis</td>
<td>22</td>
</tr>
<tr>
<td>5. DATA ANALYSIS IMPLICATIONS</td>
<td>30</td>
</tr>
<tr>
<td>5.1 Similarity of 4011 and 7400 RF Effects</td>
<td>30</td>
</tr>
<tr>
<td>5.2 Relative Susceptibility of 4011 and 7400</td>
<td>30</td>
</tr>
<tr>
<td>6. CONCLUSIONS</td>
<td>34</td>
</tr>
<tr>
<td>References</td>
<td>35</td>
</tr>
<tr>
<td>Appendix A - 4011/7400 INTERFERENCE DATA COMPARISON</td>
<td>36</td>
</tr>
<tr>
<td>Distribution List</td>
<td>49</td>
</tr>
</tbody>
</table>

**List of Pages**

<table>
<thead>
<tr>
<th>Title</th>
<th>Pages</th>
</tr>
</thead>
<tbody>
<tr>
<td>i-ii</td>
<td></td>
</tr>
<tr>
<td>1 through 53</td>
<td></td>
</tr>
</tbody>
</table>
1. INTRODUCTION AND SUMMARY

The increasing availability of CMOS devices to military system designers presents the possibility of significant differences from bipolar devices vis a vis RF susceptibility. This report documents a preliminary investigation into possible differences between functionally similar devices (the 7400 bipolar NAND gate and the 4011 CMOS NAND gate) at four frequencies: .22, .91, 3.0, and 5.6 GHz. While it is difficult to compare the observed susceptibility modes, it appears that the CMOS 4011 device is slightly less susceptible than the bipolar 7400 device. The underlying susceptibility mechanism can be explained by rectification of the RF signal in parasitic and protective pn junctions as in the bipolar devices [1], but the circuit reaction to these rectified currents and voltages is different.
2. MOS SUSCEPTIBILITY MEASUREMENTS

In as much as MOS technology represents a growing segment of the integrated circuit world (one recent estimate forecasts CMOS will outstrip TTL in usage by 1976), it has been planned from the inception of the IC program to study RF susceptibility of MOS devices. As the measurement techniques and results from the bipolar studies [1, 2, 3, 4] matured, it became highly desirable to determine whether a system designer could gain a significant improvement in overall system RF hardness by using MOS technology in lieu of bipolar technology. This part of the program was designed to probe that possibility by measuring a CMOS NAND gate which is functionally identical to the previously-studied 7400 bipolar NAND gate.

2.1 Experimental Plan - Devices manufactured by the MOS technology employ significantly different fabrication techniques than those used in bipolar devices. MOS technology can be roughly divided into three main subdivisions: p-channel, n-channel and complementary. In addition there are many subtechnologies: silicon gate, metal gate, dielectric isolated, etc. The complementary MOS devices (CMOS) include both n-channel and p-channel devices on the same chip making them particularly attractive for study. Most digital CMOS devices have been of the enhancement mode type. The CMOS technology can also be used to manufacture both digital and linear devices on the same chip. For these reasons a CMOS NAND gate (4011) was chosen for study.

2.1.1 CMOS NAND Gate - The 4011 is a quad 2-input NAND gate having the same schematic representation as the bipolar 7400 NAND gate, although they are not pin-for-pin interchangeable. The circuit diagram for this NAND gate is shown in figure 1. Also depicted in figure 1 are the current and voltage conventions used for this device throughout this report. A photomicrograph of one of the four NAND gates on the 4011 chip is shown in figure 2. CMOS devices have very high DC input impedance ($10^{12}\,\text{n}$ and 5 pf), very low quiescent power drain (5nW), high noise...
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 1  4011 SCHEMATIC AND CIRCUIT DIAGRAM

4011 SCHEMATIC DIAGRAM

4011 CIRCUIT DIAGRAM

Figure 1  4011 SCHEMATIC AND CIRCUIT DIAGRAM
Figure 2  PHOTOMICROGRAPH OF CMOS 4011 NAND GATE
INTEGRATED CIRCUIT SUSCEPTIBILITY

immunity (30% of $V_{DD}$) and the capability of operating from power supplies over the range of 3 - 15 volts. Most CMOS devices are now fabricated with protective circuits on all gate inputs and some outputs to integrate and clamp the device voltage to a safe level. The breakdown voltage of the gate oxide is generally in the order of 70 to 100 volts and because of the high resistance of this oxide, even a very low energy source (static charge) is capable of damaging a device without protection. Because of the low RF time constants of these protective circuits, they have no noticeable effect on circuit speed and do not interfere with normal circuit operation.

2.1.2 4011 Test Circuit - Only one of the four NAND gates on the 4011 chip was investigated for RF susceptibility. A power supply voltage of 5 volts was chosen for 4011 testing for ease of comparison with the 7400 data. Voltage and current were measured for each of the five DC ports of the NAND gate. The bias circuitry for the 4011 for all input/output conditions is shown in figure 3. The input loading was chosen to simulate the nominal resistance of another CMOS device. The output loading for each logic state was determined for the maximum source and sink current specified. The automated measurement system used for 4011 interference testing is shown in figure 4. This measurement system facilitates the collection of the large amounts of data required for accurate RF susceptibility characterization of ICs. The measurement system is discussed in the IC Susceptibility Test and Measurement Systems Report [5]. The schematic diagram for the 4011 interference measurement system is shown in figure 5.

There are five possible RF entry ports into the 4011 device: two identical inputs, an output, the power supply ($V_{DD}$) and ground ($V_{SS}$). Since the inputs are identical, the duplicate input port was not used for RF injection. All RF measurements were performed with the 4011 DC biased in either the output high or the output low case. No dynamic switching conditions were considered. Figure 6 shows the flow diagram for the 4011 RF interference testing.
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 3  4011 BIAS CIRCUITRY
Figure 6  4011 INTERFERENCE TEST FLOW DIAGRAM
As in 7400 interference testing, device parameters were measured for 20 RF power levels. In 4011 testing however, one of the 20 RF power level measurements is set aside for a DC parameter measurement (RF off). All device parameter measurements for the 4011 with RF injection can then be compared with this RF off case.

Preliminary 4011 susceptibility tests were performed at 910 MHz with RF injected separately into all four device ports to determine the susceptible RF injection ports. This testing indicated that only the input and output ports were susceptible to RF energy (output logic state changes were experienced due to RF). The power supply and ground RF injection ports were found to be not susceptible (minimal output level changes at the maximum RF injection levels capable in the automated test system). For this reason the susceptibility testing for these unsusceptible ports was not pursued further.

Interference testing of the 4011 was then limited to 20 different RF power levels for each device, with 5 devices at each susceptible RF injection port (input and output), for each output logic state (output high and output low), at each of four frequencies. An identification number was given to each device to be tested. This number is entered into the measurement system manually and identifies all cassette tape files, plots, data printouts, etc. All data processing, printouts, and plots are generated from the tape cassette on an HP 9830A computer. Figure 7 shows a data processing flow diagram for these data. A typical data matrix printout is shown in Table 1. A typical data plot is shown in figure 8.
Figure 7  4011 INTERFERENCE TEST DATA REDUCTION FLOW DIAGRAM
<table>
<thead>
<tr>
<th>S/N</th>
<th>Vdd</th>
<th>Idd</th>
<th>Vout</th>
<th>Iout</th>
<th>Iss</th>
<th>Vin</th>
<th>Y inl</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1.673</td>
<td>1.68</td>
<td>2.19</td>
<td>0.194</td>
<td>0.19</td>
<td>0.19</td>
<td>0.19</td>
</tr>
<tr>
<td>0.009</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
</tr>
<tr>
<td>0.009</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
<td>4.988</td>
</tr>
<tr>
<td>1.215</td>
<td>2.24</td>
<td>2.24</td>
<td>2.24</td>
<td>2.24</td>
<td>2.24</td>
<td>2.24</td>
<td>2.24</td>
</tr>
<tr>
<td>2.371</td>
<td>3.75</td>
<td>3.75</td>
<td>3.75</td>
<td>3.75</td>
<td>3.75</td>
<td>3.75</td>
<td>3.75</td>
</tr>
<tr>
<td>3.928</td>
<td>5.076</td>
<td>5.076</td>
<td>5.076</td>
<td>5.076</td>
<td>5.076</td>
<td>5.076</td>
<td>5.076</td>
</tr>
<tr>
<td>26.799</td>
<td>47.817</td>
<td>47.817</td>
<td>47.817</td>
<td>47.817</td>
<td>47.817</td>
<td>47.817</td>
<td>47.817</td>
</tr>
<tr>
<td>47.817</td>
<td>114.364</td>
<td>114.364</td>
<td>114.364</td>
<td>114.364</td>
<td>114.364</td>
<td>114.364</td>
<td>114.364</td>
</tr>
</tbody>
</table>

**Table 1**

**Typical 4011 Data Printout**

**Pd = Power Dissipated in Chip**

**Pr = Power Reflected from Chip**

**All Voltages in Volts**

**All Currents in Milliamps**
3. SUSCEPTIBILITY DATA COMPARISON FOR 7400 and 4011

RF interference data on the 4011 were taken at four frequencies for the injection ports and output logic states previously found to be susceptible. Data plots of output voltage changes due to RF power for both the 4011 and the 7400 are tabulated in Appendix A along with the input voltage and calibration factor plots. The interference plots for identical 7400 and 4011 RF injection configurations are shown together for comparison at each frequency. Table 2 outlines the major RF effects produced on both the 7400 and the 4011 for comparison. The 7400 has four susceptible configurations where a device may change output logic state due to RF energy while the 4011 has only two susceptible configurations. Table 2 indicates that there is one susceptible configuration common to both the 4011 and 7400: RF injected into the output port with the output low which, in both cases, is the most susceptible configuration.
### TABLE 2

**7400/4011 RF SUSCEPTIBILITY COMPARISON**

<table>
<thead>
<tr>
<th>RF INJECTION CONDITIONS</th>
<th>7400 RESPONSE</th>
<th>4011 RESPONSE</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF INTO INPUT - OUTPUT HIGH</td>
<td>OUTPUT GOES LOW</td>
<td>OUTPUT DECREASES $\approx 0.5$V</td>
</tr>
<tr>
<td>RF INTO INPUT - OUTPUT LOW</td>
<td>NO EFFECT</td>
<td>OUTPUT GOES HIGH</td>
</tr>
<tr>
<td>RF INTO OUTPUT - OUTPUT HIGH</td>
<td>SOME OUTPUTS GO LOW</td>
<td>OUTPUT DECREASES $\approx 0.4$V</td>
</tr>
<tr>
<td>RF INTO OUTPUT - OUTPUT LOW</td>
<td>SOME OUTPUTS GO HIGH</td>
<td>OUTPUT GOES HIGH</td>
</tr>
<tr>
<td>RF INTO POWER SUPPLY OUTPUT HIGH</td>
<td>OUTPUT GOES HIGHER</td>
<td>NOT SUSCEPTIBLE</td>
</tr>
<tr>
<td>RF INTO POWER SUPPLY OUTPUT LOW</td>
<td>OUTPUT INCREASES $\approx 0.5$V</td>
<td>NOT SUSCEPTIBLE</td>
</tr>
<tr>
<td>RF INTO GROUND - OUTPUT HIGH</td>
<td>SOME OUTPUTS GO LOW</td>
<td>NOT SUSCEPTIBLE</td>
</tr>
<tr>
<td>RF INTO GROUND - OUTPUT LOW</td>
<td>SOME OUTPUTS INCREASE $\approx 1$V</td>
<td>NOT SUSCEPTIBLE</td>
</tr>
</tbody>
</table>
4. SUSCEPTIBILITY DATA ANALYSIS

The bipolar rectification model for RF effects, is based on RF signals being rectified at various device pn junctions. The bipolar RF effects model is a representation of an RF generated current source which can be characterized as shown in figure 9. In the case of the 7400, there are many pn junctions on the 7400 chip, as well as many parasitics, as shown in figure 10. Each pn junction on the chip can be replaced with the equivalent circuit of the model.

Numerous parasitic and protective diodes are present on the 4011 chip as shown in figure 11. The parasitic junctions are inherent junctions formed in the actual device fabrication due to isolation techniques. The manner in which parasitic junctions are formed in a representative CMOS device is shown in figure 12. Protective diodes in the case of CMOS devices are intentionally diffused junctions into the overall device structure forming an input limiter circuit that provides protection against static voltages. These diodes suggest a CMOS rectification theory for RF effects similar to the 7400 RF effects rectification theory [1]. Both the input and output circuitry of the 4011 are analyzed for their most susceptible configurations using the concepts of the bipolar rectification model.

4.1 4011 Input Circuit Analysis - The DC bias circuitry for the 4011 NAND gate with the output low is shown in figure 13 for RF injected into the input port. With high levels of RF injected into the input port, the input voltage decreases to a low input state level (See Appendix A). The output voltage follows the input voltage changes and increases with increasing incident RF power to a specified high output state. The input current also rises due to the incident RF energy (from below our measurement system capability to milliamps in some cases). This current is directly attributable to the injected RF because the normal DC current into the gate with no RF is approximately 10 pA. Using the concepts of the bipolar rectification theory, pertinent pn junctions in the 4011 input circuit are replaced with RF effects models.
Figure 10   PARASITIC DIAGRAM OF 7400 (PARASITIC INDICATED BY DASHED LINES)
INTEGRATED CIRCUIT SUSCEPTIBILITY

MDC E1101
26 JULY 1974

Figure 11
4011 CIRCUIT DIAGRAM SHOWING ALL PN JUNCTIONS (PARASITIC AND PROTECTIVE JUNCTIONS INDICATED BY DASHED LINES)

R = 200 - 2000Ω

PROTECTIVE DIODE
PARASITIC DIODE
Figure 12  CROSS-SECTION OF TYPICAL CMOS DEVICE SHOWING THE PARASITIC JUNCTIONS AND THEIR SCHEMATIC REPRESENTATION

INTEGRATED CIRCUIT SUSCEPTIBILITY

MCD E1101  26 JULY 1974

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EASY
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 13: Schematic diagram of test setup for RF injected into the input port with the output low.
and the proposed current loop is drawn as shown in figure 14. The proposed current loop is inferred from the device and voltage variations as the incident RF power is increased and from normal circuit theory. A measured RF generated current of about 3.5 mA flows into the RF injection port at high RF injection levels at 220 MHz. This current drops the input voltage down below 2V causing the output voltage to switch to a high output state. This effect is somewhat different from the 7400 because the 4011 RF generated current source involves a different current loop. The major RF generated current source in the 4011 is the input protective diode to V_DD shown in figure 14. The effects of the lower input diode (to V_ss) may become significant at higher RF injection levels when more RF energy is allowed through the series resistor to this diode. The input current variations due to RF can be plotted at each frequency vs incident power as shown in figure 15 (the 5.6 GHz data are below the measurement system noise level). The RF generated currents are plotted with respect to incident power to be consistent with present terminology in the detector field.

As shown in figure 15, the RF generated currents exhibit approximate square law dependence at low RF levels and tend to saturate at high RF levels. The levels of RF generated current decrease as the frequency increases. This behavior is quite similar to well-founded measurements for microwave detector diodes. These 4011 data are also similar to the RF generated current data for the 7400 as shown in figure 16. The differences in the RF generated current data for the 4011 and the 7400 are due to generator source impedance variations, area of rectifying junctions, doping profiles, etc.

4.2 4011 Output Circuit Analysis - The DC bias circuitry for the 4011 NAND gate with the output low is shown in figure 17 for RF injected into the output port. As the injected RF level increases, the output level increases. Using the rectification model and the voltage-current data, significant RF generated current sources are
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 14. 4011 test circuit for input RF injection showing RF generated current sources.
Figure 15. 4011 input circuit RF generated current characteristics.

SQUARE LAW DEPENDENCE

MEASUREMENT SYSTEM NOISE LEVEL

6.6 GHz BELOW NOISE LEVEL

P_{inc} (mW)

10^{-1}

10^{-2}

10^{-3}

10^{-4}

I_{RF} (mA)

0.10

0.01

1.00

10.00

INTEGRATED CIRCUIT SUSCEPTIBILITY

INTEGRATED CIRCUIT SUSCEPTIBILITY
Figure 16 7406 INTEGRATED CIRCUIT RF GENERATED CURRENT CHARACTERISTICS
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 17  SCHEMATIC DIAGRAM OF 4011 TEST SETUP FOR RF INJECTED INTO THE OUTPUT PORT WITH OUTPUT LOW

INPUTS HIGH

R = 200Ω - 2000Ω
PARASITIC AND PROTECTIVE DIODES INDICATED BY DASHED LINES

PROTECTIVE DIODES

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EAST
identified with their corresponding current loops as shown in figure 18. A MOS device can be thought of as a voltage controlled resistor (the gate voltage controlling the drain-to-source channel resistance). For a given gate voltage, the channel resistance remains constant for low drain-to-source voltages.

Assuming a constant resistance for the two series n channel transistors to $V_{SS}$, the rectification model predicts that the output voltage can be expressed as a function of the RF power:

$$V_{out} = [I_{Fanout} + I_g(RF)] \cdot \frac{R_{channel} \cdot R_g(RF)}{R_{channel} + R_g(RF)}$$

where $I_{Fanout}$ = sink current of the 4011 for the output low configuration.

$I_g(RF)$ = RF generated equivalent Norton current source from the rectification model.

$R_g(RF)$ = equivalent source resistance of the above Norton current source from the rectification model.

$R_{channel}$ = the series resistance of the two series n channel transistors ("on" channel resistance from the output to $V_{SS}$).

This expression for output voltage contains circuit characteristics ($I_{Fanout}$), device characteristics ($R_{channel}$), and RF characteristics ($I_g(RF)$, $R_g(RF)$). Further investigations of these functions will allow a greater understanding of the total circuit RF susceptibility.

The preliminary measurements on the 4011 did not allow time for characterization of $I_g(RF)$ and $R_g(RF)$ for a definitive model. However, assuming a constant resistance for the two series n channels to $V_{SS}$, an RF generated current can be calculated using the output currents and voltages. The implied current which flows through the two n channels raises the output voltage at 3 GHz to 3 volts. The RF generated currents for the output low, output port injection case in the 4011 and the 7400 are similar. Both the 4011 and the 7400 RF generated currents have an approximate
INTEGRATED CIRCUIT SUSCEPTIBILITY

Figure 18 4011 Test Setup for Output RF Injection Showing RF Generated Current Sources

PROTECTIVE AND PARASITIC DIODE JUNCTIONS ARE INDICATED BY DASHED LINES

INPUTS
HIGH

R = 200Ω - 2000Ω

PARASITIC DIODES

400Ω
INPUT 2

INPUT 1

400Ω

28

MCDONNELL DOUGLAS AEROSPACE COMPANY - EAST
square law dependence, decrease with increasing frequency, and tend to saturate at high RF levels. These similarities indicate that the bipolar rectification model can reasonably be extended to include MOS devices (due to the presence of parasitic and protective pn junctions).
5. DATA ANALYSIS IMPPLICATIONS

The comparison of input voltage, output voltage, and calibration factor for the 4011 and the 7400 is tabulated in Appendix A. These data and the corresponding analyses indicate the susceptibility mechanisms in the 4011 device and possible generalizations to other MOS devices.

5.1 Similarity of 4011 and 7400 RF Effects - The rectification theory used for RF effects in pn junctions in bipolar ICs has been shown to be directly applicable to the parasitic and protective pn junctions in MOS ICs. This bipolar rectification theory has been used to qualitatively explain all significant effects due to injected RF on CMOS 4011 ICs. Additional testing and analyses are required to delineate further this model for the 4011 and other CMOS devices. It now appears that the MOS technology can be treated identically to the bipolar technology in terms of RF susceptibility mechanisms.

5.2 Relative Susceptibility of 4011 and 7400 - The most susceptible configuration for the 4011 is the output low with RF injected into the output port. This configuration is also the most susceptible one for the 7400. A comparison of these configurations, as shown in figure 19, shows that the 7400 is generally more susceptible than the 4011 by a factor of two, although a comparison of individual devices may be quite different. These data are plotted with respect to absorbed RF power in the chip. Calibration factor is essentially the difference in the incident power to the device and the absorbed power in the chip, or the RF rejection properties of the device. The calibration factor for the 7400 is slightly higher than the calibration factor for the 4011 for their most susceptible configurations. This indicates that the total 7400 susceptibility with respect to incident power is slightly greater than the 4011. This is not surprising in light of the proposed
RF INJECTED INTO OUTPUT PORT, OUTPUT LOW

4011

220 MHz

V_out (Volts)

P_absorbed (mW)

7400

220 MHz

V_out (Volts)

P_absorbed (mW)

910 MHz

V_out (Volts)

P_absorbed (mW)

3.0 GHz

V_out (Volts)

P_absorbed (mW)

5.6 GHz

V_out (Volts)

P_absorbed (mW)

Figure 19  COMPARISON OF V_out FOR 4011 and 7400 WITH RF INJECTED INTO OUTPUT PORT, OUTPUT LOW
rectification mechanisms. The total susceptibility is essentially the same for both the 4011 and the 7400.

The similarity of the calibration factors shown in Appendix A for both devices implies that the RF impedance of the 7400 and 4011 is essentially the same. This is understandable due to the similarity in position of the parasitic diodes causing rectification. These diodes probably determine the RF impedance of the corresponding RF injection ports.

Actual RF input impedance limits of the 7400 and 4011 injection ports were calculated from the calibration factor data. These calculations indicate the maximum and minimum values of the real RF input impedances. The results for the 7400 and 4011 are shown in table 3. These results differ from the respective DC impedances of these devices: $10^{12}$ ohm for the input port of the 4011 and 25 ohm for the input port of the 7400. The source of the DC impedances and the corresponding RF impedances are completely different, resulting in the apparent contradiction. In addition the 4011 DC input impedance is $10^{12}$ ohm with 5 pf. This capacitance alone results in a 4011 input port impedance at 1 GHz of about 33 ohm.
### Table 3  IMPEDANCE RANGES FOR 4011 and 7400

<table>
<thead>
<tr>
<th>FREQUENCY (GHz)</th>
<th>4011 IMPEDANCE RANGE (Ω)</th>
<th>7400 IMPEDANCE RANGE (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.22</td>
<td>14-182</td>
<td>9-290</td>
</tr>
<tr>
<td></td>
<td>25-102</td>
<td>9-272</td>
</tr>
<tr>
<td>0.91</td>
<td>13-190</td>
<td>7-340</td>
</tr>
<tr>
<td></td>
<td>15-155</td>
<td>7-340</td>
</tr>
<tr>
<td>3.0</td>
<td>15-171</td>
<td>12-205</td>
</tr>
<tr>
<td></td>
<td>23-110</td>
<td>13-186</td>
</tr>
<tr>
<td>5.6</td>
<td>15-166</td>
<td>5-458</td>
</tr>
<tr>
<td></td>
<td>18-135</td>
<td>4-693</td>
</tr>
</tbody>
</table>

**RF INTO GATE INPUT**

<table>
<thead>
<tr>
<th>FREQUENCY (GHz)</th>
<th>4011 IMPEDANCE RANGE (Ω)</th>
<th>7400 IMPEDANCE RANGE (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.22</td>
<td>20-126</td>
<td>5-458</td>
</tr>
<tr>
<td></td>
<td>16-152</td>
<td>5-458</td>
</tr>
<tr>
<td>0.91</td>
<td>13-199</td>
<td>2-1160</td>
</tr>
<tr>
<td></td>
<td>9-272</td>
<td>3-900</td>
</tr>
<tr>
<td>3.0</td>
<td>21-120</td>
<td>6-396</td>
</tr>
<tr>
<td></td>
<td>22-113</td>
<td>7-340</td>
</tr>
<tr>
<td>5.6</td>
<td>14-172</td>
<td>4-693</td>
</tr>
<tr>
<td></td>
<td>14-176</td>
<td>5-458</td>
</tr>
</tbody>
</table>
6. CONCLUSIONS

The 4011 is slightly less susceptible than the 7400 for their most susceptible configurations (RF injected into the output with the output low). Analysis of RF effects in the 4011 indicate that the RF signal is rectified at the device pn junctions. All significant RF effects can be qualitatively explained using the bipolar rectification theory from the 7400 analyses. All testing indicates that the bipolar rectification theory applies also to MOS devices due to their parasitic and protective pn junctions.

A complete characterization of the significant 4011 pn junctions is required to substantiate all circuit reactions to RF interference. The characterization of these junctions will lead to a model which can probably be extended to other CMOS devices due to similarities in parasitic and protective diode junctions. These similarities may allow a general RF effects model for all CMOS devices made by a given manufacturer.

Further work is also required to examine the relative susceptibility of various CMOS system interfaces. A CMOS-CMOS interface was simulated in the present RF interference testing. Various other CMOS interfaces (CMOS-TTL, TTL-CMOS, HTL-CMOS, etc.) should be studied on a system scale to determine an optimal logic system with respect to RF susceptibility. Linear CMOS devices should also be studied to determine if their RF effects are similar to digital CMOS devices.

All conclusions are constrained to the device, circuit, and assumptions contained in this report. Additional testing and analyses are required to expand and refine these results.
REFERENCES


APPENDIX A

4011/7400 INTERFERENCE DATA COMPARISON
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH

V_out (Volts) vs. P_absorbed (mW) at different frequencies:
- 220 MHz
- 910 MHz
- 3.0 GHz
- 5.6 GHz

Graphs show the relationship between output voltage (V_out) and absorbed power (P_absorbed) across different frequencies.

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EAST
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT, OUTPUT LOW

4011

220 MHz

P_{absorbed}(mW)

V_{out}(Volts)

7400

220 MHz

P_{absorbed}(mW)

V_{out}(Volts)

910 MHz

P_{absorbed}(mW)

V_{out}(Volts)

3.0 GHz

P_{absorbed}(mW)

V_{out}(Volts)

5.6 GHz

P_{absorbed}(mW)

V_{out}(Volts)
INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT, OUTPUT HIGH

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>4011</th>
<th>7400</th>
</tr>
</thead>
<tbody>
<tr>
<td>220</td>
<td><img src="image1" alt="Graph" /></td>
<td><img src="image2" alt="Graph" /></td>
</tr>
<tr>
<td>910</td>
<td><img src="image3" alt="Graph" /></td>
<td><img src="image4" alt="Graph" /></td>
</tr>
<tr>
<td>3.0</td>
<td><img src="image5" alt="Graph" /></td>
<td><img src="image6" alt="Graph" /></td>
</tr>
<tr>
<td>5.6</td>
<td><img src="image7" alt="Graph" /></td>
<td><img src="image8" alt="Graph" /></td>
</tr>
</tbody>
</table>
INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT. OUTPUT LOW

MDC E1101
26 JULY 1974

INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT. OUTPUT LOW

MDC E1101
26 JULY 1974
INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH

INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH

INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH

INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH
INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT. OUTPUT LOW

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>4011</th>
<th>7400</th>
</tr>
</thead>
<tbody>
<tr>
<td>220</td>
<td><img src="image1" alt="Graph" /></td>
<td><img src="image2" alt="Graph" /></td>
</tr>
<tr>
<td>910</td>
<td><img src="image3" alt="Graph" /></td>
<td><img src="image4" alt="Graph" /></td>
</tr>
<tr>
<td>3.0</td>
<td><img src="image5" alt="Graph" /></td>
<td><img src="image6" alt="Graph" /></td>
</tr>
<tr>
<td>5.6</td>
<td><img src="image7" alt="Graph" /></td>
<td><img src="image8" alt="Graph" /></td>
</tr>
</tbody>
</table>
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT, OUTPUT HIGH

4011 220 MHz

V_in (Volts)

P_absorbed (mW)

7400 220 MHz

V_in (Volts)

P_absorbed (mW)

910 MHz

V_in (Volts)

P_absorbed (mW)

3.0 GHz

V_in (Volts)

P_absorbed (mW)

5.6 GHz

V_in (Volts)

P_absorbed (mW)
INTEGRATED CIRCUIT SUSCEPTIBILITY
4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT LOW

4011 220 MHz
CALIBRATION FACTOR (dB)

7400 220 MHz
CALIBRATION FACTOR (dB)

910 MHz
CALIBRATION FACTOR (dB)

3.0 GHz
CALIBRATION FACTOR (dB)

5.6 GHz
CALIBRATION FACTOR (dB)
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO INPUT, OUTPUT HIGH

4011 220 MHz

910 MHz

3.0 GHz

5.6 GHz

7400 220 MHz

910 MHz

3.0 GHz

5.6 GHz
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT, OUTPUT LOW

4011 220 MHz

CALIBRATION FACTOR (dB) vs. P_{absorbed} (mW)

7400 220 MHz

CALIBRATION FACTOR (dB) vs. P_{absorbed} (mW)

910 MHz

CALIBRATION FACTOR (dB) vs. P_{absorbed} (mW)

3.0 GHz

CALIBRATION FACTOR (dB) vs. P_{absorbed} (mW)

5.6 GHz

CALIBRATION FACTOR (dB) vs. P_{absorbed} (mW)
INTEGRATED CIRCUIT SUSCEPTIBILITY

4011/7400 INTERFERENCE DATA COMPARISON
RF INJECTED INTO OUTPUT, OUTPUT HIGH

4011 220 MHz
CALIBRATION FACTOR (dB)

7400 220 MHz
CALIBRATION FACTOR (dB)

910 MHz
CALIBRATION FACTOR (dB)

3.0 GHz
CALIBRATION FACTOR (dB)

5.6 GHz
CALIBRATION FACTOR (dB)

P_{absorbed}(mW)

MDC E1101
26 JULY 1974
INTEGRATED CIRCUIT SUSCEPTIBILITY

DISTRIBUTION

Executive Office of the President
Office of Telecommunications Policy
Washington, D.C. 20504

ODDR&E
Assistant Director (E&PS)
Attn: Dr. George H. Heilmeier
Pentagon, Room 3D1079
Washington, D.C. 20301

Director, Defense Nuclear Agency
Attn: RAEV (Maj. W. Adams)
Washington, D.C. 20305

Chief of Naval Operations
Attn: OP-932
OP-932C
Washington, D.C. 20350

Chief of Naval Material
Attn: MAT-03423 (Lt. R. Birchfield)
PM7T
Washington, D.C. 20360

Headquarters, U.S. Air Force (RDPE)
Attn: Lt. Col. A. J. Bills
The Pentagon, Room 4D267
Washington, D.C. 20330

Commanding General, U.S. Army Electronics Command
Attn: AMSEL-TL-I (R. A. Gerhold)
NL-C (J. O'Neil)
Ft. Monmouth, New Jersey 07703

Commander, Naval Air Systems Command
Attn: AIR-360G (A. D. Klein)
Washington, D.C. 20360

Commander, Naval Electronic Systems Command
Attn: NAVELEX-095
NAVELEX-3041 (J. A. Cauffman)
NAVELEX-3044 (Navy Member: Advisory Group on Electron Devices,
NAVELEX-3108 (D. G. Sweet)
NAVELEX-5032 (C. W. Neill)
Washington, D.C. 20360

Commander, Naval Sea Systems Command
Attn: SEA-034
SEA-0341
SEA-06G
Washington, D.C. 20360
INTEGRATED CIRCUIT SUSCEPTIBILITY

Commander, Rome Air Development Center
Attn: RB (J. Scherer)
RBC1 (J. Smith)
RBCT (H. Hewitt)
Griffiss Air Force Base
New York 13440

Commander, Air Force Avionics Laboratory
Attn: AFAL/TEA (H. H. Steenbergen)
Wright-Patterson A.F.B., Ohio 45433

Director, Avionics Engineering
Attn: EA (C. Seth)
Wright-Patterson A.F.B.
Dayton, Ohio 45433

Commander, Kirtland Air Force Base
Attn: AFML/DYX (Dr. D. C. Wunsch)
New Mexico 87117

Commanding Officer, Harry Diamond Laboratory
Attn: J. Sweton
W. L. Vault
H. Dropkin
Washington, D. C. 20438

Commander, Naval Electronics Laboratory Center
Attn: Code 4800 (Dr. D. W. McQuitty)
(A. R. Hart)
San Diego, California 92152

Commander, Naval Ordnance Laboratory
Attn: Code 431 (Dr. M. Petree)
(Dr. J. Malloy)
(R. Haislmaier)
White Oak
Silver Springs, Maryland 20910

Commander, Naval Weapons Center
Attn: Code 5531 (D. Cobb)
Code 5535 (H. R. Blecha)
China Lake, California 93555

Reliability Analysis Center
Rome Air Development Center
Attn: RBRAC (I. Krulac)
Griffiss Air Force Base, New York 13441

Commanding Officer, Electromagnetic Compatibility Analysis Center (ECAC)
Attn: CDR Case
J. Atkinson
North Severn
Annapolis, Maryland 21402

MCDONNELL DOUGLAS ASTRONAUTICS COMPANY - EAST
INTEGRATED CIRCUIT SUSCEPTIBILITY

Bell Telephone Laboratories
Attn: Dr. G. E. Smith
Unipolar Design Department
600 Mountain Avenue
Murray Hill, New Jersey 07974

Automation Industries
Vitro Laboratories Division
Attn: T. H. Miller
14000 Georgia Ave.
Silver Springs, Maryland 20910

Braddock, Dunn, and McDonald, Inc.
Attn: J. Schwartz
First National Bank-East (17th Floor)
Albuquerque, New Mexico 87108

R&D Associates
Attn: Dr. W. Graham
P. O. Box 3480
Santa Monica, California 90406

Illinois Institute of Technology Research Institute
Attn: Dr. Weber
10 West 35th St.
Chicago, Illinois 60616

Research Triangle Institute
Attn: Dr. M. Simons
Dr. Burger
Research Triangle Park,
North Carolina 27709

Defense Documentation Center
Cameron Station
Alexandria, Virginia 22314

Secretariat, Advisory Group on Electron Devices
Attn: W. Kramer, Working Group B
201 Varick St.
New York, New York 10014
INTEGRATED CIRCUIT SUSCEPTIBILITY

LOCAL DISTRIBUTION
C
D
E
EPA/Hooker
F
FC
FE
FG
FV
FVE
FVN
FVR
G
GB
GBP
GBR
MIL
MIM
THIS REPORT HAS BEEN DELIMITED AND CLEARED FOR PUBLIC RELEASE UNDER DOD DIRECTIVE 5200.20 AND NO RESTRICTIONS ARE IMPOSED UPON ITS USE AND DISCLOSURE.

DISTRIBUTION STATEMENT A

APPROVED FOR PUBLIC RELEASE; DISTRIBUTION UNLIMITED.