THESIS

POWER ELECTRONIC BUILDING BLOCK NETWORK SIMULATION TESTBED STABILITY CRITERIA AND HARDWARE VALIDATION STUDIES

by

Michael G. Badorf

June, 1997

Thesis Advisor: Robert W. Ashton

Approved for public release; distribution is unlimited.
**REPORT DOCUMENTATION PAGE**

Public reporting burden for this collection of information is estimated to average 1 hour per response, including the time for reviewing instruction, searching existing data sources, gathering and maintaining the data needed, and completing and reviewing the collection of information. Send comments regarding this burden estimate or any other aspect of this collection of information, including suggestions for reducing this burden, to Washington Headquarters Services, Directorate for Information Operations and Reports, 1215 Jefferson Davis Highway, Suite 1204, Arlington, VA 22202-4302, and to the Office of Management and Budget, Paperwork Reduction Project (0704-0188) Washington DC 20503.

1. **AGENCY USE ONLY (Leave blank)**
2. **REPORT DATE**
   June 1997
3. **REPORT TYPE AND DATES COVERED**
   Master's Thesis

4. **TITLE AND SUBTITLE**
   POWER ELECTRONIC BUILDING BLOCK NETWORK SIMULATION TESTBED STABILITY CRITERIA AND HARDWARE VALIDATION STUDIES

5. **FUNDING NUMBERS**

6. **AUTHOR(S)**
   Michael G. Badorf

7. **PERFORMING ORGANIZATION NAME(S) AND ADDRESS(ES)**
   Naval Postgraduate School
   Monterey CA 93943-5000

8. **PERFORMING ORGANIZATION REPORT NUMBER**

9. **SPONSORING/MONITORING AGENCY NAME(S) AND ADDRESS(ES)**

10. **SPONSORING/MONITORING AGENCY REPORT NUMBER**

11. **SUPPLEMENTARY NOTES**
The views expressed in this thesis are those of the author and do not reflect the official policy or position of the Department of Defense or the U.S. Government.

12a. **DISTRIBUTION/AVAILABILITY STATEMENT**
   Approved for public release; distribution is unlimited.

12b. **DISTRIBUTION CODE**

13. **ABSTRACT (maximum 200 words)**
   Naval power distribution has principally used an AC network to supply loads. With the advent of new power electronic devices, the focus has shifted to employing a DC distribution system that eliminates large transformers and mechanical switching devices and enhances the survivability of the platform. The Power Electronic Building Block (PEBB) Network Simulation Testbed currently under construction at the Naval Postgraduate School is a study into the feasibility of such DC systems. The objective of this thesis was to perform theoretical and simulation-based analysis to establish quantitative criteria for PEBB Testbed stability. These criteria were then used to develop a set of hardware studies to investigate the interaction of components within the PEBB Testbed. Finally, the hardware studies were utilized to verify PEBB Testbed performance.

   Principal conclusions of this research included that the PEBB Testbed demonstrated stability under all simulated loading conditions. Follow-on testing of the PEBB Testbed confirmed that the simulations correlated well with hardware implementation. In addition, the hardware validation studies revealed that switching harmonics had a considerable effect on the system output.

14. **SUBJECT TERMS**
   buck converters, dc-to-dc converters, power electronic building blocks, control of power converters, parallel dc-to-dc converter operation

15. **NUMBER OF PAGES**
   162

16. **PRICE CODE**

17. **SECURITY CLASSIFICATION OF REPORT**
   Unclassified

18. **SECURITY CLASSIFICATION OF THIS PAGE**
   Unclassified

19. **SECURITY CLASSIFICATION OF ABSTRACT**
   Unclassified

20. **LIMITATION OF ABSTRACT**
   UL

NSN 7540-01-280-5500

Standard Form 298 (Rev. 2-89)
Prescribed by ANSI Std. 239-18 298-102
Approved for public release; distribution is unlimited.

POWER ELECTRONIC BUILDING BLOCK NETWORK SIMULATION TESTBED STABILITY CRITERIA AND HARDWARE VALIDATION STUDIES

Michael G. Badorf
Lieutenant, United States Navy
B.S., United States Naval Academy, 1990

Submitted in partial fulfillment
of the requirements for the degree of

MASTER OF SCIENCE IN ELECTRICAL ENGINEERING

from the

NAVAL POSTGRADUATE SCHOOL

June 1997

Author: Michael G. Badorf

Approved by: Robert W. Ashton, Thesis Advisor

John G. Ciezki, Second Reader

Herschel H. Loomis, Jr., Chairman
Department of Electrical and Computer Engineering
ABSTRACT

Naval power distribution has principally used an AC network to supply loads. With the advent of new power electronic devices, the focus has shifted to employing a DC distribution system that eliminates large transformers and mechanical switching devices and enhances the survivability of the platform. The Power Electronic Building Block (PEBB) Network Simulation Testbed currently under construction at the Naval Postgraduate School is a study into the feasibility of such DC systems.

The objective of this thesis was to perform theoretical and simulation-based analysis to establish quantitative criteria for PEBB Testbed stability. These criteria were then used to develop a set of hardware studies to investigate the interaction of components within the PEBB Testbed. Finally, the hardware studies were utilized to verify PEBB Testbed performance.

Principal conclusions of this research included that the PEBB Testbed demonstrated stability under all simulated loading conditions. Follow-on testing of the PEBB Testbed confirmed that the simulations correlated well with hardware implementation. In addition, the hardware validation studies revealed that switching harmonics had a considerable effect on the system output.
# TABLE OF CONTENTS

I. INTRODUCTION .............................................................................. 1

II. POWER SECTION DESIGN ............................................................. 5
   A. TOPOLOGY .............................................................................. 5
   B. SPECIFICATIONS AND COMPONENT SELECTION .................. 6
      1. Switch and Diode Selection ............................................. 7
      2. Output Inductor Sizing and Switching Frequency ............ 8
      3. Output Capacitor Sizing ............................................... 10
      4. Input Filter Sizing ....................................................... 11
   C. SUMMARY ........................................................................... 12

III. CONTROL ALGORITHM DEVELOPMENT .................................. 13
   A. OPEN-LOOP ABCD STATE SPACE MODEL ......................... 13
   B. KASSAKIAN ALGORITHM .................................................... 15
   C. STATE DIFFERENCE IMPLEMENTATION IN HARDWARE ...... 16
      1. Basic Implementation .................................................. 16
      2. Feedforward Gain ...................................................... 17
      3. Source Buck Converter House Curve ......................... 19
   D. SUMMARY ........................................................................... 20

IV. CONTROLLER GAIN SELECTION ............................................. 23
   A. ANALOG CONTROLLER GAIN SELECTION ....................... 23
      1. Computer Modeling ..................................................... 23
      2. Source Buck Converter Transient Specifications .............. 24
      3. Closed Loop Model ..................................................... 24
      4. Pole Placement And Gain Selection ............................... 25
      5. Effect of Output Capacitor Sizing ................................. 29
   B. DIGITAL CONTROLLER GAIN SELECTION ......................... 31
      1. Computer Modeling ..................................................... 31
      2. Pole Placement and Gain Selection ............................... 31
      3. Summary of Digital Controller Gain Selections ................ 32
   C. SUMMARY ........................................................................... 33

V. SIMULATION AND HARDWARE RESULTS ............................... 35
   A. BACKGROUND .................................................................. 35
   B. MODE 1 OPERATION .......................................................... 36
   C. MODE 2 OPERATION .......................................................... 37
   D. MODE 3 OPERATION .......................................................... 42
   E. MODE 4 OPERATION .......................................................... 43
   F. MODE 5 OPERATION .......................................................... 47
   G. MODE 6 OPERATION .......................................................... 52
   H. MODE 7 OPERATION .......................................................... 55
   I. SUMMARY ........................................................................... 58
VI. SCHEMATICS .......................................................... 59
A. CIRCUIT BOARD BACKGROUND ........................................ 59
   1. Easytrax Overview .................................................. 59
   2. Circuit Labeling .................................................... 59
B. CIRCUIT DIAGRAMS AND DESCRIPTIONS ....................... 61
   1. Source and Load Buck Converter Topologies .................. 61
   2. Sensor Board ...................................................... 63
   3. Analog Control Board ............................................ 63
   4. IGBT Driver Board ................................................ 73
   5. Digital Control Board ............................................ 74
VII. CONCLUSIONS ..................................................... 75

APPENDIX A. DATA SHEETS ............................................. 79
A. INTERNATIONAL RECTIFIER IRGT1090U06 IGBT ................. 79
B. UNITRODE UC3637 PWM DRIVER IC ............................... 85

APPENDIX B. SIMULINK BLOCK DIAGRAMS AND MATLAB CODE 93
A. SOURCE BUCK CONVERTER ......................................... 93
   1. Matlab M-file buckcons.m ...................................... 93
   2. Matlab M-file buckstr.m ........................................ 95
   3. Matlab M-file buckfull.m ....................................... 97
   4. Matlab M-file buckten.m ....................................... 98
   5. Matlab M-file buckplot.m ....................................... 99
   6. Simulink Block Diagram ....................................... 100
B. LOAD BUCK CONVERTER ........................................... 101
   1. Matlab M-file buckcons.m ...................................... 101
   2. Simulink Block Diagram ....................................... 103

APPENDIX C. ACSL CODE ............................................... 105
A. SOURCE BUCK CONVERTER GAIN SELECTION CODE .............. 105
   1. Main Program .................................................. 105
   2. Buck Converter Macro ........................................ 107
   3. Analog Controller Macro ...................................... 109
   4. Command File .................................................. 110
B. LOAD BUCK CONVERTER GAIN SELECTION CODE ................. 112
   1. Main Program .................................................. 112
   2. Command File .................................................. 116
C. MODE 7 DETAILED SIMULATION CODE ........................... 118
   1. Main Program .................................................. 118
   2. Buck Converter Macro ........................................ 128
   3. Source Buck Converter Input Filter Macro .................. 130
   4. Load Buck Converter Input Filter Macro .................... 131
   5. Command File .................................................. 132
APPENDIX D. EASYTRAX PCB DATA ................................................................. 137
A. ANALOG CONTROLLER PCB DATA ....................................................... 137
  1. Component List .............................................................................. 137
  2. Net List ......................................................................................... 139
  3. PCB Component Overlay ............................................................... 141
B. PHASE-LOCKED LOOP PCB DATA ...................................................... 142
  1. Component List .............................................................................. 142
  2. Net List ......................................................................................... 142
  3. PCB Component Overlay ............................................................... 143
C. IGBT DRIVER CIRCUIT PCB DATA .................................................... 144
  1. Component List .............................................................................. 144
  2. Net List ......................................................................................... 144
  3. PCB Component Overlay ............................................................... 145
D. SENSOR BOARD PCB DATA ................................................................. 146
  1. Component List .............................................................................. 146
  2. Net List ......................................................................................... 147
  3. PCB Component Overlay ............................................................... 148
LIST OF REFERENCES .............................................................................. 149
INITIAL DISTRIBUTION LIST .................................................................. 151
I. INTRODUCTION

Naval power distribution has principally used AC networks to supply loads. With the advent of new power electronic devices, the focus has shifted to employing a DC distribution system that eliminates large transformers and mechanical switching devices and enhances the survivability of the platform. The Power Electronic Building Block (PEBB) Network Simulation Testbed currently under construction at the Naval Postgraduate School will be used to study the feasibility of such DC systems.

The proposed architecture for this shipboard power distribution scheme is shown in Figure (1-1). In this distribution network the main feeders are DC. The ship is

\[\text{Figure 1-1, Integrated Power System (from [Ref. 1])}\]
divided into zones with each zone containing common energy conversion devices fed from the DC busses. The DC power is distributed via port and starboard busses from the source(s) into the separate zones. Each zone contains a number of Ship Service Converter (SSCM) and Inverter Modules (SSIM). The SSCM is used in each zone to step-down the distribution bus voltage to a regulated level for use in the zone. In this way the SSCM inserts intelligence into the system by acting to buffer, preregulate and fault protect each zone. Electric loads within the zone are fed by either SSCMs or SSIMs depending on the load’s requirement for DC or AC power.

The focus of this thesis is on the design of SSCMs and their subsequent integration with SSIMs in a DC distribution network. Coincident to this research is the development of system stability criteria. As a result, theoretical and simulation-based analysis will be performed to establish quantitative criteria for system stability. These criteria will then be used to develop a set of hardware studies to investigate the interaction of components within the PEBB Network Simulation Testbed. Finally, the hardware studies will be conducted to verify system performance.

The documentation detailing this research is organized into six chapters. In Chapter II, the basic design of the SSCM power section is presented. Chapter III deals with the development of SSCM analog and digital closed-loop state-difference control algorithms. Pole placement and gain selection for these controllers are investigated in Chapter IV. With the SSCM gains determined, detailed simulations of integrated SSCM/SSIM operations are documented in Chapter V. This chapter also includes hardware study results for some of the simulation configurations studied.
Circuit operations and schematics for the SSCM power section and controller are covered in Chapter VI. The final chapter contains a summary of the research work, notable conclusions and recommendations for future work.
II. POWER SECTION DESIGN

A. TOPOLOGY

This project focused on the design, implementation and testing of high-bandwidth DC-to-DC buck converters. Figure (2-1) illustrates the basic circuit topology.

![Figure 2-1, DC-To-DC Buck Converter Topology](image)

Following a full development in reference [2], it can be shown that the buck converter acts as a DC step-down transformer. The reduction in voltage is governed by the duty cycle of the switch according to

\[ V_c = D E \]  

(2-1)

where D is the duty cycle. From Equation (2-1), it is evident that any desired output voltage can be attained by controlling the duty cycle.

System design called for the application of this topology as part of the DC Zonal Electrical Distribution (DC ZED) Network envisioned for the Surface Combatant for the twenty-first century. As part of the basic research into DC ZED, a Power Electronic Building Block (PEBB) Network Simulation Testbed is being assembled at the Naval
Postgraduate School. A general topology of this network is pictured in Figure (2-2). From the diagram, it can be seen that two Source Buck Converters condition rectified three-phase power and provide the network with regulated DC power. This power is directed to loads supplied by two Load Buck Converters and four Auxiliary Resonant Commutated Pole (ARCP) Inverters.

![Diagram of DC Distribution System](image)

**Figure 2-2, DC Distribution System**

Specifications for the Source and Load Buck Converters are given below. Detailed design descriptions of the ARCP units are given in reference [3].

**B. SPECIFICATIONS AND COMPONENT SELECTION**

Minimum design specifications for the Source and Load Buck Converters were provided by the Naval Surface Warfare Center, Carderock Division/Annapolis Detachment. Table (2-1) summarizes the requirements. Using this information,
component sizing and selection was performed. The final results of this analysis are documented in Table (2-2). Analysis of each component selection is given below.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Source Buck</th>
<th>Load Buck</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum Output Power</td>
<td>9 kW</td>
<td>3 kW</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>5-25 kHz Hard Switched</td>
<td>5-25 kHz Hard Switched</td>
</tr>
<tr>
<td>Input (nominal)</td>
<td>$400 , V_{dc} / 22.5 , A$</td>
<td>$300 , V_{dc} / 10 , A$</td>
</tr>
<tr>
<td>Output (nominal)</td>
<td>$300 , V_{dc} / 30 , A$</td>
<td>$208 , V_{dc} / 14.5 , A$</td>
</tr>
<tr>
<td>Continuous Operations</td>
<td>10% to 100% Loading</td>
<td>10% to 100% Loading</td>
</tr>
</tbody>
</table>

**Table 2-1, Buck Converter Specifications**

<table>
<thead>
<tr>
<th>Component/Parameter</th>
<th>Source Buck</th>
<th>Load Buck</th>
</tr>
</thead>
<tbody>
<tr>
<td>Switch / Diode</td>
<td>International Rectifier IRGT1090U06 600V/90A IGBT Power Modules</td>
<td>International Rectifier IRGT1090U06 600V/90A IGBT Power Modules</td>
</tr>
<tr>
<td>Input Filter Capacitor</td>
<td>Sprague Powerlytic 2000 μF, 450 $V_{dc}$</td>
<td>Two Sprague Powerlytic 230 μF, 450 $V_{dc}$, Paralleled</td>
</tr>
<tr>
<td>Input Filter Inductor</td>
<td>0.425 mH, hand wound</td>
<td>0.425 mH, hand wound</td>
</tr>
<tr>
<td>Output Capacitor</td>
<td>Sprague Powerlytic 400 μF, 450 $V_{dc}$</td>
<td>Sprague Powerlytic 400 μF, 450 $V_{dc}$</td>
</tr>
<tr>
<td>Output Inductor</td>
<td>0.760 mH, hand wound</td>
<td>1.3 mH, hand wound</td>
</tr>
<tr>
<td></td>
<td>0.875 mH, hand wound</td>
<td></td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>20 kHz</td>
<td>20 kHz</td>
</tr>
<tr>
<td>Output Voltage Ripple</td>
<td>$\leq 1 %$</td>
<td>$\leq 1 %$</td>
</tr>
</tbody>
</table>

**Table 2-2, Component Selection Results**

1. **Switch and Diode Selection**

For both the Source and Load Buck Converters, International Rectifier 600V/90A IGBT Power Modules were chosen based on their high current density, rugged design, and simple gate drive. In addition, the INT-A-pak “half-bridge” packaging lends itself to the buck converter topology. One power module contains two IGBT / diode pairs.
allowing co-location of the switch and diode components. Appendix (A) contains the
data sheet for this component.

2. Output Inductor Sizing and Switching Frequency

a. Source Buck Converter

Inductor sizing was done to maintain continuous inductor current over a
load range of 10% → 100%. Based on this range, the most limiting condition for
continuous inductor current occurs at minimum load. To maintain continuous operations
at this point, the inductor must be wound to meet or exceed the critical inductance for the
circuit. This value is given in reference [2] by

\[ L_{\text{crit}} = \frac{T \cdot R}{2} \cdot (1 - D) \]  

(2-2)

where \( T \) is the switching period and \( R \) is the resistance at minimum loading.

Analysis of Equation (2-2) shows that two of the input parameters are set.
From Equation (2-1), the duty cycle is 75%. In addition, load resistance is 100 Ω based
on a nominal output voltage of 300 V. As a result, only the switching period, or
conversely the switching frequency, must be set. Utilizing Table (2-1), the switching
frequency was chosen to be 20 kHz. This selection corresponds to a switching period of
50 μsec and provides the following advantages:

- minimization of required inductor size

- minimization of the inductor ripple current given by \( \Delta I = \frac{E - V_c}{L} \cdot DT \)

- elimination of audible switching noise of the buck converter
• maintains a 5 kHz margin to the maximum hard-switched limit of the IGBTs.

Substituting into Equation (2-2), critical inductance was found to be 625 \( \mu \text{H} \). The actual inductances achieved for the two Source Buck Converters were 760 \( \mu \text{H} \) and 875 \( \mu \text{H} \) respectively.

This sizing was not made any larger than necessary because of the tradeoff between desired inductance and the size required to achieve that inductance. At full load, inductor current has a 30 A dc offset. This dc component drives a single, wound inductor core sized to \( L_{\text{crit}} \) into saturation. As a result, each inductor was made from several cores wound in series. Cores were wound to minimize saturation effects while maximizing inductance per core. The overall inductance is then given by summing each of the series core inductances. Reference [4] contains core sizing information.

b. Load Buck Converter

Inductor sizing was done to maintain continuous inductor current over a load range of 10\% \( \rightarrow \) 100\%. A 20 kHz switching frequency was chosen for the reasons mentioned above. Substituting appropriate values into Equation (2-2) yielded a critical inductance of 1.1 mH. In actuality, a 1.3 mH inductance value was achieved for each Load Buck Converter. Contrary to the Source Buck Converters, core saturation due to dc offset was not a concern since the maximum load current is well below saturation levels. As a result each inductor was wound using one core thus saving space in the Load Buck Converter topology.
3. Output Capacitor Sizing

a. Source Buck Converter

Capacitor selection was based on maintaining less than 1% voltage ripple on the Source Buck Converter output. From reference [2], percent voltage ripple is given by:

\[
\frac{\Delta V_c}{V_c} = \frac{T^2(1 - D)}{8LC} \cdot 100
\]  

(2-3)

Substituting the appropriate values, the minimum output capacitance is found to be 10 μF. Based on this small size, rapid transient response can be expected. Computer simulation and gain selection detailed in Chapter IV, however, shows that the transient voltage response is unacceptably soft at such low output capacitance values. Utilizing these results, 400 μF Sprague electrolytic capacitors were selected. This choice provided the required transient response and built in a design margin for testing above the 10% → 100% → 10% load transient used for analysis in Chapter IV.

b. Load Buck Converter

Capacitor selection was based on maintaining less than 1% voltage ripple on the Load Buck Converter output. Utilizing Equation (2-3), minimum output capacitance was determined to be 7.5 μF. Using computer simulation and gain selection results detailed in Chapter IV, 400 μF Sprague electrolytic capacitors were selected to provide the required voltage transient response.
4. Input Filter Sizing

a. Source Buck Converter

One circuit element not shown in the basic buck converter topology of Figure (2-1) is the input LC lowpass filter. The input filter is documented in Figure (6-1) of Chapter VI. Initial filter design focused on component selection to provide 10 dB of attenuation at 60 Hz. Component sizing and dc attenuation concerns, however, make this design impractical. As a result, ac ripple rejection analysis shifted to a combined filter/controller loop speed method. In this arrangement, the input LC filter decouples the rectifier source from the Source Buck Converter input by at least 10 dB of attenuation for frequencies 360 Hz and above. The controller loop speed of the Source Buck Converter is then tasked with providing ac ripple rejection below 360 Hz. Chapter IV contains a discussion on controller loop speed.

Central to the selection of capacitor and inductor values was the placement of the resonant peak of the input LC filter. The resonance acts to amplify low frequency components in the supply voltage. As a result, peak placement must minimize this amplification for the frequencies of concern. Since the supply voltage is rectified 3-phase power, these frequencies are 60 Hz, 120 Hz, and 360 Hz. Matlab analysis revealed that a resonant peak placed at 180 Hz provides the desired response. This value was obtained using a capacitance of 2000 μF and an inductance of 391 μH. In actuality, a 173 Hz resonant peak was achieved using a 2000 μF capacitor and 425 μH inductor.
b. **Load Buck Converter**

The input filter to the Load Buck Converters was designed to provide decoupling from the output of the Source Buck Converters. As a result, the LC combination had to be chosen to place the resonant peak of the Load Buck Converter input filter below the slowest controller poles of the Source Buck Converters. Based on the pole placement/gain selections detailed in Chapter IV, the resonant peak of the input LC filter was set at 360 Hz using a capacitance of 460 µF and an inductance of 425 µH.

C. **SUMMARY**

With the basic power sections of the Source and Load Buck Converters established, the design effort focused on the development and implementation of an appropriate control scheme. As will be shown in Chapter III, open-loop operations of a buck converter are extremely underdamped under transient conditions. Therefore, satisfactory system transient response must be obtained by “closing the loop”. Once the required control algorithm has been established, gain selections and simulations can be performed to produce stability criteria for hardware testing.
III. CONTROL ALGORITHM DEVELOPMENT

A. OPEN-LOOP ABCD STATE SPACE MODEL

The first step in controller development required the determination of the open-loop state space equations. In state space analysis, energy storage devices dictate the state variables. Referring to Figure (2-1) in Chapter II, the obvious state variable choices are capacitor voltage and inductor current. With the switch shut, the state equations are:

\[
\frac{dv_c}{dt} = \frac{1}{C} \left[ i_L - \frac{v_c}{R} \right] \tag{3-1}
\]

\[
\frac{di_L}{dt} = \frac{1}{L} \left[ E - v_c \right] \tag{3-2}
\]

With the switch open, the state equations become:

\[
\frac{dv_c}{dt} = \frac{1}{C} \left[ i_L - \frac{v_c}{R} \right] \tag{3-3}
\]

\[
\frac{di_L}{dt} = \frac{1}{L} \left[ 0 - v_c \right] \tag{3-4}
\]

Combining like equations into an averaged model yields

\[
\frac{dv_c}{dt} = \frac{1}{C} \left[ i_L - \frac{v_c}{R} \right] \tag{3-5}
\]

\[
\frac{di_L}{dt} = \frac{1}{L} \left[ dE - v_c \right] \tag{3-6}
\]

where the duty cycle, d, is given by:

\[
d = \frac{t_{\text{switch on}}}{t_{\text{switch on}} + t_{\text{switch off}}} = \frac{t_{\text{on}}}{T_{\text{switch}}} \tag{3-7}
\]
with $T_{\text{switch}}$ = switching period. The resulting ABCD state space representation is:

$$\begin{bmatrix}
\dot{v}_c \\
\dot{i}_L \\
\end{bmatrix} = \begin{bmatrix}
-1 & 1 \\
-\frac{1}{RC} & \frac{1}{C} \\
-\frac{1}{L} & 0 \\
\end{bmatrix} \begin{bmatrix}
v_c \\
i_L \\
\end{bmatrix} + \begin{bmatrix}
0 \\
\frac{E}{L} \\
\end{bmatrix} d \tag{3-8}$$

$$\begin{bmatrix}
v_c \\
i_L \\
\end{bmatrix} = \begin{bmatrix}
1 & 0 \\
0 & 1 \\
\end{bmatrix} \begin{bmatrix}
v_c \\
i_L \\
\end{bmatrix} \tag{3-9}$$

When operated in the open-loop configuration, the buck converter output voltage and inductor current responses are highly underdamped in the presence of load transients.

Figure (3-1) illustrates the system response for a buck converter operating at a 75% duty cycle with $E = 400 \, V_{\text{DC}}$.

**Figure 3-1, Open-Loop Buck Converter $10\% \rightarrow 100\% \rightarrow 10\%$ Transient Response**
B. KASSAKIAN ALGORITHM

The large overshoots, long settling times and high-frequency oscillations shown in Figure (3-1) are not acceptable in an interconnected power system. Clearly, a need has been established to “close the loop”. The foundation for the final control algorithm comes from reference [5] and is given by:

$$\ddot{d}(t) = -h_i \dot{i_L}(t) - h_v \ddot{v}_o(t) - h_n \int \ddot{v}_o(\xi) d\xi$$  \hspace{1cm} (3-10)

This multiloop control law states that duty cycle perturbations are a function of perturbations in the average output voltage and average inductor current. By judicious selection of the constant feedback gains $h_i$, $h_v$, and $h_n$, the desired closed-loop response can be obtained.

The last term in Equation (3-10) represents integral control action. Assuming that the buck converter closed-loop system is stable and driven only by constant signals, all variables must settle to constant values in the steady state. As a result, the integrand in Equation (3-10) must settle to zero to prevent the integral from contributing a time-varying term to the equation. Therefore, so long as the feedback gains are chosen to stabilize the system, zero steady-state error is assured in the output voltage.

With Equation (3-10) serving as a model for the feedback path, the closed-loop state equations were determined. This step was done by performing small-signal analysis of Equation (3-8). The resulting small-signal state space representation is:
\[
\begin{bmatrix}
\dot{i}_L \\
\dot{v}_C \\
\dot{\phi}
\end{bmatrix} = \begin{bmatrix}
0 & -\frac{1}{L} & \frac{E}{L} \\
\frac{1}{C} & -\frac{1}{RC} & 0 \\
-h_r \left( \frac{h_i}{L} + \frac{h_r}{RC} - h_n \right) & \frac{-h_i E}{L} & 0
\end{bmatrix} \begin{bmatrix}
\hat{i}_L \\
\hat{v}_C \\
\hat{\phi}
\end{bmatrix}
\] (3-11)

By taking the determinant of the system matrix and setting it equal to zero, a third-order characteristic polynomial is obtained. The eigenvalues of this polynomial determine the closed-loop pole positions. As a result, proper selection of the control gains will give the desired pole locations.

C. STATE DIFFERENCE IMPLEMENTATION IN HARDWARE

1. Basic Implementation

Implementation of Equation (3-10) required generating the perturbation terms, \( \tilde{v}_o(t) \) and \( \tilde{i}_L(t) \), using state difference methods. In this approach, \( \tilde{v}_o(t) \) and \( \tilde{i}_L(t) \) are represented by difference terms. For example, the output voltage perturbation is given by

\[
\tilde{v}_o(t) = v_C - v_{ref}
\] (3-12)

where \( v_{ref} \) is the desired output voltage of the buck converter. As can be seen from Equation (3-12), \( \tilde{v}_o(t) \) is zero in the steady state. If a load transient occurs, however, \( v_C \) changes and produces a difference error that is used in Equation (3-10) to affect the duty cycle perturbation term. Likewise, the \( \tilde{i}_L(t) \) difference term is

\[
\tilde{i}_L(t) = i_o - i_L
\] (3-13)
where $i_o$ is output load current and $i_L$ is inductor current. Substituting Equation (3-12) and Equation (3-13) into Equation (3-10) results in the state difference equation:

$$\tilde{d}(t) = -h_i(i_o - i_L) - h_v(v_c - v_{ref}) - h_n \int (v_c - v_{ref}) d\xi$$  \hspace{1cm} (3-14)

The development of Equation (3-13) raises an important point. Unlike Equation (3-12), Equation (3-13) does not employ the use of a reference term to act as a baseline from which to measure perturbations. Rather, to generate difference errors, Equation (3-13) relies on the fact that inductor current will lag output current during a load transient. If inductor current is an average value, then Equation (3-13) represents the perturbation in average inductor current as developed in Equation (3-10). Digital controller implementation allows the user to meet this requirement as will be shown in Chapter IV. Analog controller implementation, however, does not provide an adequate method for obtaining the true average inductor current since filtering introduces additional poles and unwanted time delays. As a result, Equation (3-13) actually implements an instantaneous state difference for analog control. This point raises important gain selection issues outlined in Chapter IV.

2. Feedforward Gain

Up to this point, the small-signal duty cycle algorithm has been determined. To drive the switch, however, an expression for the overall duty cycle is required:

$$d(t) = D + \tilde{d}(t)$$  \hspace{1cm} (3-15)
Equation (3-15) states that the overall duty cycle is made up of a large-signal component, \( D \), and a small-signal component, \( \tilde{d}(t) \), which was given in Equation (3-14). An expression must now be developed for \( D \).

Manipulating Equation (2-1) from Chapter II, it is apparent that \( D \) is the ratio of output voltage to input voltage. This ratio could be set as a constant in the controller and methodically added to \( \tilde{d}(t) \) every switching cycle, but the full effectiveness of algorithm would not be achieved. In order to enhance the control algorithm, the large-signal duty cycle term is implemented as

\[
D_{ss} = \frac{v_{ref}}{e(t)} \quad (3-16)
\]

where \( v_{ref} \) is the desired output voltage of the buck converter, and \( e(t) \) is the time-varying input voltage.

Equation (3-16) illustrates an important point. A feedforward gain is introduced by using \( e(t) \) in the calculation of Equation (3-16). This gain compensates for the input voltage perturbations neglected in the development of the small-signal duty cycle algorithm. Since \( d(t) \) can instantaneously adjust to input voltage changes due to the feedforward gain, it acts to filter unwanted input noise from the output of the buck converter. The details of this point are expanded in Chapter IV. Incorporating Equations (3-16) and (3-14) into Equation (3-15), the total duty cycle algorithm is given by:

\[
d(t) = D_{ss} - h_i(i_o - i_L) - h_r(v_c - v_{ref}) - h_n \int (v_c - v_{ref}) \, d\xi \quad (3-17)
\]
3. Source Buck Converter House Curve

With Equation (3-17) in hand, a controller simulation and implementation can be undertaken for an isolated buck converter. Parallel operations, however, will be required of the Source Buck Converters illustrated in Figure (2-2). Paralleling offers the advantages of supplying higher loads and enhancing reliability of the system. Before this step can be accomplished, Equation (3-17) must be modified to allow load sharing between buck converters. To accomplish this action, a house curve is built into the system control and is depicted in Figure (3-2). As illustrated in the slope of Figure (3-2), every three amp increase in load current causes the output voltage to drop by one volt.

![Graph showing the relationship between load current and output voltage.](image)

**Figure 3-2, Source Buck Converter House Curve**

Over the no-load to full-load range, output voltage drops ten volts. The slope of the house curve was selected to provide an adequate load sharing profile while maintaining output voltage sufficiently high to supply system loads.
The house curve is added by introducing the load current, scaled by the desired slope of the house curve, into the voltage and integral gain terms of Equation (3-17).

The house curve could also be introduced into the feedforward gain term. Its inclusion, however, makes the overall duty cycle so responsive to load current changes that unacceptable voltage and current overshoots occur during transient load response.

Equation (3-18) is the final form of the analog control algorithm:

\[
d(t) = D_{ss} - h_f \left( i_o - i_L \right) - h_v \left( v_C - v_{ref} + \frac{i_o}{3} \right) - h_n \int \left( v_C - v_{ref} + \frac{i_o}{3} \right) d \xi
\]  

(3-18)

This result will be utilized in Chapter IV to simulate the analog control of the Source Buck Converter. For use with the Load Buck Converter, the house curve is removed from Equation (3-18), and it is modified into the following digital form:

\[
d(n) = D_{ss} (n) - h_f \left( i_o (n) - i_L (n) \right) - h_v v_{error} (n) - h_n v_{int} (n)
\]  

(3-19)

where

\[
v_{int} (n) = \frac{T_{sample}}{2} \left( v_{error} (n) + v_{error} (n-1) \right) + v_{int} (n-1)
\]  

(3-20)

and

\[
v_{error} (n) = v_C (n) - v_{ref} (n)
\]  

(3-21)

D. SUMMARY

This chapter detailed the development of state difference control algorithms for the Source and Load Buck Converters. It was shown that proper selection of the control gains will give the desired pole locations. As a result, the next step in the system design is directed towards determining the gain magnitudes utilizing computer simulations. As
Chapter IV will show, this process involves many tradeoffs to achieve the required system transient response.
IV. CONTROLLER GAIN SELECTION

A. ANALOG CONTROLLER GAIN SELECTION

1. Computer Modeling

Controller gains and operational characteristics were established using computer modeling. First-order gain selection was done using Simulink, MATLAB’s dynamic system modeling tool. Detailed analysis was then performed using models developed in the Advanced Continuous Simulation Language (ACSL).

Simulink, in combination with supporting MATLAB m-files, provided the means for iteratively manipulating pole placement and fine tuning gain selection. The closed-loop Source Buck Converter model is pictured in Appendix (B). The open-loop plant is represented by the state space averaged ABCD matrices. It should be noted that the state space averaging process eliminates the switch by “averaging” the modeling equations for the two topologies. As a result, characteristics like ramping inductor current are seen as a dc average. The main control algorithm developed in Chapter III “closes the loop”.

Utilizing this model and the three MATLAB m-files provided in Appendix (B), Source Buck Converter gain selection performance was measured by running a 10% → 100% → 10% load transient with a hard input voltage source.

Following initial development in Simulink, the controller gains were evaluated under the same 10% → 100% → 10% load transient in the detailed ACSL model. Built on the foundation of FORTRAN, ACSL allows modeling of the switched Source Buck
Converter. As a result, the "details" of system performance are brought to the surface.

Model assumptions included:

- instantaneous switching
- switch and diode losses modeled as voltage drops
- ideal passive components

The code for the ACSL simulation is provided in Appendix (C).

2. **Source Buck Converter Transient Specifications**

Specifications for the Source Buck Converter did not include requirements for system transient response. In a general sense, transient response should have short rise and settling times and little or no overshoot. In addition, the loop speed of the controller should be such that low-frequency (< 360 Hz) ac ripple is filtered from the input. This general system performance has been quantified in Table (4-1). The numbers shown are a "first cut" on adequate system response.

<table>
<thead>
<tr>
<th>Figure of Merit</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>rise time (t_r)</td>
<td>≤ 1 msec</td>
</tr>
<tr>
<td>2% settling time (t_s)</td>
<td>&lt; 5 msec</td>
</tr>
<tr>
<td>maximum percent overshoot (M_p)</td>
<td>5%</td>
</tr>
</tbody>
</table>

*Table 4-1, System Transient Response Figures of Merit*

3. **Closed Loop Model**

Before pole placement was done, the Source Buck Converter small-signal closed-loop block diagram was developed. Figure (4-1) gives the final result. The picture shows that two effects can be studied. The first involves analysis of the small-signal output voltage response due to \( \hat{d} \). This step is done assuming input voltage is constant.
As a result, $\hat{D}\hat{e}$ is set to zero. Derivation of the closed-loop transfer function for this model resulted in Equation (4-1):

$$\frac{\hat{V}_C}{\hat{V}_{ref}} = \frac{E}{LC} \left( Ch_s^2 + h_s + h_n \right) \frac{s^3 + \left( \frac{1}{RC} + \frac{Eh_s}{L} \right) s^2 + \left( \frac{1 + Eh_s}{LC} \right) s + \frac{Eh_n}{LC}}{s}$$

(4-1)

The second effect involves analysis of the input voltage ripple response. This step is done assuming the duty cycle is constant. As a result, $\hat{V}_{ref}$ is set to zero. Derivation of the closed-loop transfer function for this model resulted in Equation (4-2):

$$\frac{\hat{V}_C}{\hat{e}} = \frac{D}{LC} s \frac{s^3 + \left( \frac{1}{RC} + \frac{Eh_s}{L} \right) s^2 + \left( \frac{1 + Eh_s}{LC} \right) s + \frac{Eh_n}{LC}}{s^3 + \left( \frac{1}{RC} + \frac{Eh_s}{L} \right) s^2 + \left( \frac{1 + Eh_s}{LC} \right) s + \frac{Eh_n}{LC}}$$

(4-2)

As shown below, both of these cases will be used to determine the overall closed-loop performance of the Source Buck Converter.

4. **Pole Placement And Gain Selection**

To determine pole placement, the Bessel Prototype model given in reference [6] was employed. The poles for a third-order system are given by
\[ s = -0.9420w_o, (-0.7455 \pm 0.7112i)w_o \]

where \( w_o \) is the desired closed-loop bandwidth. With the poles established, a third-order polynomial can be formed, and term-by-term matching can be done with the denominator of Equation (4-1) to find the controller gains.

Selection of \( w_o \) and thus the gains, was set by three factors. First, \( w_o \) must be sized to ensure the pole farthest in the left half plane is at least a factor of ten smaller than the radian switching frequency to prevent unwanted controller interactions. Second, selection of \( w_o \) should not require an excessive duty cycle control effort. This effect causes increased noise in the voltage output due to a beating action set up between the faster duty cycle response and the slower output capacitor voltage response. Third, \( w_o \) must be large enough to produce the required response times of Table (4-1).

Based on these criteria, the final pole locations and controller gains were determined using \( w_o = 3250 \text{ rad/sec} \). The results are documented in Table (4-2).

<table>
<thead>
<tr>
<th>Closed-Loop Pole Locations</th>
<th>( s = -3062, -2423 \pm 2311i )</th>
</tr>
</thead>
<tbody>
<tr>
<td>Proportional Voltage Gain</td>
<td>( h_v = 0.017 )</td>
</tr>
<tr>
<td>Integral Voltage Gain</td>
<td>( h_i = 26.09 )</td>
</tr>
<tr>
<td>Proportional Current Gain</td>
<td>( h_i = 0.015 )</td>
</tr>
</tbody>
</table>

Table 4-2, Source Buck Converter Closed-Loop Poles and Gains

Substituting these gain values into Equation (4-1), the system closed-loop frequency response shown in Figure (4-2) was produced. From the magnitude response it can be seen that frequencies beyond 7000 rad/sec (~1114 Hz) are attenuated by the 20 dB/decade rolloff. Up to this point, the response shows little or no attenuation. In fact, from 2000 rad/sec to 7000 rad/sec, a maximum gain of 2 dB occurs. The input ripple response of Figure (4-3), however, compensates for this lack of attenuation. This plot shows a
Figure 4-2, Source Buck Converter Closed-Loop Frequency Response: $\frac{\hat{v}_c}{\hat{v}_{ref}}$

Figure 4-3, Source Buck Converter Closed-Loop Frequency Response: $\frac{\hat{v}_c}{\hat{e}}$
minimum attenuation of 20 dB in the 360 Hz frequency range. As a result, the combined effect of both responses yields proper Source Buck Converter closed-loop operations.

The MATLAB transient response is given in Figure (4-4). Analysis of Figure (4-4) and the MATLAB code results shows that all the requirements of Table (4-1) were met. Next, the transient response was verified using the detailed ACSL simulation.

![Graphs showing transient responses](image)

**Figure 4-4, MATLAB Source Buck Converter Closed-Loop Transient Response**

Substituting the Table (4-2) gains into the ACSL model produced the transient response pictured in Figure (4-5). The most notable feature of the ACSL graphs is the influence of detailed switching on inductor current and duty cycle. The inductor current response was expected. The duty cycle response, on the other hand, was not. In fact, results close to that of the duty cycle plot in Figure (4-4) were anticipated. The reason for the duty cycle band in Figure (4-5) goes back to the fact that the inductor current perturbation term in Equation (3-18) is not a true average. Rather, instantaneous
inductor current and load current are subtracted to produce the perturbation term. In steady state, this difference is the inductor ac current ripple. As a result, this ripple is introduced into the duty cycle calculation, and the duty cycle waveform of Figure (4-5) is produced. The end result of this effect is the introduction of low amplitude (<0.1 V) 20 kHz harmonics into the output. Therefore, it is imperative to minimize the magnitude of \( h_i \) while still meeting the response of Table (4-1). Bench testing showed that a value of \( h_i \) less than 0.02 gave acceptable results.

5. Effect of Output Capacitor Sizing

To this point, pole placement and gain selection have been done utilizing an output inductance of 760 \( \mu \)H and an output capacitance of 400 \( \mu \)F. It has been shown,
however, that output capacitance can be as low as 10 µF while still satisfying the 1% output ripple requirement. As a result, justification for the 400 µF choice is required.

Using the Bessel Prototype model described above, system transient response was analyzed at additional output capacitance values of 10 µF, 140 µF, 230 µF, and 400 µF. A value of \( w_c = 3250 \) rad/sec was used for all cases to maintain the current gain less than or equal to its present value based on the discussion in the previous paragraph.

Table (4-3) gives the gains for each of the output capacitances mentioned above. Figure (4-6) summarizes the transient responses.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>( C = 10 ) µF</th>
<th>( C = 140 ) µF</th>
<th>( C = 230 ) µF</th>
<th>( C = 400 ) µF</th>
</tr>
</thead>
<tbody>
<tr>
<td>( h_i )</td>
<td>0.0131</td>
<td>0.015</td>
<td>0.015</td>
<td>0.015</td>
</tr>
<tr>
<td>( h_v )</td>
<td>-0.0021</td>
<td>0.0043</td>
<td>0.0087</td>
<td>0.017</td>
</tr>
<tr>
<td>( h_o )</td>
<td>0.65</td>
<td>9.13</td>
<td>15.00</td>
<td>26.09</td>
</tr>
</tbody>
</table>

Table 4-3, Capacitor Sizing Effects on the Source Buck Converter Gains

![Graphs showing transient response of Vc for different capacitance values](Image)

Figure 4-6, Source Buck Converter Transient Response as a Function of Capacitor Size
From the data provided, it can be seen that the 10 μF case was unacceptable. All of the remaining cases, however, were well within the Table (4-1) requirements. Based on overshoot and settling characteristics, however, the 400 μF capacitor was used in the hardware implementation. This selection was made to prevent undesirable buck converter interactions during parallel operations and to ensure adequate system response at load transient testing above the 10% → 100% → 10% scenario used in this analysis.

B. DIGITAL CONTROLLER GAIN SELECTION

1. Computer Modeling

As with the analog controller, the digital controller was modeled using Simulink and ACSL. The simulation limitations discussed above also apply to this section. In the digital simulation, the continuous-time controller inputs were sampled once each switching period using a zero-order hold and applied to the digital control algorithm given by Equation (3-19). The calculated duty cycle is then applied to the IGBT gate drive on the next switching period. The Simulink block diagram and MATLAB m-files are contained in Appendix (B). The code for the ACSL simulation is provided in Appendix (C).

2. Pole Placement and Gain Selection

The design parameters of Table (4-1) and the simulation sequence employed above were also used for the digital controller design. In addition, the limitations on \( w_0 \) also hold here. Unlike the analog case, however, current gain selection does not play as significant a role. This fact was due to the use of a true average for the inductor current

31
perturbation term in Equation (3-19). Since the analog inputs to the digital controller are sampled once each switching period, the inductor current sample becomes an average value as long as the sample point occurs at the same place during each switching period. Of course the ramping nature of inductor current may cause the sampled average to be slightly different from the actual average depending where on the ramp the sample is taken. Any offset, however, is compensated for by the digital integrator. This argument is equally applicable to the case where multiple samples are taken and averaged during the switching period.

3. Summary of Digital Controller Gain Selections

Table (4-4) provides a summary of final gain selections for the Load Buck Converter controller. The design centered on using a 400 µF capacitor on the output with \( \omega_o = 1900 \) rad/sec. The value of \( \omega_o \) was set based on a maximum duty cycle limitation of 0.95 for the Universal Controller detailed in reference [7]. Since the controller was built for dual Auxiliary Resonant Commutated Pole (ARCP) Inverter and Buck Converter operations, the duty cycle must incorporate dead time to prevent a direct short between ARCP switches during the switching interval. As a result, duty cycle is limited to 0.95. The \( \omega_o \) selection prevents the duty cycle from exceeding this limit so that linear operation is maintained. Overall, Table (4-1) transient response is achieved. See the analog

<table>
<thead>
<tr>
<th>Closed-Loop Pole Locations</th>
<th>( s = -942, -746 \pm 711i )</th>
</tr>
</thead>
<tbody>
<tr>
<td>Proportional Voltage Gain</td>
<td>( h_p = 0.000869 )</td>
</tr>
<tr>
<td>Integral Voltage Gain</td>
<td>( h_i = 1.733 )</td>
</tr>
<tr>
<td>Proportional Current Gain</td>
<td>( h_i = 0.0105 )</td>
</tr>
</tbody>
</table>

*Table 4-4, Load Buck Converter Closed-Loop Poles and Gains*
controller case above for the detailed gain and capacitor selection procedure. Figure (4-7) documents the ACSL transient load response.

![Graph showing Vc, iL, and d(t) responses over time.]

**Figure 4-7, ACSL Load Buck Converter Closed-Loop Transient Response**

C. SUMMARY

With the controller gains established for the Source and Load Buck Converters, simulation of the PEBB Network can begin. This analysis will be used to identify stability criteria for the network. With this information in place, interesting PEBB Network component interactions can be investigated.
V. SIMULATION AND HARDWARE RESULTS

A. BACKGROUND

With the proper analog and digital controller gains established, detailed PEBB Network simulations were developed and conducted in ACSL. Representative models, identified as “modes” in this chapter, were established based on seven basic PEBB Network hardware configurations. Model assumptions included:

- rectified 3-phase power input to Source Buck Converters
- instantaneous switching
- no switching noise
- switch and diode losses modeled as voltage drops
- inductor and capacitor equivalent series resistance (ESR) modeled
- DC bus resistive-inductive link (RL-link) effects not modeled

The RL-link effect was not considered due to a tradeoff between simulation run time and the simulation time step. The time step could be made small enough to model the RL-links, but the simulation run time would have been unnecessarily large. In addition, the RL-link contribution to the overall system stability is negligible for the components considered based upon the small size of the line inductance compared to the much larger inductance value of the Load Buck Converter input filter.

For each of the seven modes described in this chapter, two transient analysis cases were considered. The first case investigated a step change in load resistance on the output of the Source Buck Converter. Load Buck Converter output response was then
observed to identify if its controller could regulate the desired output voltage and current. No noticeable effects or stability issues were documented for any of the seven topologies (modes), and therefore, this transient study was not considered further. The second transient case performed a load change on the output of the Load Buck Converter and/or a conventional inverter. Overall system response was then observed. The results for this case are documented below for each of the seven modes. Representative ACSL code is provided for Mode 7 operation in Appendix (C).

B. MODE 1 OPERATION

Mode 1 is defined as a Source Buck Converter operating in series with a Load Buck Converter. Figure (5-1) illustrates the overall system model. The only difference

![Diagram of PEBS Testbed Mode 1 Operation](image)

*Figure 5-1, PEBS Testbed Mode 1 Operation*

component-wise between Figure (5-1) and the ACSL code resulted from the need to represent the input filter to the Source Buck Converter differently in the simulation. Due to an algebraic loop formed between the ACSL main program, the buck converter macro and the analog controller macro, the input filter capacitor and its associated ESR had to be modeled by a capacitor in parallel with an equivalent resistor. As a result, the Rcesr_in1' component in Figure (5-1) is represented by a 2.47 kΩ parallel resistance in the ACSL code.
System transient analysis focused on investigating a step load change from 300 W to 3 kW on the output of the Load Buck Converter. Figure (5-2) documents the results. As can be seen, the output voltage and current of the Source Buck Converter (Vout and iout1) have a somewhat more pronounced oscillation at the transient edges before settling to steady-state values. This result is due to a “ringing” effect set up between the output of the Source Buck Converter and the input LC filter of the Load Buck Converter. In fact, this effect is clearly discernible in iout1 in the steady state. The transient performance of the Load Buck Converter is the same as that predicted by Figure (4-7) in Chapter IV.

With system stability demonstrated, a hardware validation study was conducted. Figure (5-3) shows the actual system response for a 300 W to 2.5 kW load change. The reason for the difference between the simulated 3 kW maximum load value and the actual 2.5 kW load value was based upon the sizing of test load banks available in the laboratory. Comparison of the simulation and hardware trials demonstrates reasonably good correlation between predicted and actual system response. Note that the voltages in Figure (5-3) are ac coupled. The major difference between the plots comes from the switching harmonics and noise of the actual system operation. The principle source of the noise comes from the operation of the IGBT switches.

C. **MODE 2 OPERATION**

Mode 2 is defined as a Source Buck Converter operating in series with an inverter. Figure (5-4) illustrates the overall system model. A hard-switched inverter was used to model the ARCP unit so that simulation times could be kept to a reasonable
Figure 5-2, Mode 1 Simulation Results: 300 W → 3 kW Load Buck Transient
Figure 5-3, Mode 1 Hardware Results: 300 W → 2.5 kW Load Buck Transient
length. Since the gross system dynamics between an ARCP and a conventional inverter are nearly the same this assumption was reasonable to make. The inverter was controlled by a current feedback controller implemented in the stationary reference frame. A complete discussion on the derivation of this model is given in reference [8]. As with Mode 1 operation, the input filter capacitor and its associated ESR had to be modeled as an equivalent parallel combination in the ACSL code.

![Diagram of PEBC Testbed Mode 2 Operation](image)

**Figure 5-4, PEBC Testbed Mode 2 Operation**

System transient analysis focused on investigating a step change in load from 2.5 kW to 6 kW at the inverter output. This was performed by changing the amplitude values of the reference phase currents from 10 A to 24 A. Figure (5-5) documents the results. As can be seen, significant switching harmonics have been introduced into the output voltage and current responses of the Source Buck Converter. In addition, this effect is aggravated at higher levels of inverter loading. The output of the inverter is as expected for a current controlled unit.
Figure 5-5, Mode 2 Simulation Results: 2.5 kW $\rightarrow$ 5.3 kW Inverter Transient
One point to note is that the inverter current response does not achieve the desired steady-state values. This result stems from the use of stationary reference frame control. Although it is easy to implement, reference [8] shows that steady-state errors of 11% can be expected. A hardware validation study was not conducted for this case because the ARCP closed-loop control has not been fully developed at this time. It is anticipated that future research efforts will provide the hardware study results to validate these waveforms.

D. MODE 3 OPERATION

Mode 3 is defined as a Source Buck Converter supplying both a Load Buck Converter and an inverter. Figure (5-6) illustrates the overall system model. The same inverter model described in Mode 2 operation was used for this case. As with Mode 1 operation, the input filter capacitor and its associated ESR had to be modeled as an equivalent parallel combination in the ACSL code.

![Image of circuit diagram](image)

**Figure 5-6, PEBB Testbed Mode 3 Operation**

42
Transient analysis focused on investigating system response to the load changes discussed in Mode 1 and Mode 2 operation. The step change for the Load Buck Converter occurred at 45 msec while the step change in inverter loading was specified at 125 msec. Figure (5-7) documents the results. The plots show a system response that is the composite of the results achieved in the previous two modes of operation. As with Mode 2 operation, a hardware validation study was not conducted since the ARCP closed-loop control algorithm is still under development.

E. MODE 4 OPERATION

Mode 4 is defined as parallel Source Buck Converter operations. Figure (5-8) illustrates the overall system model. As described in Mode 1 operation, the input filter capacitors and their associated ESRs had to be modeled as equivalent parallel combinations in the ACSL code.

Transient analysis for this case focused on investigating a load change from 2.25 kW to 18 kW and observing system response. Figure (5-9) documents the results. From the plots, it can be seen that the parallel units share the total load, $i_{out}$, equally. In addition, the output voltage response covers the full range of house curve operation as expected.

An interesting occurrence to note in the individual buck converter current responses, $i_{out1}$ and $i_{out2}$, is the “mirror” effect seen at the transient edges. This effect is best observed in the system transient at the 85 msec mark. At this point, $i_{out1}$ settles to
Figure 5-7, Mode 3 Simulation Results: Load Buck and Inverter Transients
its final steady-state value following a slight undershoot. The response for iout2, on the other hand, settles to its final steady-state value after experiencing an overdamped effect. When observed on an expanded scale, the currents are mirror responses of each other. This result occurs due to the difference in the output inductor sizing of the Source Buck Converter units. In essence, a small AC current is established and reflects between the paralleled capacitors based upon the difference in the inductor current waveforms.

With system stability demonstrated and the transient excursion of the variables well within device limitations, a hardware validation study was conducted for Mode 4 operation. Figure (5-10) shows the actual system response for a 2.25 kW to 7.5 kW load change. Although the overall transient was smaller in magnitude, a general comparison of the simulation and hardware trials demonstrates reasonably good correlation between predicted and actual system response. As with the Mode 1 hardware validation, the major
Figure 5-9, Mode 4 Simulation Results: 2.25 kW → 18 kW Load Transient
difference between the simulated and actual results is due to the presence of switching harmonics and EMI noise in actual system operation.

The current "mirror" effect discussed previously is demonstrated on an expanded scale in Figure (5-11) for actual circuit operation. It can be seen that the effect occurs during steady state as well as transient operations. The steady-state effect was not as noticeable in the simulation because switching noise was not modeled. Follow-on research may consider incorporating a Gaussian white noise source into the sensed variables in the simulation.

F. MODE 5 OPERATION

Mode 5 is defined as two parallel Source Buck Converters operating to supply one Load Buck Converter. Figure (5-12) illustrates the overall system model. As described in Mode 1 operation, the input filter capacitors and their associated ESRs had to be modeled as equivalent parallel combinations in the ACSL code.

System transient analysis focused on investigating a step change in resistive load from 300 W to 3 kW on the output of the Load Buck Converter. Figure (5-13) documents the simulation results. As can be seen, the output voltage and current of the parallel Source Buck Converters have a somewhat more pronounced oscillation at the transient edges before settling to their steady-state values. This result is due to a "ringing" effect set up between the output of the Source Buck Converter and the input LC filter of the Load Buck Converter. During load transients, this effect dominates over the current "mirror" effect documented in Mode 4 operation. This result is shown in
Figure 5-10, Mode 4 Hardware Results: 2.25 kW → 7.5 kW Load Transient

Figure 5-11, Mode 4 Hardware Results: Current Mirror Effect
Figure 5-12, PEBB Testbed Mode 5 Operation

Figure (5-13) by observing that the transient portions of the output currents, iout1 and iout2, are “in phase” with one another during load changes.

With system stability demonstrated, a hardware validation study was conducted for Mode 5 operation. Figure (5-14) shows the actual system response. From the plots, it can be seen that the actual Load Buck Converter output correlated with the simulation results. Actual current values out of the parallel Source Buck Converters were about 2.5 A higher than shown in the simulation results because a 25 Ω static load was used during hardware validation. In the ACSL simulation, this value was 40 Ω. The voltage output response of the parallel Source Buck Converter is harder to compare due to the switching noise present on the waveform. Note that all voltage responses are ac coupled.

The “ringing” effect versus the current “mirror” effect is shown in Figure (5-15). This plot shows how the mirror effect dominates during steady-state operation but shifts “in phase” during load changes. Overall, comparison of the simulation and hardware
Figure 5-13, Mode 5 Simulation Results: 300 W → 3 kW Load Buck Transient
Figure 5-14, Mode 5 Hardware Results: 300 W → 2.5 kW Load Buck Transient
trials demonstrates reasonable correlation between predicted and actual results. As with the previous hardware studies, switching noise constitutes the major difference between simulated and actual operations.

![Graphs showing iout1 and iout2 responses over time](image)

**Figure 5-15, Mode 5 Hardware Results: Current Mirror Effect**

G. **MODE 6 OPERATION**

Mode 6 is defined as two parallel Source Buck Converters supplying an inverter. Figure (5-16) illustrates the overall system model. The same inverter model described in Mode 2 operation was used for this case. As described in Mode 1 operation, the input filter capacitors and their associated ESRs had to be modeled as equivalent parallel combinations in the ACSL code.
Figure 5-16, PEBB Testbed Mode 6 Operation

System transient analysis focused on investigating a step change in inverter load from 2.5 kW (10 A peak current per phase) to 6 kW (24 A peak current per phase) and observing system response. Figure (5-17) documents the results. As can be seen, significant switching harmonics have been introduced into the output voltage and current responses of the parallel Source Buck Converters. In addition, the level of the harmonics is increased with increased inverter load. The output of the inverter is as expected for a current controlled unit. As described earlier, the inverter current response does not achieve the desired steady state-values due to the use of stationary reference frame control. A hardware validation study was not conducted for this case because the ARCP closed-loop control has not been fully developed.
Figure 5-17, Mode 6 Simulation Results: 2.5 kW → 5.3 kW Inverter Transient
H. MODE 7 OPERATION

Mode 7 is defined as two parallel Source Buck Converters supplying both a Load Buck Converter and an inverter. Figure (5-18) illustrates the overall system model. The same inverter model described in Mode 2 operation was used for this case. As described in Mode 1 operation, the input filter capacitors and their associated ESRs had to be modeled as equivalent parallel combinations in the ACSL code.

![Diagram of Mode 7 Operation](image)

**Figure 5-18, PEBB Testbed Mode 7 Operation**

System transient analysis focused on investigating the transients discussed in Mode 5 and Mode 6 operation and observing system response. Figures (5-19) and (5-20) document the results. The step change for the Load Buck Converter occurred at 45 msec while the step change in inverter loading was specified at 125 msec. These plots show a system response that is the composite of Mode 5 and Mode 6 results.

55
Figure 5-19, Mode 7 Simulation Results: Load Buck and Inverter Transients
Figure 5-20, Mode 7 Simulation Results: Load Buck and Inverter Transients Continued
I. SUMMARY

This chapter has included a discussion of the ACSL simulations performed for seven basic PEBB Network configurations. The results of these simulations did not yield any gross system instabilities. At most, only "interesting" system interactions were identified. In addition, hardware validation studies were conducted for Modes 1, 4 and 5. The results of these tests verified that the ACSL simulations correlated well with hardware implementation. The hardware validation results also showed that switching noise was a major issue in actual circuit operation. Chapter VII addresses methods for eliminating or minimizing the switching noise and suggests follow-on ACSL simulations and hardware validation studies.
VI. SCHEMATICS

A. CIRCUIT BOARD BACKGROUND

1. Easytrax Overview

The development of printed circuit boards (PCBs) was done using Protel Easytrax, version 2.06. This software allowed PCB definition, layout, and component interconnection on two layers. All PCB layouts were done so that there were no isolated ground sections. Once a PCB was developed, a netlist was compiled. The basic function of the netlist is to associate integrated circuits with resistors, capacitors, and diodes so that connections can be verified. With the PCB layout completed, a Gerber file was made to direct the required circuit milling. The milling work was done at the Naval Postgraduate School by DP1 Daly. Finally, hardcopies of circuit traces and component layouts were made for future reference.

2. Circuit Labeling

For the purpose of more easily locating components and understanding their function in the circuit, the following format was chosen:

The first digit represents the type of component.

- R: resistor
- C: capacitor
- D: diode

The second digit represents the IC with which the component is best associated.
0: U10
1: U1
2: U2, etc.

The third and fourth digits are used for IC pin location.
03: pin 3
18: pin 18, etc.

When a prefix is used, it indicates an interface between circuits in the overall system.
The prefix may have an actual number associated with it or just the ‘#’ sign.

- S1: Sensor board interface for buck converter 1
- D#: Driver board interface for buck converter being referenced
- J25: 25 pin D-sub connector interfacing controller with other boards

If a suffix is used, then there are generally more than one of the same components connected to the same pin.

- A,B,C: Multiple components of same type are connected to same pin
  where A = 1 component, B = 2 components, etc.
- G: Ground
- H: Vcc, Vdd: positive source voltage
- L: Vss: negative source voltage
- Q: Transistor

Specific examples of circuit labeling include:
- C#-J25-9: Control board interface at J25 pin 9 for buck converter being referenced.
• R113C: Resistor connected to U1 pin 13 and there are at least two more resistors connected to that same node.

• C006: Capacitor connected to U10 pin 6.

• RJ4036Q: Resistor connected to J40 pin 36 and a transistor.

B. CIRCUIT DIAGRAMS AND DESCRIPTIONS

This section documents the hardware implementation of the Source and Load Buck Converters as well as their associated sensor, controller, and driver boards. Each subsection is layed out so that it contains a detailed line diagram and description of the circuit. If further information is needed, Appendix (D) contains all the Easytrax PCB schematics and netlists.

1. Source and Load Buck Converter Topologies

Figures (6-1) and (6-2) document the layout of the Source and Load Buck Converters. As seen from the diagrams, the topologies are identical. Input/output characteristics, inductor sizing, and the voltage sensing circuits represent the only differences. The reason for the different sensing circuits goes back to the choice of analog control boards for the Source Buck Converters and digital control boards for the Load Buck Converters. As the diagrams indicate, the analog controller requires a voltage reduction of (1/50) whereas the digital controller requires a voltage reduction of (1/100). The general flow of overall system operation is as follows:

• Sensed voltage from the voltage divider network is sent to the sensor board via twisted pair.
• Sensed currents are sent to the sensor board via the Hall Effect sensors.

• The sensor board, acting as an isolator, provides the appropriately scaled voltages and currents to the analog/digital control board.

• The control board processes the voltages and currents according to the developed control algorithm.

• The generated driver signal from the control board is sent to the IGBT driver board via twisted pair (analog control) or optical signal (digital control).

**Figure 6-1, Source Buck Converter Topology**

**Figure 6-2, Load Buck Converter Topology**
• The driver signal controls the IGBT switching frequency and duty cycle.

With this overview in hand, a more detailed description is presented next.

2. **Sensor Board**

   Pictured in Figure (6-3), the sensor board provides isolation between the buck converter and the analog/digital control board. Sensed voltages from the voltage divider network on the buck converter are sent via twisted pair to the input of wideband AD215 isolation units. Configured as a unity gain buffers, the AD215s output the sensed voltages and send them to the control board via twisted pair. Current sensing is done by CL50 Hall Effect sensors mounted directly on the sensor board. Instantaneous currents proportional to \((i_{\text{sensed}}/1000)\) are output by the Hall Effects. These currents are converted to a proportional voltage by 100 \(\Omega\) precision resistors to yield \((i_{\text{sensed}}/10)\). These voltages are then sent to the control board via twisted pair.

3. **Analog Control Board**

   The implementation of the analog control board can be broken down into five subsections:

   • J25 - 25 Pin Connector and Buffer Stage
   • Main Control Stage
   • Pulse Width Modulation Stage
   • Protection and Startup Circuitry Stage
   • Power Supply Stage
A diagram and discussion of each of the subsections is provided below. Appendix (D) contains detailed PCB information on the analog control board.

**Figure 6-3, Sensor Board**
a. Buffer Stage

From the twisted pair output of the sensor board, the sensed and scaled voltages and currents go to the 25 pin D-sub connector of the control board as shown in Figure (6-4). From J25, the inputs are buffered utilizing a LM324 quad op amp (labeled U2). Each buffer stage input contains an RC lowpass filter designed to remove high-frequency components from the measured voltages and currents. The cutoff frequency for each filter is at 8 kHz. The LM324 outputs are fed to the Main Control Stage.

b. Main Control Stage

The Main Control Stage is where Equation (2-18) is formulated. The output of this stage is the analog duty cycle scaled by a factor of ten. In addition to the Buffer Stage outputs, the signal representing the desired output voltage is fed into the Main Control from the Protection and Startup Circuitry Stage. As shown in Figure (6-5), an AD534 configured as a divider provides the base duty cycle, $D_{ss}$, by dividing the reference voltage by the input voltage. Note that this arrangement implements the feedforward term given in Equations (3-18) and (3-19) of Chapter III.

The small-signal control algorithm is performed using a LF347 quad op amp. The first three op amps in the package form the proportional voltage ($U_{1a}$), integral voltage ($U_{1b}$) and current response ($U_{1c}$) terms. Note that a limited integrator has been used to generate the integral voltage term. This implementation prevents integrator windup. Without the limiting zener diodes in place, C107 is free to charge up during extended transients to values well outside the range in which its voltage affects duty
cycle. As a result, the voltage on C107 locks out the remaining terms in the duty cycle control algorithm. This lockout persists until C107 comes back within its operating range. The final op amp (U14) is used to scale and sum the outputs of the first three op amps. Scaling is performed such that the analog gain values developed in Chapter IV were obtained, scaled by a factor of ten. Output feeds the Pulse Width Modulation Stage.

**Figure 6-4, Analog Control Board: J25 - 25 Pin Connector and Buffer Stage**
Figure 6-5, Analog Control Board: Main Control Stage

c. Pulse Width Modulation Stage

Pictured below in Figure (6-6), the Pulse Width Modulation (PWM) Stage is comprised of the UC3637 chip. It receives the analog duty cycle from the Main Control Stage and produces a square wave driver signal with a frequency of 23 kHz based upon R318 and C302. This frequency can be calculated utilizing formulas given in the UC3637 data sheet in Appendix (A). Actual frequency runs about 20.5 kHz due to
interactions with the phase-locked loop circuit described below. The duty cycle of the pulses is equal to the Main Control Stage analog duty cycle signal divided by ten. From the Pulse Width Modulation Stage, the driver signal is fed to a driver board mounted on the IGBT.

![Diagram of Analog Control Board: Pulse Width Modulation Stage](image)

**Figure 6-6, Analog Control Board: Pulse Width Modulation Stage**

**d. Phase Locked Loop**

Analysis of Figure (6-6) shows MASTER and SLAVE connection points for implementation of the Phase-Locked Loop Board shown in Figure (6-7). This board synchronizes the switching frequencies of both Source Buck Converter controllers so that they can operate in parallel. Without proper synchronization, load sharing between paralleled units cannot be achieved due to inductor current oscillations. As shown in

68
reference [7], digital control precludes the need for this circuit since frequency can be directly set by timer circuits.

Implementation of the phase-locked loop requires one controller to be designated the MASTER so that it can set the switching frequency. The other board, by default, is the SLAVE. In actual operation, the phase-locked loop generates a DC current depending on the difference in frequencies of the two controllers. This current sums with the set current of the SLAVE PWM chip, directly influencing the switching frequency of the SLAVE controller. This cycle continues until frequency capture and lock results. In addition to the functions and interfaces mentioned above, the PWM Stage also

![Phase-Locked Loop Board Diagram](image)

**Figure 6-7, Phase-Locked Loop Board**
provides pulse-by-pulse and overcurrent protection circuitry. These circuits are documented in the following Protection and Startup Circuitry Stage discussion.

e. Protection and Startup Circuitry Stage

The analog controller provides the Source Buck Converters with two forms of protection. The first is the pulse-by-pulse current limiting feature of the UC3637 chip. This circuit protects the IGBT from exceeding its 90A current rating. Referring to Figure (6-6), pins 12 and 13 make up this circuit. If a fault occurs in the buck converter, \( \frac{i_t}{10} \) will rise. If its peak value gets to \( \sim 6.75V \), the driver output of U3 goes low, and the IGBT remains open until peak inductor current goes below the 6.75V threshold.

The second protection circuit is overcurrent time-out shown in Figure (6-8). This circuit protects components from thermal damage when \( \frac{i_t}{10} \) exceeds 150% of its rated value for more than 1 second. Utilizing the op amp in U3 (pins 15-17), an integrator was designed such that \( \frac{i_t}{10} = 4.5V \) causes pin 17 to reach \(-10V\) in 1 second. This voltage trips comparator U7 high and causes U52 and U54 to go high (\( \sim +V \)). As a result, comparator U8 goes high initiating a shutdown signal to pin 14 of U3. This protective action has the end effect of halting Source Buck Converter operation.

The startup circuitry allows duty cycle to ramp up to its steady-state value from zero initial conditions. When the controller is initially energized, U51 goes high due to a \(+5V\) pulse generated by the RC circuit at input pin 1 of the OR gate. As a result, U5s and U8 go high and Q1 turns “on”. This action causes pin 3 of U6 to go low (\( \sim -V \))
and prevents a reference signal from being generated. The end result is a voltage lockout. This action prevents a duty cycle waveform from being generated instantaneously. If such an occurrence happened from zero initial conditions, large current and voltage

![Circuit Diagram]

**Figure 6-8, Analog Control Board: Protection and Startup Circuitry Stage**
oscillations would result with possible damage to the buck converter. As it stands, however, \( d(t) = 0 \). By resetting momentary switch S2, Q1 is turned “off” and voltage is applied to pin 3 of U6. Reference voltage ramps up to its final setpoint through the action of the RC time constant established by R603 and C603 (\( \tau = 1 \) sec). Raising the reference voltage in this way causes duty cycle to ramp to its operating value thus preventing the aforementioned current and voltage oscillations on startup. After startup, the reference voltage continues to be supplied through U6.

**f. Power Supply Stage**

Shown in Figure (6-9), the power supply takes 117 VAC, 60 Hz receptacle power, and rectifies it into 11.5 VDC for input to the DATEL TWR-5/1000-15/200-D12.

![Diagram](image)

**Figure 6-9, Analog Control Board: Power Supply Stage**
voltage regulator. The output of the DATEL module is $+5 \, V_{dc}$ and $\pm 13.5 \, V_{dc}$ supply power for the control board. The $\pm 15 \, V_{dc}$ is not obtained due to minimal circuit loading. The lower $\pm 13.5 \, V_{dc}$ values meet control board component power supply requirements.

4. **IGBT Driver Board**

The IGBT driver board completes the feedback loop. Input to the board can be made using twisted pair (analog control) or optical interface (digital control). Both configurations are shown in Figure (6-10). The input driver signal is amplified to $\pm 10 \, V$ by the optically isolated push-pull transistor pair in U1. Following amplification, the driver signal is applied to the IGBT gate. The back-to-back 1N4744 zener diodes ($V_z = 15 \, V$) were installed across the gate to prevent overvoltage damage.

![IGBT Driver Board Diagram]

*Figure 6-10, IGBT Driver Board*
5. Digital Control Board

VII. CONCLUSIONS

This research documented the design of SSCM units and their controllers for the PEBB Network Simulation Testbed being built at the Naval Postgraduate School. In addition, baseline simulations were developed to identify system instabilities and interesting controller interactions. Finally, hardware validation studies were conducted to confirm the PEBB Network simulations.

The SSCM design process began with the selection of components for the buck converter power sections. The initial selections were based upon system specifications, theoretical calculations, and physical limitations. The process continued with the development of state-difference analog and digital control algorithms. Next, gain selection was performed for the Source Buck Converter analog controller and the Load Buck Converter digital controller. Chapter IV showed that to achieve the desired response, proper output capacitor sizing and current gain selection had to be achieved to minimize unwanted harmonic effects in the system output.

With the proper gain values determined, detailed ACSL simulations were performed as described in Chapter V. The results showed that the PEBB Network is stable under the seven basic operational modes. In addition, hardware validation studies were conducted for Modes 1, 4 and 5. The results of this testing verified that the ACSL simulations correlated well with hardware implementation. From this process, it was shown that the SSCM units operated to their design specifications.
One issue not considered in the initial design process, however, dealt with shielding. As shown in Chapter V, switching noise had a considerable effect on the system. This problem will only grow worse with the addition of more SSCM and SSIM units. As a result, the next generation of SSCMs need to employ methods to eliminate switching noise. Several recommendations include:

- soft switching
- placement of an enclosure about the buck converter power sections
- relocation of the buck converter controllers to a separate enclosure
- use of fiberoptic connections between controllers and feedback paths.

An additional system improvement deals with the replacement of the Source Buck analog controllers with digital controllers. This step will greatly enhance the flexibility of the PEBB Network since frequency and gain modifications can be performed in software for the digital controller. As a result, a wide variety of system interactions can be investigated “on the fly” rather than having to wait for resistor replacements on the analog control boards. In addition, the digital control provides another layer of noise immunity.

Recommendations for future research focus on further development of the ACSL simulation models. Areas for investigation include:

- effect of buck converters operating at different frequencies
- implementation of an ARCP synchronous reference frame current controller
- incorporation of Gaussian white noise into the sensed variables to model the effects of switching noise.
Ideally, these detailed simulations can then be used to direct hardware testing towards interesting PEBB Network interactions and stability bounds.
APPENDIX A. DATA SHEETS

A. INTERNATIONAL RECTIFIER IRGT1090U06 IGBT

IRGT1090U06

"HALF-BRIDGE" IGBT INT-A-PAK

Ultra-fast™ Speed IGBT

- Rugged Design
- Simple gate-drive
- Ultra-fast operation up to 25KHz hard switching, or 100KHz resonant
- Switching-Loss Rating includes all "tail" losses

Description

IR's advanced IGBT technology is the key to this line of INT-A-PAK Power Modules. The efficient geometry and unique processing of the IGBT allows higher current densities than comparable bipolar power module transistors, while at the same time requiring the simpler gate-drive of the familiar power MOSFET. This superior technology has now been coupled to state of the art assembly techniques to produce a higher current module that is highly suited to power applications such as motor drives, uninterruptible power supplies, welding, induction heating and ultrasonics.

Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{CES}</td>
<td>Continuous collector to emitter voltage</td>
<td>600</td>
<td>V</td>
</tr>
<tr>
<td>I_{C} @ T_{C} = 25°C</td>
<td>Continuous collector current</td>
<td>90</td>
<td>A</td>
</tr>
<tr>
<td>I_{C} @ T_{C} = 85°C</td>
<td>Continuous collector current</td>
<td>60</td>
<td>A</td>
</tr>
<tr>
<td>I_{C} @ T_{C} = 100°C</td>
<td>Continuous collector current</td>
<td>50</td>
<td>A</td>
</tr>
<tr>
<td>I_{MW}</td>
<td>Peak switching current</td>
<td>160</td>
<td>A</td>
</tr>
<tr>
<td>I_{PDX}</td>
<td>Peak diode forward current (1)</td>
<td>225</td>
<td>A</td>
</tr>
<tr>
<td>V_{GE}</td>
<td>Gate to emitter voltage</td>
<td>≤ 20</td>
<td>V</td>
</tr>
<tr>
<td>V_{RMS}</td>
<td>RMS isolation voltage, any terminal to case, t = 1 min</td>
<td>2500</td>
<td>V</td>
</tr>
<tr>
<td>P_{D} @ T_{C} = 25°C</td>
<td>Power dissipation</td>
<td>298</td>
<td>W</td>
</tr>
<tr>
<td>T_{J}</td>
<td>Operating junction temperature range</td>
<td>-40 to 150</td>
<td>°C</td>
</tr>
<tr>
<td>T_{ST}</td>
<td>Storage temperature range</td>
<td>-40 to 125</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Duration limited by max junction temperature.
### Electrical Characteristics - $T_J = 25^\circ C$, unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>$BV_{ces}$</td>
<td>Collector-to-emitter breakdown voltage</td>
<td>600</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>$V_{DS} = 0V, I_C = 1mA$</td>
</tr>
<tr>
<td>$V_{CEO(ON)}$</td>
<td>Collector-to-emitter voltage</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>$V_{DS} = 15V, I_C = 90A$</td>
</tr>
<tr>
<td>$V_{FM}$</td>
<td>Diode forward voltage - maximum</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>$I_F = 90A, V_{DS} = 5V, I_C = 150°C$</td>
</tr>
<tr>
<td>$V_{GS}$</td>
<td>Gate threshold voltage</td>
<td>3.0</td>
<td>—</td>
<td>5.5</td>
<td>V</td>
<td>$I_C = 500mA$</td>
</tr>
<tr>
<td>$\Delta V_{GS}$</td>
<td>Threshold voltage temperature coeff.</td>
<td>-11</td>
<td>—</td>
<td>—</td>
<td>mV/°C</td>
<td>$V_{GS} = V_{DS}, I_C = 500mA$</td>
</tr>
<tr>
<td>$g_m$</td>
<td>Forward transconductance</td>
<td>34</td>
<td>—</td>
<td>58</td>
<td>—</td>
<td>$V_{DS} = 25V, I_C = 90A$</td>
</tr>
<tr>
<td>$I_{CES}$</td>
<td>Collector-to-emitter leakage current</td>
<td>—</td>
<td>—</td>
<td>1</td>
<td>mA</td>
<td>$V_{GS} = 0V, V_{DS} = 600V$</td>
</tr>
<tr>
<td>$I_{CES}$</td>
<td>Gate-to-emitter leakage current</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>—</td>
<td>$V_{GS} = 0V, V_{DS} = 600V, T_{J} = 150°C$</td>
</tr>
</tbody>
</table>

### Dynamic Characteristics - $T_J = 150^\circ C$

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>$E_{on}$</td>
<td>Turn-on switching energy</td>
<td>—</td>
<td>0.05</td>
<td>—</td>
<td>mA</td>
<td>$R_{th} = 472, R_{th} = 0Ω$</td>
</tr>
<tr>
<td>$E_{off}$ (1)</td>
<td>Turn-off switching energy</td>
<td>—</td>
<td>0.05</td>
<td>—</td>
<td>mA</td>
<td>$I_C = 90A, I_T = 100mA$</td>
</tr>
<tr>
<td>$E_{g}$</td>
<td>Total switching energy</td>
<td>—</td>
<td>—</td>
<td>0.12</td>
<td>mA</td>
<td>$V_{DS} = 360V, V_{DS} = 15V$</td>
</tr>
<tr>
<td>$\tau_{gd}$</td>
<td>Turn-on delay time</td>
<td>—</td>
<td>70</td>
<td>—</td>
<td>ns</td>
<td>$I_C = 472, R_{th} = 0Ω$</td>
</tr>
<tr>
<td>$\tau_{r}$</td>
<td>Rise time</td>
<td>—</td>
<td>90</td>
<td>—</td>
<td>ns</td>
<td>$I_C = 90A$</td>
</tr>
<tr>
<td>$\tau_{off}$</td>
<td>Turn-off delay time</td>
<td>—</td>
<td>180</td>
<td>—</td>
<td>ns</td>
<td>$V_{DS} = 360V, V_{DS} = 15V$</td>
</tr>
<tr>
<td>$\tau_{f}$</td>
<td>Fall time</td>
<td>—</td>
<td>250</td>
<td>—</td>
<td>ns</td>
<td>$I_T = 100mA$</td>
</tr>
<tr>
<td>$I_P$</td>
<td>Diode peak recovery current</td>
<td>—</td>
<td>52</td>
<td>—</td>
<td>A</td>
<td>$R_{th} = 472, R_{th} = 0Ω$</td>
</tr>
<tr>
<td>$I_R$</td>
<td>Diode recovery time</td>
<td>—</td>
<td>110</td>
<td>—</td>
<td>ns</td>
<td>$I_C = 90A$</td>
</tr>
<tr>
<td>$Q_{rr}$</td>
<td>Diode recovery charge</td>
<td>—</td>
<td>3.0</td>
<td>—</td>
<td>μC</td>
<td>$V_{DS} = 360V, V_{DS} = 15V$</td>
</tr>
<tr>
<td>$Q_{ge}$</td>
<td>Gate-to-emitter charge (turn-on)</td>
<td>150</td>
<td>—</td>
<td>250</td>
<td>nC</td>
<td>$V_{DS} = 360V$</td>
</tr>
<tr>
<td>$Q_{gt}$</td>
<td>Gate-to-collector charge (turn-on)</td>
<td>70</td>
<td>—</td>
<td>140</td>
<td>nC</td>
<td>$I_C = 90A$</td>
</tr>
<tr>
<td>$Q_{g}$</td>
<td>Total gate charge (turn-on)</td>
<td>26</td>
<td>—</td>
<td>42</td>
<td>—</td>
<td>$V_{DS} = 15V$</td>
</tr>
<tr>
<td>$C_{iss}$</td>
<td>Input capacitance</td>
<td>—</td>
<td>5800</td>
<td>—</td>
<td>pF</td>
<td>$V_{DS} = 0V$</td>
</tr>
<tr>
<td>$C_{oss}$</td>
<td>Output capacitance</td>
<td>—</td>
<td>660</td>
<td>—</td>
<td>pF</td>
<td>$V_{CC} = 90V$</td>
</tr>
<tr>
<td>$C_{rds}$</td>
<td>Reverse transfer capacitance</td>
<td>—</td>
<td>80</td>
<td>—</td>
<td>pF</td>
<td>$f = 1MHz$</td>
</tr>
</tbody>
</table>

(1) Includes tail losses

### Thermal and Mechanical Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{thJC}$ (IGBT)</td>
<td>Thermal resistance, junction to case, each IGBT</td>
<td>—</td>
<td>0.42</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{thJD}$ (Diode)</td>
<td>Thermal resistance, junction to case, each diode</td>
<td>—</td>
<td>0.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>$R_{thCS}$ (Module)</td>
<td>Thermal resistance, case to sink</td>
<td>0.1</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>$W$</td>
<td>Weight of module</td>
<td>140</td>
<td>—</td>
<td>g</td>
</tr>
</tbody>
</table>
Fig. 13 - Typical RMS Output Current per phase vs. Frequency (Synthesized Sinusoidal Wave)

Fig. 14 - Typical Diode Recovery Characteristics as Function of Output Current I_C

Fig. 15 - Maximum Effective Transient Thermal Impedance, Junction-to-Case
Fig. 16 - Test Circuit for Measurement of $I_{on}$, $E_{on}$, $Q_{on}$, $t_{on}$, $t_{off}$, $t_{off}$, $t_{on}$, $t_{off}$

$V_{CC} = 380V$

$L_0 = L_1 + L_2 + L_3 = 100mH$

$L = 1mH$

$V_{GE} = ±15V$

Fig. 17 - Test Waveforms for Circuit of Fig. 16

Fig. 18 - Test Waveforms for Circuit of Fig. 16, Defining $E_{on}$, $E_{off}$, $t_{on}$, $t_{off}$, $W_n$, $Q_{on}$, $Q_{off}$
B. UNITRODE UC3637 PWM DRIVER IC

DESCRIPTION
The UC1637 is a pulse width modulator circuit intended to be used for a variety of PWM motor drive and amplifier applications requiring either uni-directional or bi-directional drive circuits. When used to replace conventional drivers, this circuit can increase efficiency and reduce component costs for many applications. All necessary circuitry is included to generate an analog error signal and modulate two bi-directional pulse train outputs in proportion to the error signal magnitude and polarity.

This monolithic device contains a sawtooth oscillator, error amplifier, and two PWM comparators with ±100mA output stages as standard features. Protection circuitry includes under-voltage lockout, pulse-by-pulse current limiting, and a shutdown port with a 2.5V temperature compensated threshold.

The UC1637 is characterized for operation over the full military temperature range of -55°C to +125°C, while the UC2637 and UC3637 are characterized for -25°C to +85°C and 0°C to +70°C, respectively.

ABSOLUTE MAXIMUM RATINGS (Note 1)

Supply Voltage (Vs) .......................................................... ±20V
Output Current, Source/Sink (Pins 4, 7) .................................. 500mA
Analog Inputs (Pins 1, 2, 3, 8, 9, 10, 11, 12, 13, 14, 15, 16) .......... ±Vs
Error Amplifier Output Current (Pin 17) .................................. ±20mA
Oscillator Charging Current (Pin 18) ..................................... -2mA
Power Dissipation at TA = 25°C (Note 2) .................................. 1000mW
Power Dissipation at TC = 25°C (Note 2) ................................. 2000mW
Storage Temperature Range .................................................. -65°C to +150°C
Lead Temperature (Soldering, 10 Seconds) ................................. +300°C

Note 1: Currents are positive into, negative out of the specified terminal.
Note 2: Consult Packaging Section of Databook for thermal limitations and considerations of package.

BLOCK DIAGRAM
ELECTRICAL CHARACTERISTICS:
Unless otherwise stated, these specifications apply for TA = -55°C to +125°C for the UC1637, -25°C to +85°C for the UC2637; and 0°C to +70°C for the UC3637; +VS = +15V, -VS = -15V, +VTH = 5V, -VTH = -5V, RT = 16.7kΩ, CT = 1500pF, TA=TJ.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>UC1637/UC2637</th>
<th>UC3637</th>
</tr>
</thead>
<tbody>
<tr>
<td>Oscillator</td>
<td>Specified Values</td>
<td>9.4</td>
<td>10</td>
</tr>
<tr>
<td>Voltage Stability</td>
<td>V5 ≤ ±5V to ±12V, VR = 1 ± 3V, V5n = ±3V</td>
<td>5</td>
<td>7</td>
</tr>
<tr>
<td>Temperature Stability</td>
<td>Operating Range (Note 3)</td>
<td>0.5</td>
<td>2</td>
</tr>
<tr>
<td>+VTH Input Bias Current</td>
<td>Pin 2 = 6V</td>
<td>-10</td>
<td>0.1</td>
</tr>
<tr>
<td>-VTH Input Bias Current</td>
<td>Pin 2 = 0V</td>
<td>-10</td>
<td>-0.5</td>
</tr>
<tr>
<td>eVTH - VTH Input Range</td>
<td>+V5 = 2 V</td>
<td>-V5 = 2 V</td>
<td>+V5 = 2 V</td>
</tr>
</tbody>
</table>

Error Amplifier

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>UC1637/UC2637</th>
<th>UC3637</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Offset Voltage</td>
<td>VCM = 0V</td>
<td>1.5</td>
<td>5</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>VCM = 0V</td>
<td>0.5</td>
<td>6</td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>VCM = 0V</td>
<td>0.1</td>
<td>1</td>
</tr>
<tr>
<td>Common Mode Range</td>
<td>V5 = ±2.5 to ±20V</td>
<td>-V5 = 2</td>
<td>+V5</td>
</tr>
<tr>
<td>Open Loop Voltage Gain</td>
<td>RL = 10k</td>
<td>75</td>
<td>100</td>
</tr>
<tr>
<td>Slew Rate</td>
<td></td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>Unity Gain Bandwidth</td>
<td>Over Common Mode Range</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>CMRR</td>
<td>Over Common Mode Range</td>
<td>75</td>
<td>100</td>
</tr>
<tr>
<td>PSRR</td>
<td>V5 = ±2.5 to ±20V</td>
<td>75</td>
<td>110</td>
</tr>
</tbody>
</table>
ELECTRICAL CHARACTERISTICS:
Unless otherwise stated, these specifications apply for TA = -55°C to +125°C for the UC1637; -25°C to +85°C for the UC2637; and 0°C to +70°C for the UC3637: VS = +15V, -VS = -15V, +VTH = 5V, -VTH = -5V, RT = 16.7kΩ, CT = 1500pF, TA = TJ.

<table>
<thead>
<tr>
<th>PARAMETERS</th>
<th>TEST CONDITIONS</th>
<th>UC1637/UC2637</th>
<th>UC3637</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
<td>TYP</td>
<td>MAX</td>
</tr>
<tr>
<td>Error Amplifier (Continued)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Sink Current</td>
<td>VTH17 = 0V</td>
<td>-50</td>
<td>-20</td>
<td>-20</td>
</tr>
<tr>
<td>Output Source Current</td>
<td>VTH17 = 0V</td>
<td>5</td>
<td>11</td>
<td>11</td>
</tr>
<tr>
<td>High Level Output Voltage</td>
<td></td>
<td>13</td>
<td>13.6</td>
<td>13</td>
</tr>
<tr>
<td>Low Level Output Voltage</td>
<td></td>
<td>-14.8</td>
<td>-13</td>
<td>-14.8</td>
</tr>
<tr>
<td>PWM Comparators</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>VCM = 0V</td>
<td>2</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>VCM = 0V</td>
<td>10</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>Common Mode range</td>
<td>VCM = ±5V to ±20V</td>
<td>-Vs+1</td>
<td>+Vs-2</td>
<td>-Vs+1</td>
</tr>
<tr>
<td>Current Limit</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>VCM = 0V, TJ = 25°C</td>
<td>190</td>
<td>200</td>
<td>210</td>
</tr>
<tr>
<td>Input Offset Voltage T.C.</td>
<td></td>
<td>-0.2</td>
<td>-0.2</td>
<td>-0.2</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>VTH14 = ±Vs to -Vs</td>
<td>-10</td>
<td>-1.5</td>
<td>-10</td>
</tr>
<tr>
<td>Common Mode Range</td>
<td>VCM = ±2.5V to ±20V</td>
<td>-Vs</td>
<td>+Vs-3</td>
<td>-Vs</td>
</tr>
<tr>
<td>Shutdown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Shutdown Threshold</td>
<td>(Note 4)</td>
<td>-2.3</td>
<td>-2.5</td>
<td>-2.7</td>
</tr>
<tr>
<td>Hysteresis</td>
<td></td>
<td>40</td>
<td>40</td>
<td>40</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>VTH14 = ±Vs to -Vs</td>
<td>-10</td>
<td>-0.5</td>
<td>-10</td>
</tr>
<tr>
<td>Under-Voltage Lockout</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Start Threshold</td>
<td>(Note 5)</td>
<td>4.15</td>
<td>5.0</td>
<td>4.15</td>
</tr>
<tr>
<td>Hysteresis</td>
<td></td>
<td>0.25</td>
<td>0.25</td>
<td>0.25</td>
</tr>
<tr>
<td>Total Standby Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Current</td>
<td></td>
<td>8.5</td>
<td>15</td>
<td>8.5</td>
</tr>
<tr>
<td>Output Section</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Low Level</td>
<td>ISINK = 20mA</td>
<td>-14.8</td>
<td>-13</td>
<td>-14.9</td>
</tr>
<tr>
<td>Output High Level</td>
<td>ISINK = 100mA</td>
<td>-14.5</td>
<td>-13</td>
<td>-14.5</td>
</tr>
<tr>
<td>Rise Time</td>
<td>(Note 3) C1 = C2, TJ = 25°C</td>
<td>12</td>
<td>13.5</td>
<td>12</td>
</tr>
<tr>
<td>Fall Time</td>
<td>(Note 3) C1 = C2, TJ = 25°C</td>
<td>100</td>
<td>600</td>
<td>100</td>
</tr>
</tbody>
</table>

Note 3: These parameters, although guaranteed over the recommended operating conditions, are not 100% tested in production.

Note 4: Parameter measured with respect to +VS (Pin 6).

Note 5: Parameter measured at +VS (Pin 6) with respect to -VS (Pin 5).

Note 6: RT and CT referenced to Ground.

FUNCTIONAL DESCRIPTION
Following is a description of each of the functional blocks shown in the Block Diagram.

Oscillator
The oscillator consists of two comparators, a charging and discharging current source, a current source set terminal, ISET and a flip-flop. The upper and lower threshold of the oscillator waveform is set externally by applying a voltage at pins +VTH and -VTH respectively. The +VTH terminal voltage is buffered internally and also applied to the ISET terminal to develop the capacitor charging current through RT. If RT is referenced to -VS as shown in Figure 1, both the threshold voltage and charging current will vary proportionally to the supply differential, and the oscillator frequency will remain constant. The triangle waveform oscillators frequency and voltage amplitude is determined by the external components using the formulas given in Fig. 1.
PWM Comparators

Two comparators are provided to perform pulse width modulation for each of the output drivers. Inputs are uncommitted to allow maximum flexibility. The pulse width of the outputs A and B is a function of the sign and amplitude of the error signal. A negative signal at Pin 10 and 8 will lengthen the high state of output A and shorten the high state of output B. Likewise, a positive error signal reverses the procedure. Typically, the oscillator waveform is compared against the summation of the error signal and the level set on Pin 9 and 11.

MODULATION SCHEMES

Case A Zero Deadtime (Equal voltage on Pin 9 and Pin 11)

In this configuration, maximum holding torque or stiffness and position accuracy is achieved. However, the power input into the motor is increased. Figure 3A shows this configuration.

Case B Small Deadtime (Voltage on Pin 9 > Pin 11)

A small differential voltage between Pin 9 and 11 provides the necessary time delay to reduce the chances of momentary short circuit in the output stage during transitions, especially where power-amplifiers are used. Refer to Figure 3B.

Case C Increased Deadtime and Deadband Mode (Voltage on Pin 9 > Pin 11)

With the reduction of stiffness and position accuracy, the power input into the motor around the null point of the servo loop can be reduced or eliminated by widening the window of the comparator circuit to a degree of acceptance. Where position accuracy and mechanical stiffness is unimportant, deadband operation can be used. This is shown in Figure 3C.

Figure 2. Comparator Biasing
Output Drivers
Each output driver is capable of both sourcing and sinking 100mA steady state and up to 500mA on a pulsed basis for rapid switching of either POWERFET or bipolar transistors. Output levels are typically -VS + 0.2V @50mA low level and +VS - 2.0V @50mA high level.

Error Amplifier
The error amplifier consists of a high slew rate (15V/ms) op-amp with a typical 1MHz bandwidth and low output impedance. Depending on the ±VS supply voltage, the common mode input range and the voltage output swing is within 2V of the VS supply.

Under-Voltage Lockout
An under-voltage lockout circuit holds the outputs in the low state until a minimum of 4V is reached. At this point, all internal circuitry is functional and the output drivers are enabled. If external circuitry requires a higher starting voltage, an over-riding voltage can be programmed through the shutdown terminal as shown in Figure 4.

![Figure 3. Modulation Schemes Showing (A) Zero Deadtime (B) Deadtime and (C) Deadband Configurations](image)

Shutdown Comparator
The shutdown terminal may be used for implementing various shutdown and protection schemes. By pulling the terminal more than 2.5V below VIN, the output drivers will be enabled. This can be realized using an open collector gate or NPN transistor biased to either ground or the negative supply. Since the threshold is temperature stabilized, the comparator can be used as an accurate low voltage lockout (Figure 4) and/or delayed start as in Figure 5. In the shutdown mode the outputs are held in the low state.
Current Limit
A latched current limit amplifier with an internal 200mV offset is provided to allow pulse-by-pulse current limiting. Differential inputs will accept common mode signals from -VS to within 3V of the +VS supply while providing excellent noise rejection. Figure 6 shows a typical current sense circuit.
Figure 7. Bi-Directional Motor Drive with Speed Control Power-Amplifier

Figure 8. Single Supply Position Servo Motor Drive
APPENDIX B. SIMULINK BLOCK DIAGRAMS AND MATLAB CODE

A. SOURCE BUCK CONVERTER

The Matlab m-files and Simulink block diagram used to generate first-cut gain selections for the Source Buck Converter are provided below.

1. Matlab M-file buckcons.m

```matlab
%**************************************************************************
% buckcons.m
%
% Specifications:
%
% 90 A IGBT's
% Analog controller patterned after SSCM.
%
% Want continuous operations between 10% and
% 100% loading.
%
% Simulation sequence cycles through
% startup -> 10% loading -> full loading.
%
% Written by: Mike Badorf
% Last mod:  2JUN97
%**************************************************************************

%**************************************************************************
% Constant Definitions
%**************************************************************************
E  = 400.0;  % input voltage of buck
Vcd = 305.0;  % desired output voltage of buck: 10%
Pout = 9e3;  % output power
Cf  = 400e-6;  % chosen based on fres << fline & parts
Lfilt = 0.425e-3;  % actual filter inductance value
Cfilt = 2000e-6;  % actual filter capacitance value
rx_full = 9.68;  % low R value - full load current
rx_ten = 96.8;  % high R value - 10% load current
rxstart = rx_ten;  % starting resistance
d  = Vcd/E;  % duty cycle
fline = 360.0;  % 360 Hz ripple from 6 pulse rectifier
f  = 20e3;  % switching frequency
T  = 1/f;  % switching period
pw  = d*T;  % pulse width for switching noise SS model
L  = 0.760e-3;  % actual inductance value for buck 1
%**************************************************************************
```

93
% Determination of Lcrit: low load R determines
%*****************************************************************************
R = rx_ten;
Lcrit = (T*R/2)*(1-d);  % critical inductance
%*****************************************************************************
% Determination of delta_1, Imax, Imin, ILavg
% and I_load at 10% load (II).
%*****************************************************************************
delta_1 = ((E - Vcd)/L)*d*T;
I_max_II = d*E*(1/R + (1-d)*T/(2*L));  % II max L current
I_min_II = d*E*(1/R - (1-d)*T/(2*L));  % II min L current
I_ave_II = (I_max_II+I_min_II)/2;  % II avg L current
I_load_II = Vcd/R;  % II current
%*****************************************************************************
% Determination of Imax, Imin, ILavg
% and I_load at full load (II).
%*****************************************************************************
R = rx_full;
I_max = d*E*(1/R + (1-d)*T/(2*L));  % fl max L current
I_min = d*E*(1/R - (1-d)*T/(2*L));  % fl min L current
I_ave = (I_max+I_min)/2;  % fl avg L current
I_load = Vcd/R;  % fl current
%*****************************************************************************
% Determination of resonant peak for L / Cf LPF.
%*****************************************************************************
fres = 1/(2*pi*sqrt(L*Cf));
%*****************************************************************************
% Determination of resonant peak for
% input Lfilt / Cfilt LPF.
%*****************************************************************************
fres_filt = 1/(2*pi*sqrt(Lfilt*Cfilt));
Matlab M-file buckstrt.m

```matlab
%**************************************************************************
% buckstrt.m
% % Provides startup parameters for 9 kW, 20 kHz
% % buck chopper.
% %
% % Calls buckcons.m, a constant file developed
% % for above buck chopper.
% %
% % Written by: Mike Badorf
% % Last mod: 2JUN97
%**************************************************************************

clear % clear MATLAB memory
buckcons % establish buck constants

%**************************************************************************
% Bessel Pole specifications
%**************************************************************************
wo = 3250;

poles = wo*[-0.942 -0.74550+0.7112*i -0.74550-0.7112*i];

%**************************************************************************
% desired characteristic polynomial used to
% determine gains
%**************************************************************************
S = poly(poles);

%**************************************************************************
% Gain calculations: Calculated using low
% starting resistance. Gains are utilized as
% first run starting point. Entry of manual
% gains can follow to give best overall
% response over all operating conditions. Use
% board resistors in practice to set gains.
%**************************************************************************
R = rxstart;
hl = ((L*R*Cf*S(2))-L)/(E*R*Cf)
hn = (L*Cf*S(4))/E + hi*L/2
hv = ((L*R*Cf*S(3))(E*hi)-R)/(E*R)

%**************************************************************************
% Function to verify poles obtained with gains
% match desired poles.
%**************************************************************************
Am = [ 0 -1/L E/L 
       1/Cf -1/(R*Cf) 0 
       -hv/Cf (hi/L)+(hv/(R*Cf))-hn -hi*E/L ];
```

95
closed_sypole = eig(Am)  % check for correct poles

%******************************************************************************
% SIMULINK no load parameters (are in addition
% to constants determined in buckcons.m)
%******************************************************************************

% ABCD state space parameters
A = [-1/(R*Cf)  1/Cf
     -1/L  0 ];
B = [ 0
     E/L ];
C = [ 1 0
     0 1 ];
D = [ 0
     0 ];

%******************************************************************************
% Update initial conditions for integrators
%******************************************************************************

Vciv  = 304;  % initial Vc integrator value
iLIV  = Vciv/R;  % initial ln integrator value
hnintiv = 0.0;  % initial ln integrator value
dutyiv = 304/E;  % initial duty cycle value
tstart = 0.0;  % simulation start time
tstop  = 0.012;  % simulation stop time
Matlab M-file buckfull.m

%**************************************************************************
% buckfull.m
% 
% Provides full load parameters for 9 kW, 
% 20 kHz buck chopper.
% 
% Written by: Mike Badorf
% Last mod: 2JUN97
%**************************************************************************

R = rx_full;  % full load resistance value

%**************************************************************************
% Function to verify poles obtained with gains
% match desired poles.
%**************************************************************************
Am = [ 0    -1/L      E/L 
       1/Cf   -1/(R*Cf)  0 
      -h/v/Cf (h/v/(R*Cf))-hn  -hi*E/L ];

syspole = eig(Am);  % check for correct poles

%**************************************************************************
% SIMULINK no load parameters (are in addition
% to constants determined in buckcons.m)
%**************************************************************************

% ABCD state space parameters
A = [ -1/(R*Cf) 1/Cf;  -1/L  0 ]; B = [ 0;  E/L ];
C = [ 1 0;  0 1 ]; D = [ 0;  0 ];

%**************************************************************************
% Data passdown before buckfull.m simulation
% begins.
%**************************************************************************
Vc_response = Vc;
iL_response = iL;
duty_response = duty;
timer = time;

%**************************************************************************
% Update initial conditions for integrators in
% buckfull.m simulation.
%**************************************************************************
Vciv  = Vc(length(time));  % Vc initial value for buckfull.m
iLiv  = iL(length(time));  % iL initial value for buckfull.m
dutyIV = duty(length(time));  % duty initial value for buckfull.m
ststart = tstop;  % sim. start time for buckfull.m
ststop = tstop + 0.012;  % simulation stop time for buckfull.m
Matlab M-file buckten.m

%*****************************************************************************
% buckten.m
%
% Provides 10% load parameters for 9 kW, 20 kHz
% buck chopper.
%
% Written by: Mike Badorf
% Last mod: 2JUN97
%*****************************************************************************

R = rX_ten;  % 10% load resistance value

%*****************************************************************************
% Function to verify poles obtained with gains
% match desired poles.
%*****************************************************************************

Am = [ 0      -1/L     E/L
       1/Cf   -1/(R*Cf)  0
       -hv/Cf (hv/L)+(hv/(R*Cf))-hn -hi*E/L];

syspole = eig(Am);  % check for correct poles

%*****************************************************************************
% SIMULINK no load parameters (are in addition
% to constants determined in buckcons.m)
%*****************************************************************************

% ABCD state space parameters
A = [ -1/(R*Cf) 1/Cf, -1/L 0 ]; B = [ 0; E/L ];
C = [ 1 0; 0 1 ]; D = [ 0; 0 ];

%*****************************************************************************
% Data passdown before buck_ten.m simulation
% begins.
%*****************************************************************************

Vc_response  = [ Vc_response; Vc];
iL_response  = [ iL_response; iL];
duty_response = [ duty_response; duty];
timer        = [ timer; time];

%*****************************************************************************
% Update initial conditions for integrators for
% buckten.m simulation.
%*****************************************************************************

Vciv = Vc(length(time));  % Vc initial value for buckten.m
iLiv = iL(length(time));  % iL initial value for buckten.m
dutivy = duty(length(time));  % duty initial value for buckten.m
tstart = tstop;  % simulation start time for buckten.m
tstop = tstop + 0.012;  % simulation stop time for buckten.m

98
5. Matlab M-file buckplot.m

```matlab
%***************************************************************************
% buckplot.m
%
% Plot startup, change to 100% loading, &
% change to 10% loading for 9 kW, 20 kHz buck
% chopper.
%
% Written by: Mike Badorf
% Last mod: 21SEP96
%***************************************************************************

Vc_response = [ Vc_response; Vc ];
iL_response = [ iL_response; iL ];
duty_response = [ duty_response; duty ];
timer = 1000*[ timer; time ];
datastep = 1:1:length(timer);  % Allows plotting fewer points
                               % than generated.

figure(1)
subplot(3,1,1), plot(timer(datastep), Vc_response(datastep), 'b'), grid
title('Vc Response'), ylabel('Vc (volts)')
subplot(3,1,2), plot(timer(datastep), iL_response(datastep), 'b'), grid
title('iL Response'), ylabel('iL (amps)')
subplot(3,1,3), plot(timer(datastep), 10*duty_response(datastep), 'b'), grid
title('d(t) Response'), xlabel('time (msec)'), ylabel('10*d(t)')
```

99
6. Simulink Block Diagram

Figure B-1, Source Buck Converter Simulink Block Diagram
B. LOAD BUCK CONVERTER

The Matlab m-file, buckcons.m, and the Simulink block diagram for the Load Buck Converter are provided below. The remaining m-files are provided above since the transient response generation is the same for both the Source and Load Buck Converters.

1. Matlab M-file buckcons.m

```matlab
%*****************************************************************************
% buckcons.m
%
% Determining Buck Circuit Parameters
%
% Specifications:
%
% 90 A IGBT's
% Analog controller patterned after SSCM.
%
% Want continuous operations between 10% and
% 100% loading.
%
% Simulation sequence cycles through
% startup -> 10% loading -> full loading.
%
% Written by: Mike Badorf
% Last mod: 21SEP96
%*****************************************************************************

%*****************************************************************************
% Constant Definitions
%*****************************************************************************

E   = 300.0;    % input voltage of buck
Vcd = 208.0;    % desired output voltage of buck
Pout = 3e3;     % output power
Cf  = 400e-6;   % chosen based on fres << fline & parts
Lfilt = 0.425e-3; % actual filter inductance value
Cfilt = 460e-6; % actual filter capacitance value
rx_full = Vcd^2/Pout; % low R value - full load current
rx_ten = 10*rx_full;  % high R value - 10% load current
rxstart = rx_ten;    % starting resistance
d   = Vcd/E;        % duty cycle
fline = 360.0; % 360 Hz ripple from 6 pulse rectifier
f   = 20e3; % switching frequency
T   = 1/f;   % switching period
pw  = d*T;    % pulse width for switching noise SS model
L   = 1.3e-3; % actual inductance value for buck
```

101
% Determination of Lcrit: low load R determines
Lcrit = (T*R/2)*(1-d);  % critical inductance

% Determination of delta_I, Imax, Imin, ILavg
% and I_load at 10% load (Ii).
delta_I  = ((E - Vcd)/L)*d*T;
Imin_I  = d*E*(1/R - (1-d)*T/(2*L));  % Ii min L current
Iavg_I  = (Imin_I+Imin_I)/2;  % Ii avg L current
I_load_I = Vcd/R;  % Ii current

% Determination of Imax, Imin, ILavg
% and I_load at full load (fl).
R     = rx_full;
Imin  = d*E*(1/R - (1-d)*T/(2*L));  % fl min L current
Iavg  = (Imin+Imin)/2;  % fl avg L current
I_load  = Vcd/R;  % fl current

% Determination of resonant peak for L / Cf LPF.
fr = 1/(2*pi*sqrt(L*Cf));

% Determination of resonant peak for
% input Lfilt / Cfilt LPF.
frfilt = 1/(2*pi*sqrt(Lfilt*Cfilt));
2. Simulink Block Diagram

Figure B-2, Load Buck Converter Simulink Block Diagram
APPENDIX C. AC SL CODE

A. SOURCE BUCK CONVERTER GAIN SELECTION CODE

The computer code for this section is comprised of the main AC SL program, two
supporting macro files and the command file used to generate transient load studies.

1. Main Program

******************************************************************************
! sourcebuck.csl
!
! This program simulates the operation of a 9 kW source buck converter unit operating at
! 20 kHz assuming ideal components and no line losses. The converter has been designed
! to operate as follows:
! 400 Vdc input voltage
! 300 Vdc nominal output voltage
! continuous ind. current from 10% -> 100% load
!
! The controller for this simulation makes use of the analog control algorithm derived
! in Chapter III. The file, sourcebuck.cmd, contains the runtime commands utilized to
! exercise this model.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
******************************************************************************

INCLUDE 'buck.mac'
INCLUDE 'analog_control.mac'

PROGRAM sourcebuck

INITIAL
  MAXTerval max = 1.0e-6   !"maximum integration step size"
  MINTERVAL mint = 1.0e-8  !"minimum integration step size"
  !"for variable step algorithms"
  CINTERVAL cint = 1.0e-6  !"data communication interval"
  ALGORITHM ialg = 5 !"integration algorithm"
  !"4--R.K. 2nd, 5--R.K. 4th"
  NSTEPS nstp = 1
  CONSTANT tstop = 1.0  !"stop point for integration"
  CONSTANT Vramp = 10.0  !"pk value of ramp modulating waveform"
  CONSTANT swfreq1 = 20000.0 !"switching frequency for buck 1"
  Tramp1 = 1.0/swfreq1  !"switching period for buck 1"
END ! "of initial"
DYNAMIC

TERMT (t.GE. (tstop-0.5*cint))

DERIVATIVE

Vincap1 = 400.0 !"define a hard input voltage of 400 Vdc"

!*****************************************************************************************
! source buck converter unit 1
!*****************************************************************************************
\text{tPWM1 = MOD(t,Tramp1)}  !"time elapsed in switching period for buck 1"
\text{Vramp1 = Vramppk*tPWM1/Tramp1}  !"establish ramp modulating waveform for buck 1"

!"implement source buck converter unit 1 macro"
\text{buck(1,Vincap1,iout1,iss1,iL1,Vc,Vramp1,"Lbuck1=760.0e-6","Vdidrop1=2.0","Vswdrop1=2.0")}

!"implement source buck converter unit 1 multiloop control macro"
\text{analog_control(1,Vincap1,Vc,iout1,iL1,"RCstart1=0.6","hi1=0.015","hv1=0.017","hn1=26.09")}

\text{CONSTANT Cbuck1 = 400.0e-6}  !"output capacitance"
\text{CONSTANT Vcic = 0.0}  !"output voltage IC"
\text{pVc = (iL1 - iout1)/Cbuck1}  !"output voltage state"
\text{Vc = INTEG(pVc, Vcic)}  !"output voltage"

\text{CONSTANT Rout = 96.8}  !"source buck converter startup load"
!"10% load value"
\text{iout1 = Vc/Rout}  !"load current"

!*****************************************************************************************
! end source buck converter unit 1
!*****************************************************************************************

END  !"of derivative"

END  !"of dynamic"

END  !"of program"
2. Buck Converter Macro

MACRO buck(z,vin,iout,isw,IL,Vc,rampwav,pLbuck,pVdidrop,pVswdrop)

INITIAL

CONSTANT pLbuck
CONSTANT pVdidrop
CONSTANT pVswdrop

!"assign the initial inductor current"
CONSTANT iLic&z = 0.0

!"define and initialize the switch conduction status"
LOGICAL SW1&z
SW1&z = .true. !"T s1 conducts, F s1 blocks"

END

!"determine conduction status of SW1"
PROCEDURAL(SW1&z,isw=rampwav,duty&z,iL)

!"charge inductor when duty GT reframp"
IF (duty&z .GT. rampwav) THEN

    SW1&z = .true.
    isw = iL

ELSE

    SW1&z = .false.
    isw = 0.0

ENDIF !"end if (duty&z .GT. rampwav)

END !"of procedural"
"Given conduction status of SW1, and whether continuous or not,"
"determine derivative of iL"
PROCEDURAL(piL&z=SW1&z,vin,Vc,Vdidrop&z,il,Vswdrop&z,Lbuck&z)

"----if SW1 gated, assume can conduct pos. current"
IF (SW1&z) THEN
  contmode&z = .true.
  piL&z = (vin-Vswdrop&z-Vc)/Lbuck&z
ELSE
  IF (il .GT. 0.0) THEN
    !"if IGBT not gated but iL greater than zero"
    !"the diode conducts and the inductor discharges"
    piL&z = (-Vdidrop&z-Vc)/Lbuck&z
  ELSE
    !"if IGBT not gated and iL less than or equal"
    !"to zero, the diode is off and the inductor"
    !"current and derivative are zero"
    piL&z = 0.0
  ENDFI"end if (il .GT. 0.0)"
ENDIF !"end if (SW1&z)"
END !"of procedural"

"integrate the inductor state variable"
iL = BOUND(0.0, 100.0, LIMINT(piL&z, iLic&z, 0.0, 100.0))

MACRO END
3. Analog Controller Macro

```
! analog_control.mac
!
! This macro governs the analog control algorithm derived in Chapter III. In addition
! overcurrent protection is provided to place the controller in pulse-by-pulse
! operations if inductor current exceeds 67.5 amps.
!
! Written by: Michael Badorf
! Last modified: 02JUN97

MACRO analog_control(z,Vin,Vout,iout,iL,pRCstart,phi,phv,phn)

INITIAL
  CONSTANT pRCstart
  CONSTANT phi
  CONSTANT phv
  CONSTANT phn

  "assign internal macro constants"
  CONSTANT Vthouserf&z = 305.0
  CONSTANT houseslope&z = 3.0
  CONSTANT Vhouseic&z = 0.0
  CONSTANT Vxic&z = 0.0
  CONSTANT iLlimit&z = 67.5
  CONSTANT dutylow&z = 0.0
  CONSTANT minduty&z = 0.0
  CONSTANT maxduty&z = 10.0
  CONSTANT scale&z = 10.0

END

  pVthouse&z = (Vthouserf&z-Vthouse&z)/RCstart&z
  Vthouse&z = INTEG(pVthouse&z, Vhouseic&z)
  vcref&z = Vthouse&z - iout/houseslope&z
  pVx&z = Vout - vcref&z
  Vx&z = INTEG(pVx&z, Vxic&z)

  "control algorithm for source buck converter controller"
  dutyML&z = -hi&z*(IL-Iout)-hv&z*pVx&z-hn&z*pVx&z-Vthouse&z/Vin

  "overcurrent protection for buck converter controller"
  "if buck converter 1 is operating, implement overcurrent protection"
  IF (IL.GT. iLlimit&z) THEN
    duty&z = dutylow&z
    "overcurrent"
  ELSE
    duty&z = BOUND(minduty&z, maxduty&z, scale&z*dutyML&z)
  ENDIF
  "end if (IL.GT. iLlimit&z)"

MACRO END
```
4. Command File

!********************************************************************
! sourcebuck.cmd
!
! This runtime command file exercises the simulation by executing load changes. In this
! way the transient response of a source buck converter can be analyzed. The file
! contains a study that allows a source buck converter to start up. The final values of
! this startup are used as ICs for the transient analysis. In this way, the transient
! analysis can be run over and over without having to execute a startup every time.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
!********************************************************************

s strplt = .t.      !"one variable per x-axis"
s calplt = .f.

s devplt = 1        !"1 for screen output"
      !"5 for postscript"

s ppoplt = .f.      !"true rotates plot 90 deg"
      !"false suppresses data write"

s xinspl = 6        !"false suppresses data write"
      !"x-axis plot units"

s wedigt = .f.      !"false suppresses data write"
      !"each time SCHEDULE occurs"

s nrwttg = .t.      !"true enables accumulation of data"
      !"after a CONTIN"

s dpnplt = .f.      !"no date on plots"

!"determines which variables to plot"
prepare t,IL1,iout1,Vc,duty1

!"startup of source buck converter"
procd sourcestartup

!"source buck startup parameters"
s Rout = 96.8        !"10% load"

!"simulation parameters"
s ialg = 5
s maxt = 1.0e-6
s cint = 1.0e-3
s tstop = 3.0
start

s cint = 1.0e-6
s tstop = 4.0
contin

SAVE /FILE="sourcestartup"/BINARY /STATES /ICS /EVENTS

end

110
!"single source buck converter transient operation"
procd trans

!"initial conditions restoration source converter startup"
RESTORE /FILE='sourcestartup' /EVENTS

!"reinitializes states to new ICs"
REINIT

!"source buck parameters"
s Rout = 96.8
!"10% load"

!"simulation parameters"
s ialg = 5
s maxt = 1.0e-7
s cint = 1.0e-6
s tstop = 0.04
start

!"10% -> 100% source buck converter load change"
s Rout = 9.68
s tstop = 0.08
contin

!"100% -> 10% source buck converter load change"
s Rout = 96.8
s tstop = 0.12
contin

s plt=1
plot /color=0 /XTAG=('sec') &
duty1 &
iout1 /TAG=('amps') &
Vc /TAG=('volts') &

end
B. LOAD BUCK CONVERTER GAIN SELECTION CODE

The computer code for this section is comprised of the main ACSL program and
the command file used to generate transient load studies. The buck macro is provided
above.

1. Main Program

! loadbuck.csl
!
! This program simulates the operation of a 3 kW load buck converter unit operating at
! 20 kHz assuming ideal components and no line losses. The converter has been designed
! to operate as follows:
! 300 Vdc input voltage
! 208 Vdc output voltage
! continuous ind. current from 10% -> 100% load
!
! The controller for this simulation makes use of the digital control algorithm derived
! in Chapter III. The file, loadbuck.cmd, contains the runtime commands utilized to
! exercise this model.
!
! Written by: Michael Badorf
! Last modified: 02JUN97

INCLUDE 'buck.mac'

PROGRAM loadbuck

INITIAL

MAXTERVAL maxt = 1.0e-6  !"maximum integration step size"
MINTERVAL mint = 1.0e-8  !"minimum integration step size"
!"for variable step algorithms"
CINTERVAL cint = 1.0e-6
ALGORITHM ialg = 5
!"data communication interval"
!"integration algorithm"
!"4—R.K. 2nd, 5—R.K. 4th"

NSTEPs nstp = 1
CONSTANT tstop = 1.0
!"stop point for integration"

LOGICAL reinitf
CONSTANT reinitf = .false.
**Initialization of digital controller values: if reinitializing from previous run, then this section is skipped by setting reinitf = .true. in the command file.**

```
IF (reinitf) GO TO skipin
  Vthouse_old = 0.0
  Verr_old = 0.0
  Vint_old = 0.0
  count = 0.0
skipin..CONTINUE
```

END  "of initial"

**DYNAMIC**

```
TERMT (t .GE. (tstop-0.5*cint))
```

**DERIVATIVE**

```
Vincap3 = 300.0  !"define a hard input voltage of 300 Vdc"
```

```
! load buck converter unit 3
```

```
!"implement load buck converter unit 3 macro
buck(3,Vincap3,iout3,isw3,iL3,Vc3,count,"Lbuck3=1300.0e-6","Vdidrop3=2.0","&
  "Vswdrop3=2.0")
```

```
CONSTANT Cbuck3 = 400.0e-6  "output capacitance of load buck"
CONSTANT Vcic3 = 0.0  "output voltage IC"
```

```
pVc3 = (iL3 - iout3)/Cbuck3  "output voltage state"
Vc3 = NSIN(pVc3, Vcie3)  "output voltage"
```

```
CONSTANT Rout3 = 144.0  "load buck converter startup load"
  "10% load value"
```

```
iout3 = Vc3/Rout3  "load current"
```

```
! end load buck converter unit 3
```

```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
```
"if load buck converter operating, implement overcurrent protection"

IF (IL3 .GT. iLimit3) THEN

  duty3 = dutylow3!"overcurrent"

ELSE

  duty3 = BOUND(minduty3, maxduty3, scale3*dutyML3)

ENDIF !"end if (IL3 .GT. iLimit3)"

duty3p = duty3/scale3 !"scales load buck duty cycle to 0 -> 1 range"

! end load buck converter unit 3 digital controller overcurrent protection

END !"of derivative"

! implement load buck converter digital controller

DISCRETE COUNTER

!"interval statement causes controller to sample every tcount seconds "
!"set tcount large if load buck is to be idle; when putting on line "
!" reset tcount to 1.0e-7, the clock speed of the NSWC digital "
!" controller -> perform reset in command file "

INTERVAL tcount = 1.0e-7

  count = count + 1 !"clock -> advances "
  !"every 1.0e-7 seconds"

CONSTANT Vthouseref3 = 208.0 !"top of house curve "

!"reference voltage with startup "time constant" of 0.06 sec "
Vthous3 = Vthous_old + 700*tcount

!"memory for old reference voltage value - used on startup "
Vthous_old = Vthous3

!"when clock counts to 250 (= 25 usec) update duty cycle for "
!"application to upcoming switching interval "
IF (count .EQ. 250) THEN

  !"limits reference voltage to top of house curve "
  IF (Vthous3 .GE. Vthouseref3) THEN
    Vthous3 = Vthouseref3
  ENDF !"end if (Vthous3 .GE. Vthouseref3)

CONSTANT housesslope3 = 3.0 !"slope of house curve "
CONSTANT hi3 = 0.0105 !"current fdbk gain "
CONSTANT hv3 = 0.000869 !"voltage fdbk gain "
CONSTANT hn3 = 1.733 !"integral voltage fdbk gain "

114
"voltage state difference"
Vprop = Vc3 - Vthouse3

"integral voltage state difference"
Vint = 25.0e-6*(Vprop + Verr_old) + Vint_old

"control algorithm for load buck converter controller"
dutysamp = -hi3*(iL3-iout3)-hv3*Vprop-hn3*Vint-Vthouse3/Vincap3

Verr_old = Vprop
Vint_old = Vint

CALL LOGD(.false.)

ENDIF       "end if (count .EQ. 250)"

"apply duty cycle to upcoming switching interval"
IF (count .EQ. 500) THEN

    CALL LOGD(.false.)
    dutyML3 = dutysamp
    count = 0.0       "reset clock for next 50 usec cycle"
    CALL LOGD(.false.)

ENDIF       "end (count .EQ. 500)"

END       "end discrete   "

END       "of dynamic"

END       "of program"
2. Command File

! This runtime command file exercises the simulation by executing load changes. In this
! way the transient response of a load buck converter can be analyzed. The file
! contains a study that allows a load buck converter to start up. The final values of
! this startup are used as ICs for the transient analysis. In this way, the transient
! analysis can be run over and over without having to execute a startup every time.
!
! Written by: Michael Badorf
! Last modified: 02JUN97

s strplt = .t. ! "one variable per x-axis"
s calplt = .f.

s devplt = 1 ! "1 for screen output"
! "5 for postscript"

s ppoplt = .f. ! "true rotates plot 90 deg"
s xinspl = 6 ! "x-axis plot units"
s wedigt = .f. ! "false suppresses data write"
! "each time SCHEDULE occurs"

s nrwigt = .t. ! "true enables accumulation of data"
! "after a CONTIN"

s dnpplt = .f. ! "no date on plots"

! "determines which variables to plot"
prepare t,IL3,iout3,Vc3,duty3p

! "startup of load buck converter"
proceed loadstartup

! "load buck startup parameters"
s Rout3 = 144.0 ! "10% load"

! "simulation parameters"
s ialg = 5
s maxt = 1.0e-6
s cint = 1.0e-6
s tstop = 0.4
start

SAVE /FILE="loadstartup' count,Vhouse_old,Verr_old,Vint_old &
/BINARY /STATES /ICS /EVENTS

end
!"single load buck converter transient operation"
proced trans

!"initial conditions restoration from load buck converter startup"
RESTORE /FILE="loadstartup" /EVENTS

!"reinitializes state to new ICs and skips digital controller" !"initializations in INITIAL section of main program"
REINIT
s reinitf = .true.

!"load buck parameters"
s Rout3 = 144.0 !"10% load"

!"simulation parameters"
s ilag = 5
s maxt = 1.0e-7
s cint = 1.0e-6
s tstop = 0.03
start

!"10% -> 100% load buck converter load change"
s Rout3 = 14.4
s tstop = 0.05
cont

!"100% -> 10% load buck converter load change"
s Rout3 = 144.0
s tstop = 0.08
cont

plot /color=0 /XTAG=(sec) &
duty3p &
iout1 /TAG=(amps) &
Vc /TAG=(volts)

end
C. MODE 7 DETAILED SIMULATION CODE

The computer code for this section is comprised of the main ACSL program, three
of the four supporting macro files and the command file used to generate transient load
studies. The fourth macro file is the analog control macro provided at it was the same for
all simulation cases.

1. Main Program

********************
! mode7.csl
!
! This program simulates the operation of parallel source buck converter units (capable)
! of supplying 18 kW) supplying a load buck converter and a hard-switched inverter
! The buck converter models assumes equivalent series resistances for the
! capacitors and inductors. The inverter operates at 6 kHz. The system has
! designed to operate as follows:
!
! Source Buck Converter: 400 Vdc input voltage w/ 360 Hz ripple
! 300 Vdc nominal output voltage
! continuous ind. current from 10% -> 100% load
! 20 kHz switching frequency
!
! Load Buck Converter: 300 Vdc nominal input voltage
! 208 Vdc nominal output voltage
! continuous ind. current from 10% -> 100% load
! 20 kHz switching frequency
!
! Inverter: 300 Vdc nominal input voltage
! 210 Vac(peak) 3-phase output voltage
! 24 A(peak) maximum 3-phase current output
! 6 kHz switching frequency (larger value requires smaller time step)
!
! The buck converter controllers for this simulation makes use of the analog control
! algorithm derived in Chapter III. The inverter is controlled by stationary reference
! frame current feedback as described in reference [8]. The file, mode7.cmd, contains
! the runtime commands utilized to exercise this model.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
********************
INCLUDE 'buck.mac'
INCLUDE 'sourcefilter.mac'
INCLUDE 'loadfilter.mac'
INCLUDE 'analog_control.mac'

118
PROGRAM operational mode 7

INITIAL

MAXTERRVAL maxt = 1.0e-6    !"maximum integration step size
MINTERVAL mint = 1.0e-8

CINTERVAL cint = 1.0e-6     !"data communication interval
ALGORITHM ialg = 5          !"integration algorithm
   "4 -- R.K. 2nd, 5 -- R.K. 4th

NSTEPS nstp = 1
CONSTANT tstop = 1.0       !"stop point for integration

!********************************************************************************
! Electrical constants
!********************************************************************************
pi   = 3.14159265
twopi = 2.0*pi
pi2o3 = 2.0*3.14159265/3.0     !"120 degrees in radians
we    = 60.0*2.0*pi      !"60 Hz converted to 377 rad/sec

!********************************************************************************
! Switch and diode losses
!********************************************************************************
CONSTANT Vdidrop = 2.0       !"voltage drop across diodes
CONSTANT Vswdrop = 2.0       !"voltage drop across IGBTs

!********************************************************************************
! Buck Converter and PWM settings
!********************************************************************************
CONSTANT swfreq1 = 20000.0     !"switching frequency for buck 1
Tbuck1 = 1.0/swfreq1          !"switching period for buck 1

CONSTANT swfreq2 = 20000.0     !"switching frequency for buck 2
Tbuck2 = 1.0/swfreq2          !"switching period for buck 2

CONSTANT Vpk = 10.0          !"pk value of ramp mod wvfrm
CONSTANT finv = 6000.0       !"switching frequency for inverter
Tinv = 1.0/finv
Tinv_over2 = Tinv/2.0        !"half the inverter switching period
slope = 4.0*Vpk*finv         !"reference triangle slope for inverter

!********************************************************************************
! Logical switches used to turn load buck converter on and off
!
!   true = unit on
!   false = unit off
!********************************************************************************
LOGICAL buck1300
CONSTANT buck1300 = .false.
LOGICAL reinitf
CONSTANT reinitf = .false.

IF (reinitf) GO TO skipin

! Initialization of digital controller values: if reinitializing from previous
! run, then this section is skipped by setting reinitf = .true. in the
! command file.

Vhouse3 = 0.0
Verr_old = 0.0
Vint_old = 0.0
count = 0.0

! Initialization of inverter values: if reinitializing from previous
! run, then this section is skipped by setting reinitf = .true. in the
! command file.

Vag=0.0
Vbg=0.0
Vcg=0.0
i1 = 0.0
i2 = 0.0
i3 = 0.0

skipin..CONTINUE

END ! "of initial"

DYNAMIC

TERMT (t.GE. (tstop - 0.5*cint))

DERIVATIVE

! develops 6-pulse voltage input to source buck converters

theta = we*t
theta_s = mod(theta, twopi)  !"statement causes theta_s to vary from 0 -> 2*pi
                           !"then reset back to 0 for next cycle

CONSTANT Vr_ave = 208.0   !"average value of 6 pulse waveform
Vrms = pi*Vr_ave/(3.0*SQR(6.0))  !"rms value of ripple
"generates 6-pulse waveform"

PROCEDURAL(Vr=theta_s,Vrms,we)
IF ((theta_s.GE.0.0).AND.((theta_s.LE.pi/3)) THEN
Vr = -SQRT(6.0)*Vrms*cos(we*t + 5.0*pi/6.0)
ELSE IF ((theta_s.GE.pi/3).AND.((theta_s.LE.pi/2.0)) THEN
Vr = SQRT(6.0)*Vrms*cos(we*t - pi/2.0)
ELSE IF ((theta_s.LE.pi).AND.((theta_s.LE.4.0*pi/3.0)) THEN
Vr = -SQRT(6.0)*Vrms*cos(we*t + pi/6.0)
ELSE IF ((theta_s.GE.4.0*pi/3.0).AND.((theta_s.LE.5.0*pi/3.0)) THEN
Vr = SQRT(6.0)*Vrms*cos(we*t + 5.0*pi/6.0)
ELSE IF ((theta_s.GE.5.0*pi/3.0).AND.((theta_s.LE.2.0*pi)) THEN
Vr = SQRT(6.0)*Vrms*cos(we*t + pi/6.0)
ENDIF
!"end multiple if-then-else"
END
!"of procedural"

Vin = 2*Vr
!"voltage at source buck converter input filters"
************************************************************
!
end 6-pulse voltage input to source buck converters
************************************************************

!******************************************************************************

! source buck converter unit 1
******************************************************************************

!"input LC filter for source buck converter unit 1"
sourcefilter(1,Vin,Vinap1,iLfil1,islw1,"Rlesr_in1=0.2","Lfilt1=425.0e-6","Rcesr_in1=2046.6","Cin1=2000.01e-6","Vcapic1=400.0")

tpwm1 = MOD(t,Tbuck1)
!"time elapsed in switching period for buck"
Vramp1 = Vpk*tpwm1/Tbuck1
!"establish ramp modulating waveform for buck"

!"implement source buck converter unit 1 macro"
buck(1,Vinp1,iout1,islw1,iL1,Vout,Vramp1,"Lbuck1=760.0e-6","Vdldrop1=2.0","Vswdrop1=2.0")

!"implement source buck converter unit 1 multiloop control"
analog_control(1,Vinp1,Vout,iout1,iL1,"RCstart1=0.1","hil=0.015","hvl=0.017","hln1=26.09")

!"end source buck converter unit 1"
******************************************************************************

!******************************************************************************

! source buck converter unit 2
******************************************************************************

!"input LC filter for source buck converter unit 2"
sourcefilter(2,Vin,Vinap2,iLfil2,islw2,"Rlesr_in2=0.2","Lfilt2=425.0e-6","Rcesr_in2=2046.6","Cin2=2000.01e-6","Vcapic2=400.0")
tpwm2 = MOD(t,Tbuck2)  "time elapsed in switching period for buck"
Vramp2 = Vpk*tpwm2/Tbuck2  "establish ramp modulating waveform for buck"

"implement source buck converter unit 2 macro"
buck2(Vincap2,iout2,isw2,iL2,Vout,Vramp2,"Lbuck2=875.0e-6",&
"Vdid2=2.0","Vswdrop2=2.0")

"implement source buck converter unit 2 multiloop control macro"
alog_control2(Vincap2,Vout,iout2,iL2,"RCstart2=0.1","hi2=0.015",&
"hv2=0.017","hn2=26.09")

END source buck converter unit 2

CONSTANT Cbuck = 810.0e-6  "output capacitance"
CONSTANT Rout = 96.8  "source buck converter startup load"
CONSTANT Rcesr = 0.02  "capacitor esr"
CONSTANT Vcic = 0.0  "output voltage IC"

pVc = (iL1+iL2-iout)/Cbuck  "output capacitor voltage state"
Vc = INTEG(pVc, Vcic)  "voltage across output capacitor"

Vout = Vc + (iL1+iL2-iout)*Rcesr  "output voltage"
iout = (Vc+(iL1+iL2)*Rcesr+(iL/filt+diinv)*Rout)/(Rout+Rcesr)  "total iout"
iout1 = iL1 - (Cbuck/2)*pVc  "iout of buck 1"
iout2 = iL2 - (Cbuck/2)*pVc  "iout of buck 2"

END source buck converter unit 3

CONSTANT Cbuck3 = 400.0e-6  "output capacitance"
CONSTANT Vcic3 = 0.0  "output voltage IC"
CONSTANT Rout3 = 144.0  "source buck converter startup load"
CONSTANT Rcesr_out3 = 0.01  "load buck converter output"
"capacitor esr"

pVc3 = (iL3 - iout3)/Cbuck3  "capacitor output voltage state"
Vc3 = INTEG(pVc3, Vcic3)  "capacitor output voltage"

Vout3 = Vc3 + (iL3-iout3)*Rcesr_out3  "output voltage"
iout3 = (Vc3+iL3*Rcesr_out3)/(Rout3+Rcesr_out3)  "total iout"

END source buck converter unit 3 macro

loadfilter3(Vout,Vincap3,iL3,filt3,isw3,"Rlesr_in3=0.2","Lfilt3=425.0e-6",&
"Rcesr_in3=0.01","Cin3=460.0e-6","Vcapic3=0.0")

!"implement source buck converter unit 3 macro"
buck3(Vincap3,iout3,isw3,iL3,Vout3,count,"Lbuck3=1300.0e-6","Vdid3=2.0",&
"Vswdrop3=2.0")

"input LC filter for load buck converter unit 3"

122
! end load buck converter unit 3

! load buck converter unit 3 digital controller overcurrent protection

CONSTANT iLlimit3 = 50.0    !"pulse-by-pulse inductor current limit"
CONSTANT dutylow3 = 0.0    !"lower admissible duty cycle"
CONSTANT minduty3 = 0.0    !"lower admissible duty cycle limit"
CONSTANT maxduty3 = 475.0  !"upper admissible duty cycle limit"
CONSTANT scale3 = 500.0    !"duty between 0-500 counts"

IF (buck1300) THEN

!"if load buck converter operating, implement overcurrent protection"
IF (iL3 .GT. iLlimit3) THEN
   duty3 = dutylow3 !"overcurrent"
ELSE
   duty3 = BOUND(minduty3, maxduty3, scale3*dutyML3)
ENDIF  !"end if (iL3 .GT. iLlimit3)"
ELSE
!"if load buck converter is idle, duty cycle is zero"
   duty3 = 0.0
   Vout3 = 0.0
   iout3 = 0.0
ENDIF  !"end if (buck1300)"

duty3p = duty3/scale3      !"scales load buck duty cycle to 0 - 1 range"

! end load buck converter unit 3 digital controller overcurrent protection

! inverter model

CONSTANT Lf  = 10.0e-3    !"inverter phase load inductance"
CONSTANT R4  = 5.0        !"inverter phase load resistance"
CONSTANT K   = 0.0005     !"PWM gain"
CONSTANT K1  = 1260.0     !"proportional gain"
CONSTANT K2  = 3750.0     !"integral gain"
CONSTANT A   = 24.0       !"desired current amplitude"
!"sine - triangle modulation"
tt = mod(t,Tinv)
IF(tt .LT. Tinv_over2) THEN

    Vtri = Vpk - tt*slope

ELSE

    Vtri = -Vpk + slope*(tt - Tinv_over2)

ENDIF  !"end if (tt .LT. Tinv_over2)"

!"calculate synchronous reference frame angle"
thetae = integ(we,0,0)

!"calculate desired currents"
Idea = A*cos(thetae)
Ideb = A*cos(thetae - pi2o3)
Idesc = A*cos(thetae + pi2o3)

!"desired phase A current    "
!"desired phase B current    "
!"desired phase C current    "

!"transform desired currents to stationary qd0 quantities"
Iqsdes = (2.0/3.0)*(Idea - 0.5*Ideb - 0.5*Idesc)
Idsdes = (sqrt(3.0)/3.0)*(-Ideb + Idesc)

!"transform desired currents to synchronous qd0 quantities"
Iqsdedes = (2.0/3.0)*(Idea*cos(thetae) + Ideb*cos(thetae - pi2o3) & + Idesc*cos(thetae + pi2o3))
Idsdes = (2.0/3.0)*(Idea*sin(thetae) + Ideb*sin(thetae - pi2o3) & + Idesc*sin(thetae + pi2o3))

!"transform actual currents to synchronous qd0 quantities"
Iqse = (2.0/3.0)*(ILa*cos(thetae) + ILb*cos(thetae - pi2o3) & + ILc*cos(thetae + pi2o3))
Idse = (2.0/3.0)*(ILa*sin(thetae) + ILb*sin(thetae - pi2o3) & + ILc*sin(thetae + pi2o3))

!"determine error currents in stationary reference frame"
Iqseerr = Iqsdes - iqs
Idser = Idsdes - idss

!"generate commanded currents (PI Controller)"
Iqscom = (K*K1*Iqser + K*K2*integ(Iqser,0,0))
Idscm = (K*K1*Idser + K*K2*integ(Idser,0,0))

!"transform commanded quantities to ABC frame"
Iacon = Iqscom
Ibcon = -0.5*Iqsc + (sqrt(3.0)/2.0)*Idscm
Iacon = -0.5*Iqsc + (sqrt(3.0)/2.0)*Idscm
"switching control voltages"
Vacont = Iacont*R4
Vbcont = Ibcont*R4
Vccont = Iccont*R4

"schedule inverter switching"
SCHEDULE hia .XN. (Vtri - Vacont) !"switch A to HI state
SCHEDULE loa .XP. (Vtri - Vacont) !"switch A to LO state
SCHEDULE hib .XN. (Vtri - Vbcont) !"switch B to HI state
SCHEDULE lob .XP. (Vtri - Vbcont) !"switch B to LO state
SCHEDULE hic .XN. (Vtri - Vccont) !"switch C to HI state
SCHEDULE loc .XP. (Vtri - Vccont) !"switch C to LO state

"calculate line voltages"
Vas = (2.0/3.0)*Vag - (1.0/3.0)*(Vbg + Vcg)
Vbs = (2.0/3.0)*Vbg - (1.0/3.0)*(Vag + Vcg)
Vcs = (2.0/3.0)*Vcg - (1.0/3.0)*(Vag + Vbg)

"transform to stationary reference frame"
Vqss = (2.0/3.0)*(Vas - 0.5*Vbs - 0.5*Vcs)
Vdss = (sqrt(3.0)/3.0)*(-Vbs + Vcs)

"find current derivatives in stationary frame"
piqss = (Vqss - R4*iqss)/Lf
pidss = (Vdss - R4*iddss)/Lf

"calculate stationary currents"
CONSTANT iqssic = 0.0 !"initial q axis current
CONSTANT idssic = 0.0 !"initial d axis current
iqss = int(q(iqss, iqssic))
idss = int(q(pidss, idssic))

"transform back to ABC quantaties"
iLa = iqss
iLb = -0.5*iqss - (sqrt(3.0)/2.0)*idss
iLc = -0.5*iqss + (sqrt(3.0)/2.0)*idss

iiinv = i1 + i2 + i3

END !"of derivative"

*** implement load buck converter digital controller
***

DISCRETE COUNTER

"interval statement causes controller to sample every tcount seconds"
" set tcount large if load buck is to be idle; when putting on line"
" reset tcount to 1.0e-7, the clock speed of the NSWC digital
" controller -> perform reset in command file
INTERVAL tcount = 10.0

125
"execute if block when load buck converter is to be put on line "
" the buck1300 condition tells the program that the load buck "
" is to be operating, the tcount condition ensures that tcount "
" has been reset since reset only takes effect on following "
" program cycle -> see ACSL Reference Manual for details "
IF ((buck1300) .AND. (tcount .EQ. 1.0e-7)) THEN

    count = count + 1
    "clock -> advances "
    "every 1.0e-7 seconds"

CONSTANT Vthouseref3 = 208.0
    "top of house curve"

"reference voltage with startup "time constant" of 0.06 sec "
Vthouse3 = Vthouse_old + 700*tcount

"memory for old reference voltage value - used on startup "
Vthouse_old = Vthouse3

"when clock counts to 250 (= 25 usec) update duty cycle for "
"application to upcoming switching interval "
IF (count .EQ. 250) THEN

    "limits reference voltage to top of house curve "
    IF (Vthouse3 .GE. Vthouseref3) THEN
        Vthouse3 = Vthouseref3
    ENDIF "end if (Vthouse3 .GE. Vthouseref3)

CONSTANT houseslope3 = 3.0
    "slope of house curve"
CONSTANT hi3 = 0.0105
    "current fdbk gain"
CONSTANT hv3 = 0.000869
    "voltage fdbk gain"
CONSTANT hn3 = 1.733
    "integral voltage fdbk gain"

"voltage state difference"
Vprop = Vout3 - Vthouse3

"integral voltage state difference"
Vint = 25.0e-6*(Vprop + Verr_old) + Vint_old

"control algorithm for load buck converter controller"
dutysamp = -hi3*(IL3-iout3)-hv3*Vprop-hn3*Vint+Vthouse3/Vincap3

Verr_old = Vprop
Vint_old = Vint

CALL LOGD(.false.)

ENDIF "end if (count .EQ. 250)"

126
!"apply duty cycle to upcoming switching interval"
IF (count .EQ. 500) THEN
    CALL LOGD(.false.)
    dutyML3 = dutysamp
count = 0.0 !"reset clock for next 50 usec cycle"
    CALL LOGD(.false.)
ELSE !"end (count .EQ. 500)
ENDIF

ENDIF !"end if (buck1300)...

END !"end discrete"

DISCRETE hia
    Vag = Vout - Vswdrop
    i1 = iLa
END !"of discrete"

DISCRETE loa
    Vag = Vswdrop
    i1 = 0.0
END !"of discrete"

DISCRETE hib
    Vbg = Vout - Vswdrop
    i2 = iLb
END !"of discrete"

DISCRETE lob
    Vbg = Vswdrop
    i2 = 0.0
END !"of discrete"

DISCRETE hic
    Vcg = Vout - Vswdrop
    i3 = iLc
END !"of discrete"

DISCRETE loc
    Vcg = Vswdrop
    i3 = 0.0
END !"of discrete"

END !"of dynamic"

END !"of program"

127
2. Buck Converter Macro

/*----------------------------------------------*/
! buck.mac
!
! This macro governs the conduction status of a buck converter switch and uses this
! condition to develop inductor current utilizing the inductor equation of state.
! Switch and diode losses are modeled as voltage drops. Capacitors and inductors are
! modeled with equivalent series resistance in place. The output inductor current is
! used in the main program to determine output capacitor voltage. Although this step
! could be done in the macro, the current arrangement allows modeling more complex PEBB
! network configurations.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
*----------------------------------------------*

MACRO buck(z,vin,iout,ism,il,vo,rampwav,pLbuck,pVdidrop,pVswdrop)

INITIAL

CONSTANT pLbuck       !"inductance"
CONSTANT pVdidrop     !"diode losses"
CONSTANT pVswdrop     !"switch losses"
CONSTANT lLc&z = 0.0  !"inductor current IC"
CONSTANT Rlsr&z = 0.2 !"inductor esr"
CONSTANT Resr&z = 0.01 !"capacitor esr"

"----define and initialize the switch conduction status"
LOGICAL SW1&z
SW1&z = .true.     !"T s1 conducts, F s1 blocks"

END     !"of initial"

"----determine conduction status of SW1"
PROCEDURAL(SW1&z,ism=rampwav,dl&z,il)

"----charge inductor when duty GT reframp"
IF (dl&z GT. rampwav) THEN
   SW1&z = .true.
   isw = il
ELSE
   SW1&z = .false.
   isw = 0.0
ENDIF
END     !"of procedural"

128
"---Given conduction status of SW1, and whether contin or not, determine deriv of iL."
PROCEDURAL(pil&z=SW1&z,vin,Vo,Vdidrop&z,il,iout,Vswdrop&z,Lbuck&z,& Rlesr&z,Rcser&z)

"---if SW1 gated, assume can conduct pos. current"
IF (SW1&z) THEN
pil&z = (vin-Vswdrop&z-Vo)/Lbuck&z - &
(Rlesr&z+Rcser&z)*il/Lbuck&z + &
Rcser&z*iout/Lbuck&z
ELSE
IF (il .GT. 0.0) THEN

!"if IGBT not gated but iL greater than zero "
!"the diode conducts and the inductor discharges"
pil&z = (-Vdidrop&z-Vo)/Lbuck&z - &
(Rlesr&z+Rcser&z)*il/Lbuck&z + &
Rcser&z*iout/Lbuck&z
ELSE

!"if IGBT not gated and iL less than or equal"
!"to zero, the diode is off and the inductor "
!"current and derivative are zero"
pil&z = 0.0

ENDIF  !"end if (il .GT. 0.0)"

ENDIF  !"end if (SW1&z)"

END  !"of procedural"

!"integrate the inductor state variable"
il = BOUND(0.0, 100.0, LIMINT(pil&z, ilic&z, 0.0, 100.0))

MACRO END
3. Source Buck Converter Input Filter Macro

/***************************************************************************/
! sourcefilter.mac
!
! This macro governs the operation of the source buck converter input LC filters. The
! model takes into account equivalent series resistance of the capacitor and inductor in
! the filter. Due to algebraic loop considerations within the controller and buck
! macros, an equivalent parallel capacitance and resistance was found for the series
! capacitance/esr combination. This result gives the seemingly large value of capacitor
! esr shown in the call to this macro in mode7.csl.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
/***************************************************************************/
MACRO sourcefilter(z,vin,Vcap,ilfilt,lsw,pRlesr_in,pLfilt,pRcesr_in,&
          pCin,pVcapic)

INITIAL

    CONSTANT pRlesr_in
    CONSTANT pLfilt
    CONSTANT pRcesr_in
    CONSTANT pCin
    CONSTANT pVcapic

    "----assign the inductor current IC"
    CONSTANT ilfiltic&z = 0.0

END   !"of initial"

    !"buck converter input filter state equations"
    piLfilt&z = (vin-Rlesr_in&z*ilfilt-Vcap)/Lfilt&z

    !"current through input inductor"
    ilfilt = INTEG(piLfilt&z, ilfiltic&z)

    pVcap&z = (ilfilt - isw - Vcap/Rcesr_in&z)/Cin&z

    !"input voltage at buck converter IGBT"
    Vcap = INTEG(pVcap&z, Vcapic&z)

MACRO END
4. Load Buck Converter Input Filter Macro

*****************************************************************************

! loadfilter.mac

! This macro governs the operation of the load buck converter input LC filter. The
! model takes into account equivalent series resistance of the capacitor and inductor in
! the filter. In contrast to the source filter, no algebraic loops were formed and the
! series capacitance/esr could be modeled directly.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
*****************************************************************************

MACRO loadfilter(z,vin,Vcap,il,filt,isw,pRlesr_in,pLfilt,pRcesr_in,&
               pCin,pVcapic)

INITIAL

    CONSTANT pRlesr_in
    CONSTANT pLfilt
    CONSTANT pRcesr_in
    CONSTANT pCin
    CONSTANT pVcapic

    "----assign the initial inductor current and cap volt"
    CONSTANT iLfiltic&z = 0.0

END "of initial"

""buck converter input filter state equations "
piLfilt&z = (vin-Rlesr_in&z*iLfilt-Vcap)/Lfilt&z

""current through input inductor      "
iLfilt = INTEG(piLfilt&z, iLfiltic&z)

pV&z = (iLfilt - isw)/Cin&z
V&z = INTEG(pV&z, Vcapic&z)

""input voltage at buck converter IGBT "
Vcap = V&z + (iLfilt-isw)*Rcesr_in&z

MACRO END
5. Command File

!******************************************************************
! mode7.cmd
!
! This runtime command file exercises the simulation by executing load changes. In this
! way the transient response of the PEBB network can be analyzed. The file contains
! studies that allow system start up. The final values of the startups are used as ICs
! for the transient analysis. In this way, the transient analysis can be run over and
! over without having to execute a startup every time.
!
! Written by: Michael Badorf
! Last modified: 02JUN97
!******************************************************************

s strpl = .t. ! "one variable per x-axis"
s calpl = .f.

s devplt = 5 ! "6 for X-windows"
! "5 for postscript"

s pppplot = .f. ! "true rotates plot 90 deg"
s xinspl = 6 ! "x-axis plot units"
s wedig = .f. ! "false suppresses data write"
! "each time SCHEDULE occurs"

s nrwigt = .t. ! "true enables accumulation of data"
! "after a CONTIN"

s dpnplt = .f. ! "no date"

!"determines which variables to plot"
prepare t,lout,lout1,lout2,lout3,Vout,Vout3,iLa,Vas

!"startup of source buck converters"
proced startup

!"source buck startup parameters"
s Rout = 40.0

!"load buck parameters"
s Rout3 = 144.0
s buck1300 = .false. !"loadbuck off"
s tcount = 10.0

!"inverter parameters"
s R4 = 5.0
s A = 0.0 !"inverter off"

132
"simulation parameters"
  s ialg = 5
  s maxt = 1.0e-6
  s cint = 1.0e-3
  s tstop = 0.5
start

  s cint = 1.0e-6
  s tstop = 0.75
contin

SAVE /FILE='startup' count,Vthourse_old,Verr_old,Vint_old,&
   Vout,iout,Vincap3,Vout3,iout3,Vag,Vbg,Vcg,i1,i2,i3,&
   /BINARY /STATES /ICS /EVENTS
end

"startup of load buck converter"
proced loadbuck

  RESTORE /FILE='startup' /EVENTS
  s reinif = .true.
  REINIT

  "source buck startup parameters"
  s Rout = 40.0

  "load buck parameters"
  s Rout3 = 144.0
  s buck1300 = .true.            !"loadbuck on"
  s tcount = 1.0e-7

  "inverter parameters"
  s R4 = 5.0
  s A = 0.0                     !"inverter off"

  "simulation parameters"
  s ialg = 5
  s maxt = 1.0e-6
  s cint = 1.0e-6
  s tstop = 0.4
start

SAVE /FILE='loadbuck' count,Vthouuse_old,Verr_old,Vint_old,&
   Vout,iout,Vincap3,Vout3,iout3,Vag,Vbg,Vcg,i1,i2,i3,&
   /BINARY /STATES /ICS /EVENTS
end

133
!"startup of inverter"
proceed inverter

RESTORE /FILE="loadbuck" /EVENTS
s reinif = .true.
REINIT

!"source buck startup parameters"
  s Rout = 40.0

!"load buck parameters"
  s Rout3 = 144.0
  s buck1300 = .true. !"loadbuck on"
  s tcount = 1.0e-7

!"inverter parameters"
  s R4 = 5.0
  s A = 10.0 !"inverter on"

!"simulation parameters"
  s ialg = 5
  s maxt = 1.0e-6
  s cint = 1.0e-6
  s tslop = 0.4
  start

SAVE /FILE="inverter' count,Vhouse_old,Verr_old,Vint_old, &
  Vout,iout,Vincap3,Vout3,iout3,Vag,Vbg,Vcg,i1,i2,i3,&
  /BINARY /STATES /ICS /EVENTS

end

!"parallel source buck converters supplying load buck and inverter"
proceed trans

!"initial conditions restoration from 760 uH source   "
!"buck converter / load buck converter startup   "
RESTORE /FILE="inverter" /EVENTS
REINIT
s reinif = .true.

!"source buck parameters"
  s Rout = 96.8

!"load buck parameters"
  s Rout3 = 144.0
  s buck1300 = .true.
  s tcount = 1.0e-7

!"inverter parameters"
  s R4 = 5.0
  s A = 10.0
!"simulation parameters"
s nrwtgs = .true.
s ilalg = 5
s maxt = 1.0e-6
s cint = 1.0e-6
s ststop = 0.04
start

!"10% -> 100% load buck converter load change"
!"3 kW 100% power reference"
s Rout3 = 14.4
s ststop = 0.08
contin

!"100% -> 10% load buck converter load change"
s Rout3 = 144.0
s ststop = 0.12
contin

!"40% -> 100% inverter load change"
s A = 24.0
s ststop = 0.17
contin

!"100% -> 40% inverter load change"
s A = 10.0
s ststop = 0.2
contin

s plit=1
plot /color=0 /XTAG=(sec)' &
   iout3 /TAG=(amps)'/lo=0.0 /hi=16.0 &
   Vout3 /TAG=(volts)'/lo=196.0 /hi=218.0 &
   iout /TAG=(amps)'/lo=-5.0 /hi=30.0 &
   Vout /TAG=(volts)'/lo=300.0 /hi=308.0

s plit=2
plot /color=0 /XTAG=(sec)' &
   iout2 /TAG=(amps)'/lo=-5.0 /hi=16.0 &
   iout1 /TAG=(amps)'/lo=-5.0 /hi=16.0 &
   iLa /TAG=(amps)'/lo=-24.0 /hi=24.0 &
   Vas /TAG=(volts)'/lo=-210.0 /hi=210.0

end
## APPENDIX D. EASYTRAX PCB DATA

### A. ANALOG CONTROLLER PCB DATA

This section is divided into a component parts listing, an EASYTRAX PCB netlist, and a PCB component overlay.

#### 1. Component List

<table>
<thead>
<tr>
<th>R411G</th>
<th>AXIAL0.4</th>
<th>R110G</th>
<th>AXIAL0.4</th>
<th>C203</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXIAL0.4</td>
<td>R807Q</td>
<td>AXIAL0.4</td>
<td>R109</td>
<td>C210</td>
</tr>
<tr>
<td>C603</td>
<td>AXIAL0.4</td>
<td>R102B</td>
<td>AXIAL0.4</td>
<td>C212</td>
</tr>
<tr>
<td>RAD0.2</td>
<td>R807H</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>RAD0.2</td>
</tr>
<tr>
<td>R603</td>
<td>AXIAL0.4</td>
<td>R606</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>R603H</td>
<td>AXIAL0.4</td>
<td>R113A</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>AXIAL0.4</td>
<td>R803</td>
<td>AXIAL0.4</td>
<td>R113C</td>
<td>R024J</td>
</tr>
<tr>
<td>R411</td>
<td>AXIAL0.4</td>
<td>R803G</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>AXIAL0.4</td>
<td>R106</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>R607</td>
<td>AXIAL0.4</td>
<td>C107</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>AXIAL0.4</td>
<td>R313</td>
<td>RAD0.2</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>C902</td>
<td>R210</td>
<td>DIODE0.4</td>
<td>R102C</td>
<td>R212</td>
</tr>
<tr>
<td>RADO0.2</td>
<td>D107</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>C904</td>
<td>R102C</td>
<td>D106</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>RB.3/.6</td>
<td>R101</td>
<td>DIODE0.4</td>
<td>R112G</td>
<td>RADO.2</td>
</tr>
<tr>
<td>C905</td>
<td>AXIAL0.4</td>
<td>R113B</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>RB.3/.6</td>
<td>D106</td>
<td>R114</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>C907</td>
<td>R114</td>
<td>AXIAL0.4</td>
<td>R110</td>
<td>C804</td>
</tr>
<tr>
<td>RB.2.4</td>
<td>AXIAL0.4</td>
<td>R108</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>C901</td>
<td>AXIAL0.4</td>
<td>R102A</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>RB.2.4</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
<tr>
<td>R112</td>
<td>AXIAL0.4</td>
<td></td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
</tr>
</tbody>
</table>

137
C514 RADO.2
R902 AXIAL0.4
C702 RADO.2
J25 DB25RA/F
C708 RADO.2
R907 AXIAL0.4
D311 DIODE0.4
C907G RADO.2
U1 DIP14
C704 RADO.2
D907 RADO.1
D301 DIODE0.4
LF347
C306 RADO.2
R313G AXIAL0.4
D317 DIODE0.4
U2 DIP12
LM324
C111 RADO.2
R704 AXIAL0.4
R501 AXIAL0.4
U3 DIP18
UC3637
C104 RADO.2
R702 AXIAL0.4
R509 AXIAL0.4
U4 DIP14
AD534
C211 RADO.2
R316B AXIAL0.4
R504 AXIAL0.4
U5 DIP14
7432
C204 RADO.2
R316A AXIAL0.4
R807 AXIAL0.4
U6 DIP8
1458
C608 RADO.2
R318 AXIAL0.4
R505 AXIAL0.4
U7 DIP8
LM311
C414 RADO.2
R301 AXIAL0.4
R502 AXIAL0.4
U8 DIP8
LM311
C408 RADO.2
R311 AXIAL0.4
C807 RADO.2
U9 DATEL
C604 RADO.2
C313 RADO.2
C501 RADO.2
TWR-5/1000-
15/200-D12
D901A DIODE0.4
C301 RADO.2
C803 RADO.2
Q1 TO-92A
D902A DIODE0.4
C311 RADO.2
C316 RADO.2
2N2222
D901B DIODE0.4
C302 RADO.2
C317 VR1
D902B DIODE0.4
R603V

### Net List

<table>
<thead>
<tr>
<th>Net</th>
<th>Component</th>
<th>Value 1</th>
<th>Value 2</th>
<th>Value 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>NET1</td>
<td>U4-10</td>
<td>D902B-A</td>
<td>NET19</td>
<td></td>
</tr>
<tr>
<td>R411G-2</td>
<td>R902-1</td>
<td>R803-2</td>
<td>R803G-2</td>
<td></td>
</tr>
<tr>
<td>R411-1</td>
<td>NET7 (+15V)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>U4-11</td>
<td>U6-8</td>
<td>NET12</td>
<td>U8-3</td>
<td>NET20</td>
</tr>
<tr>
<td></td>
<td>R603H-1</td>
<td>C902-1</td>
<td>C803-2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>C904-1</td>
<td>C901-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>R807H-2</td>
<td>U9-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>U6-3</td>
<td>D901A-K</td>
<td>C107-2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>R803-1</td>
<td>D901B-K</td>
<td>D107-A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>R313-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Q1-3</td>
<td>C804D-2</td>
<td></td>
<td>R113C-2</td>
</tr>
<tr>
<td></td>
<td>C808-1</td>
<td>NET13 (+5V)</td>
<td>U1-7</td>
<td></td>
</tr>
<tr>
<td>NET3</td>
<td>C708-2</td>
<td>C907-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U6-1</td>
<td>C306-2</td>
<td>C514-1</td>
<td>NET21</td>
<td></td>
</tr>
<tr>
<td>U6-2</td>
<td>C104-1</td>
<td>U5-14</td>
<td>C107-1</td>
<td></td>
</tr>
<tr>
<td>R606-2</td>
<td>R204-1</td>
<td>U9-7</td>
<td>D106-A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>C204-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C608-1</td>
<td>J25-4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NET4 (-15V)</td>
<td>C414-1</td>
<td>R907-2</td>
<td>R106-1</td>
<td>U1-6</td>
</tr>
<tr>
<td>U6-4</td>
<td>U3-6</td>
<td>R504-2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>U7-8</td>
<td>C501-2</td>
<td>NET22</td>
<td></td>
</tr>
<tr>
<td></td>
<td>U8-8</td>
<td>C907G-1</td>
<td>D107-K</td>
<td></td>
</tr>
<tr>
<td></td>
<td>C904D-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C305-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>C804-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>U2-4</td>
<td>NET14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C704-2</td>
<td>U9-4</td>
<td>R112-1</td>
<td>NET23</td>
<td></td>
</tr>
<tr>
<td>C111-2</td>
<td>U1-4</td>
<td>R106-2</td>
<td>R114-1</td>
<td></td>
</tr>
<tr>
<td>C211-2</td>
<td>R301-1</td>
<td>R101-2</td>
<td>R113A-1</td>
<td></td>
</tr>
<tr>
<td>C408-1</td>
<td>C807-1</td>
<td>U1-1</td>
<td>R113C-1</td>
<td></td>
</tr>
<tr>
<td>C604-2</td>
<td>NET8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>U3-5</td>
<td>R063-1</td>
<td>NET15</td>
<td>R113B-1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>R603V-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>U7-4</td>
<td>R112G-1</td>
<td></td>
<td>NET24</td>
<td></td>
</tr>
<tr>
<td>U8-4</td>
<td>NET9</td>
<td>U1-12</td>
<td>R114-2</td>
<td></td>
</tr>
<tr>
<td>U2-11</td>
<td>U4-8</td>
<td>R603H-2</td>
<td>U1-14</td>
<td></td>
</tr>
<tr>
<td></td>
<td>U9-5</td>
<td>R603V-1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U1-11</td>
<td>U1-13</td>
<td>NET16</td>
<td>R311-1</td>
<td></td>
</tr>
<tr>
<td>R704-1</td>
<td>R807Q-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R316A-2</td>
<td>R807-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R318-2</td>
<td>R109-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C316-2</td>
<td>R102A-1</td>
<td>NET17</td>
<td>U1-8</td>
<td></td>
</tr>
<tr>
<td></td>
<td>U2-13</td>
<td>R807Q-2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>U2-14</td>
<td>Q1-2</td>
<td>NET26</td>
<td></td>
</tr>
<tr>
<td></td>
<td>R316B-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NET5</td>
<td>U6-6</td>
<td>NET18</td>
<td>R108-2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>R607-2</td>
<td></td>
<td>R109-2</td>
<td></td>
</tr>
<tr>
<td>R606-1</td>
<td>R606-1</td>
<td></td>
<td>U1-9</td>
<td></td>
</tr>
<tr>
<td>NET6 (Vref)</td>
<td>C902-2</td>
<td>R807H-1</td>
<td>NET27</td>
<td></td>
</tr>
<tr>
<td>U6-7</td>
<td>U3-14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R607-1</td>
<td>C901-2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R102B-1</td>
<td>R807-1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>U9-2</td>
<td>C807-2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>D902A-A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>U1-10</td>
<td>U2-12</td>
<td>NET45</td>
<td>U3-9</td>
<td>NET53</td>
</tr>
<tr>
<td>---------</td>
<td>---------</td>
<td>---------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>NET28</td>
<td>NET36</td>
<td>U3-11</td>
<td>U5-1</td>
<td></td>
</tr>
<tr>
<td>R102B-2</td>
<td>C205-1</td>
<td>R311-2</td>
<td>J25-3</td>
<td></td>
</tr>
<tr>
<td>R102C-2</td>
<td>R205-2</td>
<td>C311-2</td>
<td>R501-1</td>
<td></td>
</tr>
<tr>
<td>R101-1</td>
<td>U2-5</td>
<td>D311-K</td>
<td>C501-1</td>
<td></td>
</tr>
<tr>
<td>R102A-2</td>
<td>NET37</td>
<td>NET46</td>
<td>NET54</td>
<td></td>
</tr>
<tr>
<td>U1-2</td>
<td>R024J-1</td>
<td>R316B-1</td>
<td>U5-2</td>
<td></td>
</tr>
<tr>
<td>R113A-2</td>
<td>NET38</td>
<td>C317-1</td>
<td>R502-2</td>
<td></td>
</tr>
<tr>
<td>U4-7</td>
<td>R203-1</td>
<td>D317-K</td>
<td>NET55</td>
<td></td>
</tr>
<tr>
<td>U4-12</td>
<td>J25-9</td>
<td>NET47</td>
<td>U5-3</td>
<td></td>
</tr>
<tr>
<td>NET30</td>
<td>R313-2</td>
<td>U3-17</td>
<td>U5-13</td>
<td></td>
</tr>
<tr>
<td>NET39</td>
<td>U3-13</td>
<td>U7-3</td>
<td>J25-1</td>
<td></td>
</tr>
<tr>
<td>R313G-1</td>
<td>R205-1</td>
<td>C317-2</td>
<td>NET56</td>
<td></td>
</tr>
<tr>
<td>C313-1</td>
<td>J25-8</td>
<td>U3-18</td>
<td>U5-5</td>
<td></td>
</tr>
<tr>
<td>NET31 (vo/50)</td>
<td>R210-1</td>
<td>NET48</td>
<td>J25-7</td>
<td></td>
</tr>
<tr>
<td>R102C-1</td>
<td>J25-6</td>
<td>R318-1</td>
<td>R505-2</td>
<td></td>
</tr>
<tr>
<td>U2-1</td>
<td>NET41</td>
<td>NET49</td>
<td>U5-6</td>
<td></td>
</tr>
<tr>
<td>U2-2</td>
<td>R212-1</td>
<td>U7-2</td>
<td>U5-12</td>
<td></td>
</tr>
<tr>
<td>NET32 (iL/10)</td>
<td>J25-7</td>
<td>R704-2</td>
<td>J25-15</td>
<td></td>
</tr>
<tr>
<td>R110-1</td>
<td>NET42</td>
<td>R702-2</td>
<td>NET58</td>
<td></td>
</tr>
<tr>
<td>U3-12</td>
<td>U3-1</td>
<td>C702-2</td>
<td>U5-9</td>
<td></td>
</tr>
<tr>
<td>U2-8</td>
<td>U3-9</td>
<td>NET50</td>
<td>U5-10</td>
<td></td>
</tr>
<tr>
<td>U2-9</td>
<td>NET33</td>
<td>U7-7</td>
<td>R509-1</td>
<td></td>
</tr>
<tr>
<td>NET33</td>
<td>C301-2</td>
<td>U5-4</td>
<td>NET59</td>
<td></td>
</tr>
<tr>
<td>C203-2</td>
<td>D301-K</td>
<td>R504-1</td>
<td>D901A-A</td>
<td></td>
</tr>
<tr>
<td>R203-2</td>
<td>NET43</td>
<td>U3-2</td>
<td>D902A-K</td>
<td></td>
</tr>
<tr>
<td>U2-3</td>
<td>U3-8</td>
<td>NET51</td>
<td>NET60</td>
<td></td>
</tr>
<tr>
<td>NET34</td>
<td>U3-10</td>
<td>U8-2</td>
<td>D901B-A</td>
<td></td>
</tr>
<tr>
<td>C210-2</td>
<td>R210-2</td>
<td>U5-11</td>
<td>D902B-K</td>
<td></td>
</tr>
<tr>
<td>R210-2</td>
<td>U2-10</td>
<td>NET52 (vin/50)</td>
<td>NET61</td>
<td></td>
</tr>
<tr>
<td>U2-10</td>
<td>NET35</td>
<td>U2-6</td>
<td>NET52</td>
<td></td>
</tr>
<tr>
<td>NET35</td>
<td>C212-2</td>
<td>U2-7</td>
<td>NET60</td>
<td></td>
</tr>
<tr>
<td>C212-2</td>
<td>J25-13</td>
<td>R907-1</td>
<td>D907-1</td>
<td></td>
</tr>
<tr>
<td>R212-2</td>
<td>U3-4</td>
<td>U4-1</td>
<td>D907-2</td>
<td></td>
</tr>
</tbody>
</table>
Figure D-1, Analog Controller PCB Component Overlay
B. PHASE-LOCKED LOOP PCB DATA

This section is divided into a component parts listing, an EASYTRAX PCB netlist, and a PCB component overlay.

1. Component List

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
<th>Type</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>C202</td>
<td>RAD0.2</td>
<td>AXIAL0.4</td>
<td>U1-LM311</td>
</tr>
<tr>
<td>C204</td>
<td>RAD0.2</td>
<td>AXIAL0.4</td>
<td>U3-4011</td>
</tr>
<tr>
<td>R202</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>R103</td>
</tr>
<tr>
<td>R102</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>R203</td>
</tr>
<tr>
<td>R107</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>R108</td>
</tr>
<tr>
<td>R207</td>
<td>AXIAL0.4</td>
<td>AXIAL0.4</td>
<td>C311</td>
</tr>
<tr>
<td>C103</td>
<td>RAD0.2</td>
<td>AXIAL0.4</td>
<td>R208</td>
</tr>
</tbody>
</table>

2. Net List

<table>
<thead>
<tr>
<th>NET1</th>
<th>TSLAVE-2</th>
<th>T+15-2</th>
<th>NET7</th>
</tr>
</thead>
<tbody>
<tr>
<td>C202-1</td>
<td></td>
<td></td>
<td>R207-2</td>
</tr>
<tr>
<td>R202-2</td>
<td>NET4</td>
<td>U2-LM311-8</td>
<td>U2-LM311-7</td>
</tr>
<tr>
<td>U2-LM311-2</td>
<td></td>
<td></td>
<td>U3-4011-8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>R103-2</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>R108-1</td>
</tr>
<tr>
<td>NET2</td>
<td>TMASTER-2</td>
<td></td>
<td>NET8</td>
</tr>
<tr>
<td>C102-1</td>
<td></td>
<td></td>
<td>C103-1</td>
</tr>
<tr>
<td>R102-2</td>
<td>NET5</td>
<td></td>
<td>U1-LM311-3</td>
</tr>
<tr>
<td>U1-LM311-2</td>
<td>R107-1</td>
<td></td>
<td>R103-2</td>
</tr>
<tr>
<td></td>
<td>R207-1</td>
<td></td>
<td>R108-1</td>
</tr>
<tr>
<td></td>
<td>C108-2</td>
<td></td>
<td>U1-LM311-7</td>
</tr>
<tr>
<td>NET3</td>
<td>C314-2</td>
<td></td>
<td>U3-4011-13</td>
</tr>
<tr>
<td>R202-1</td>
<td>C208-2</td>
<td></td>
<td>NET9</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>C203-1</td>
</tr>
</tbody>
</table>

142
3. PCB Component Overlay

Figure D-2, Phase-Locked Loop PCB Component Overlay
C. IGBT DRIVER CIRCUIT PCB DATA

This section is divided into a component parts listing, an EASYTRAX PCB netlist, and a PCB component overlay.

1. Component List

<table>
<thead>
<tr>
<th>Component</th>
<th>Value/Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C104,C108</td>
<td>2200uF-50V</td>
</tr>
<tr>
<td>RB.3/.6</td>
<td></td>
</tr>
<tr>
<td>C148</td>
<td>0.22uF</td>
</tr>
<tr>
<td>RAD0.3</td>
<td></td>
</tr>
<tr>
<td>C203</td>
<td>0.1uF</td>
</tr>
<tr>
<td>RAD0.2</td>
<td></td>
</tr>
<tr>
<td>D108A,D104A, D108B,D104B</td>
<td></td>
</tr>
<tr>
<td>1N4005</td>
<td>6.2 - 1/4W</td>
</tr>
<tr>
<td>DIODE0.4</td>
<td></td>
</tr>
<tr>
<td>D123</td>
<td>1N4148 or 1N914</td>
</tr>
<tr>
<td>DIODE0.4</td>
<td></td>
</tr>
<tr>
<td>R107</td>
<td>1k-1/4W</td>
</tr>
<tr>
<td>AXIAL0.4</td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td>TLP250 (Toshiba)</td>
</tr>
<tr>
<td>U1-2</td>
<td></td>
</tr>
<tr>
<td>U1-3</td>
<td></td>
</tr>
<tr>
<td>D123-A</td>
<td></td>
</tr>
<tr>
<td>C148-2</td>
<td></td>
</tr>
<tr>
<td>C104-2</td>
<td></td>
</tr>
<tr>
<td>D104A-A</td>
<td></td>
</tr>
<tr>
<td>D104B-A</td>
<td></td>
</tr>
<tr>
<td>NET2</td>
<td></td>
</tr>
<tr>
<td>R213-1</td>
<td></td>
</tr>
<tr>
<td>U2-3</td>
<td></td>
</tr>
<tr>
<td>VR1-2</td>
<td></td>
</tr>
<tr>
<td>C203-1</td>
<td></td>
</tr>
<tr>
<td>NET3</td>
<td></td>
</tr>
<tr>
<td>R213-2</td>
<td></td>
</tr>
<tr>
<td>U2-4</td>
<td></td>
</tr>
<tr>
<td>U2-1</td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td></td>
</tr>
<tr>
<td>NET4</td>
<td></td>
</tr>
<tr>
<td>NET6</td>
<td></td>
</tr>
<tr>
<td>D108A-A</td>
<td></td>
</tr>
<tr>
<td>D104A-K</td>
<td></td>
</tr>
<tr>
<td>NET7</td>
<td></td>
</tr>
<tr>
<td>NET10</td>
<td></td>
</tr>
<tr>
<td>NET8</td>
<td></td>
</tr>
<tr>
<td>NET11</td>
<td></td>
</tr>
</tbody>
</table>

2. Net List

<table>
<thead>
<tr>
<th>Net</th>
<th>Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>NET1</td>
<td>R201-2</td>
</tr>
<tr>
<td>JUMP-1</td>
<td>VR1-1</td>
</tr>
<tr>
<td>U1-3</td>
<td>NET4</td>
</tr>
<tr>
<td>D123-A</td>
<td>NET6</td>
</tr>
<tr>
<td>NET2</td>
<td>C148-2</td>
</tr>
<tr>
<td>R213-1</td>
<td>D108A-A</td>
</tr>
<tr>
<td>U2-3</td>
<td>C104-2</td>
</tr>
<tr>
<td>VR1-2</td>
<td>D104A-A</td>
</tr>
<tr>
<td>C203-1</td>
<td>D104B-A</td>
</tr>
<tr>
<td>NET3</td>
<td>NET5</td>
</tr>
<tr>
<td>R213-2</td>
<td>D104B-K</td>
</tr>
<tr>
<td>U2-4</td>
<td>C148-1</td>
</tr>
<tr>
<td>U2-1</td>
<td>D108-1</td>
</tr>
<tr>
<td>U1-7</td>
<td>NET8</td>
</tr>
<tr>
<td>U1-6</td>
<td>NET9</td>
</tr>
<tr>
<td>U1-2</td>
<td>NET10</td>
</tr>
<tr>
<td>R201-1</td>
<td>R106-1</td>
</tr>
<tr>
<td>D123-K</td>
<td>DGATE2-A</td>
</tr>
<tr>
<td>R107-2</td>
<td>DGATE2-K</td>
</tr>
<tr>
<td>DGATE1-K</td>
<td></td>
</tr>
</tbody>
</table>

144
Figure D-3, IGBT Driver PCB Component Overlay
D. SENSOR BOARD PCB DATA

This section is divided into a component parts listing, an EASYTRAX PCB netlist, and a PCB component overlay.

1. Component List

<table>
<thead>
<tr>
<th>R401</th>
<th>J4</th>
<th>DVR22A</th>
<th>R703</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXIAL0.4</td>
<td>DIP6</td>
<td>DIODE0.4</td>
<td>AXIAL0.4</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R201</th>
<th>J3</th>
<th>DVR11A</th>
<th>R503</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXIAL0.4</td>
<td>DIP6</td>
<td>DIODE0.4</td>
<td>AXIAL0.4</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R301</th>
<th>U8</th>
<th>CVR11</th>
<th>R803</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXIAL0.4</td>
<td>CL50</td>
<td>RB.3/.6</td>
<td>AXIAL0.4</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R101</th>
<th>U7</th>
<th>CVR22</th>
<th>R603</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXIAL0.4</td>
<td>CL50</td>
<td>RB.3/.6</td>
<td>AXIAL0.4</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C602</th>
<th>U1</th>
<th>C144</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>CL50</td>
<td>AD215</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C601</th>
<th>U3</th>
<th>C344</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>CL50</td>
<td>AD215</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C502</th>
<th>U2</th>
<th>C244</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>CL50</td>
<td>AD215</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C501</th>
<th>VR1</th>
<th>C444</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>TO-220</td>
<td>AD215</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C801</th>
<th>TI7815</th>
<th>U4</th>
<th>C242</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>AD215</td>
<td>AD215</td>
<td>RAD0.2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C802</th>
<th>VR2</th>
<th>C442</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>TO-220</td>
<td>AD215</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>J5</th>
<th>C701</th>
<th>DVR22B</th>
<th>DIP6</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>DIODE0.4</td>
<td>J6</td>
<td>RAD0.2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>C702</th>
<th>DVR11B</th>
<th>C342</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAD0.2</td>
<td>DIODE0.4</td>
<td>RAD0.2</td>
</tr>
</tbody>
</table>
## 2. Net List

<table>
<thead>
<tr>
<th>NET1</th>
<th>U6-2</th>
<th>NET13</th>
</tr>
</thead>
<tbody>
<tr>
<td>R401-1</td>
<td>U5-2</td>
<td>J3-2</td>
</tr>
<tr>
<td>J4-4</td>
<td>VR2-3</td>
<td>U1-2</td>
</tr>
<tr>
<td>U1-44</td>
<td>C144-1</td>
<td>NET14</td>
</tr>
<tr>
<td>NET2</td>
<td>U3-44</td>
<td>J3-5</td>
</tr>
<tr>
<td>R401-2</td>
<td>U2-44</td>
<td>U3-2</td>
</tr>
<tr>
<td>U4-1</td>
<td>C144-1</td>
<td>NET15</td>
</tr>
<tr>
<td>NET3</td>
<td>C344-1</td>
<td>J6-6</td>
</tr>
<tr>
<td>R201-1</td>
<td>C244-1</td>
<td>R803-1</td>
</tr>
<tr>
<td>J4-2</td>
<td>C444-1</td>
<td>NET23</td>
</tr>
<tr>
<td>NET4</td>
<td>NET10 (+15 V)</td>
<td>NET24</td>
</tr>
<tr>
<td>R201-2</td>
<td>C601-1</td>
<td>NET16</td>
</tr>
<tr>
<td>U2-1</td>
<td>C501-1</td>
<td>U7-3</td>
</tr>
<tr>
<td>C801-1</td>
<td>J5-6</td>
<td>U1-3</td>
</tr>
<tr>
<td>NET5</td>
<td>C701-1</td>
<td>R703-1</td>
</tr>
<tr>
<td>R301-1</td>
<td>U8-1</td>
<td>NET17</td>
</tr>
<tr>
<td>U3-1</td>
<td>U7-1</td>
<td>U6-1</td>
</tr>
<tr>
<td>NET6</td>
<td>U5-1</td>
<td>J6-1</td>
</tr>
<tr>
<td>R301-2</td>
<td>VR1-3</td>
<td>R603-1</td>
</tr>
<tr>
<td>J3-4</td>
<td>U1-42</td>
<td>NET18</td>
</tr>
<tr>
<td></td>
<td>U3-42</td>
<td>U5-3</td>
</tr>
<tr>
<td>NET7</td>
<td>U2-42</td>
<td>U4-42</td>
</tr>
<tr>
<td>R101-1</td>
<td>J5-3</td>
<td>U503-1</td>
</tr>
<tr>
<td>J3-1</td>
<td>C242-1</td>
<td>NET19</td>
</tr>
<tr>
<td></td>
<td>C442-1</td>
<td>NET20</td>
</tr>
<tr>
<td>NET8</td>
<td>C142-1</td>
<td>NET11</td>
</tr>
<tr>
<td>R101-2</td>
<td>C342-1</td>
<td>VR1-1</td>
</tr>
<tr>
<td>U1-1</td>
<td>DVR11B-K</td>
<td>NET12</td>
</tr>
<tr>
<td></td>
<td>NET11</td>
<td>DVR11A-K</td>
</tr>
<tr>
<td></td>
<td>NET11</td>
<td>CVR11-1</td>
</tr>
<tr>
<td>NET9 (-15 V)</td>
<td>J4-3</td>
<td>NET20</td>
</tr>
<tr>
<td>C602-1</td>
<td>U2-2</td>
<td>NET21</td>
</tr>
<tr>
<td>C502-1</td>
<td>NET12</td>
<td>DVR22A-A</td>
</tr>
<tr>
<td>C802-1</td>
<td>VR2-2</td>
<td>CVR22-2</td>
</tr>
<tr>
<td>C702-1</td>
<td>DVR22B-A</td>
<td>U4-4</td>
</tr>
<tr>
<td>U8-2</td>
<td>DVR22A-A</td>
<td>U4-3</td>
</tr>
<tr>
<td>U7-2</td>
<td>CVR22-2</td>
<td>U4-3</td>
</tr>
</tbody>
</table>

147
3. PCB Component Overlay

Figure D-4, Sensor Board PCB Component Overlay
LIST OF REFERENCES


INITIAL DISTRIBUTION LIST

1. Defense Technical Information Center ........................................ 2
   8725 John J. Kingman Rd., STE 0944
   Fort Belvoir, Virginia 22060-6218

2. Dudley Knox Library ....................................................... 2
   Naval Postgraduate School
   411 Dyer Rd.
   Monterey, California 93943-5101

3. Chairman, Code EC ......................................................... 1
   Department of Electrical and Computer Engineering
   Naval Postgraduate School
   Monterey, California 93943-5121

4. Robert Ashton, Code EC/Ah .............................................. 3
   Department of Electrical and Computer Engineering
   Naval Postgraduate School
   Monterey, California 93943-5121

5. John Ciezki, Code EC/Cy .................................................. 3
   Department of Electrical and Computer Engineering
   Naval Postgraduate School
   Monterey, California 93943-5121

6. Roger Cooley ............................................................... 2
   Naval Surface Warfare Center
   Carderock Division/Annapolis Detachment
   3A Leggett Circle
   Annapolis, MD 21402-5067

7. Michael G. Badorf .......................................................... 2
   c/o W.P. Hearn
   R.R. 6 Box 203
   Georgetown, DE 19947