ON RETIMING SYNCHRONOUS CIRCUITRY AND MIXED-INTEGRER OPTIMIZATION

Marios Christos Papaeftymiou

September 1990
On Retiming Synchronous Circuitry and Mixed-Integer Optimization

Mario Christos Papaefthymiou

In this paper we investigate properties of retiming, a circuit transformation which preserves the behavior of the circuit as a whole. We present an algorithm which transforms a given combinational circuit into a functionally equivalent pipelined circuit with minimum latency and clock-period no greater than a given upper bound $c$. The algorithm runs in $O(E)$ steps, where $E$ is the number of interconnections in the circuit, and is optimal within a constant factor. We give a novel and concise characterization of the minimum clock-period of a circuit in terms of the maximum delay-to-register ratio cycle in the circuit. We show that this ratio does not exceed the minimum feasible clock-period by more than the maximum delay $D$ of the elements in the circuit. This characterization leads to an $O(E \lg D)$ algorithm for minimum clock-
period pipelining of combinational circuitry with latency no greater than a given upper bound, an $O(\min\{V^{1/2}E\lg(VD), VE\})$ algorithm for minimum clock-period retiming of unit-delay circuitry, an $O(VE\lg D)$ algorithm for minimum clock-period retiming of general circuitry and an $O(\min\{V^{1/2}E\lg(VW)\lg(VD), VE\lg(VD)\})$ algorithm for approximately minimum clock-period retiming, where $V$ is the number of processing elements in the circuit. We demonstrate the closed semiring structure of retiming on unit-delay circuits under a given clock-period constraint. Finally, we give an $O(V^3\lg V)$ algorithm for a mixed-integer optimization problem which arises in the linear programming framework of retiming.
On Retiming Synchronous Circuitry and Mixed-Integer Optimization

by

Marios Christos Papaefthymiou

B.S., Electrical Engineering
California Institute of Technology
(1988)

Submitted to the
Department of Electrical Engineering and Computer Science
in partial fulfillment of the requirements for the degree of
Master of Science in Electrical Engineering and Computer Science
at the
Massachusetts Institute of Technology
August 1990

© Massachusetts Institute of Technology 1990

Signature of Author

Department of Electrical Engineering and Computer Science
August 31, 1990

Certified by

Charles E. Leiserson
Associate Professor of Computer Science and Engineering
Thesis Supervisor

Accepted by

Arthur C. Smith
Chairman, Department Committee on Graduate Students
On Retiming Synchronous Circuitry and Mixed-Integer Optimization

by

Marios Christos Papaeftymiou

Submitted to the
Department of Electrical Engineering and Computer Science
on August 31, 1990
in partial fulfillment of the requirements for the degree of
Master of Science in Electrical Engineering and Computer Science

Abstract

In this paper we investigate properties of retiming, a circuit transformation which preserves the behavior of the circuit as a whole. We present an algorithm which transforms a given combinational circuit into a functionally equivalent pipelined circuit with minimum latency and clock-period no greater than a given upper bound \( c \). The algorithm runs in \( O(E) \) steps, where \( E \) is the number of interconnections in the circuit, and is optimal within a constant factor. We give a novel and concise characterization of the minimum clock-period of a circuit in terms of the maximum delay-to-register ratio cycle in the circuit. We show that this ratio does not exceed the minimum feasible clock-period by more than the maximum delay \( D \) of the elements in the circuit. This characterization leads to an \( O(E \lg D) \) algorithm for minimum clock-period pipelining of combinational circuitry with latency no greater than a given upper bound \( l \), an \( O(\min\{V^{1/2}E \lg(VD),VE\}) \) algorithm for minimum clock-period retiming of unit-delay circuitry, an \( O(VE \lg D) \) algorithm for minimum clock-period retiming of general circuitry and an \( O(\min\{V^{1/2}E \lg(VW) \lg(VD),VE \lg(VD)\}) \) algorithm for approximately minimum clock-period retiming, where \( V \) is the number of processing elements in the circuit. We demonstrate the closed semiring structure of retiming on unit-delay circuits under a given clock-period constraint. Finally, we give an \( O(V^3 \lg V) \) algorithm for a mixed-integer optimization problem which arises in the linear programming framework of retiming.

Thesis Supervisor: Charles E. Leiserson
Title: Associate Professor of Computer Science and Engineering

Keywords: digital circuitry, systolic systems, parallel computation, computer-aided design, retiming, pipelining, propagation delay, group theory, semirings, mixed-integer optimization, network flow.

This research was supported in part by the Defense Advanced Research Projects Agency under Contract N00014-87-K-0925
Acknowledgements

I would like to thank my advisor Charles Leiserson for his encouragement and support during the course of this thesis. In short time he taught me a lot about research and teaching.

The Theory of Computation Group at MIT's Laboratory for Computer Science provided an ideal environment for carrying out this work, both in terms of human resources as well as in terms of equipment support and organization.

I would like to thank Demetris Bertsimas of MIT's Sloan School of Management for his helpful pointers to the Operations Research literature.

Above all, I would like to thank my family for always being by my side.
# Contents

1 Introduction ........................................... 9

2 Minimum Latency Pipelining ........................................... 12
   2.1 Preliminaries ......................................................... 12
   2.2 Difference Constraints and Shortest-Paths ....................... 15
   2.3 The Algorithm ...................................................... 17

3 Minimum Clock-Period Characterization ........................................... 23
   3.1 Preliminaries ......................................................... 24
   3.2 Minimum Period for Unit-Delay Circuits ............................. 24
   3.3 Minimum Period for General Circuits ................................ 25
   3.4 Algorithmic Implications ........................................... 30
      3.4.1 Minimum clock-period pipelining ................................ 30
      3.4.2 Minimum clock-period retiming ................................ 34
      3.4.3 Approximately minimum clock-period retiming .................. 35

4 The Closed Semiring Structure of Retiming ........................................... 38
   4.1 Preliminaries ......................................................... 38
   4.2 The Closed Semiring Construction .................................... 39
   4.3 An Algorithm for Unit-Delay Circuitry Retiming ................. 44

5 A Mixed-Integer Optimization Problem ........................................... 50
   5.1 Preliminaries ......................................................... 51
   5.2 Mixed-Integer Dual Minimum-Cost Flow .............................. 53
   5.3 Feasibility and Optimality Conditions ............................... 54
   5.4 The Algorithm ......................................................... 59
   5.5 An Application to State Minimization ................................ 59

6 Conclusion ......................................................... 63
Chapter 1

Introduction

Speed of design is essential in building large-scale, highly-complex systems. This issue becomes more apparent, since emerging VLSI technologies lead to systems of increasing size and complexity. Design automation accelerates the design process by providing tools that improve the quality of a quickly designed circuit. *Retiming*, which was introduced in [13, 14, 15] and treated in [17], is a well-known design automation technique which aims at speeding the design process, without sacrificing the quality of the implementation. Retiming optimizes clocked circuits by relocating registers so as to reduce combinational rippling. In this thesis we further investigate retiming and provide results of practical as well as theoretical interest. We present optimal algorithms for optimization of combinational circuitry. We give a novel characterization of the minimum clock-period of a circuit in terms of the maximum register-to-delay ratio cycle in the circuit, which leads to improved algorithms for minimum clock-period and approximately minimum clock-period retiming. We exhibit the group theoretical structure of retiming on circuits with unit-delay components. Finally, we give an efficient algorithm for a mixed-integer optimization problem, which arises in the linear programming framework of retiming.

In Chapter 2 we introduce the basic concepts of retiming. We define the notations and terminology and review the graph-theoretic model of digital circuits from [15, 17]. We give an algorithm that transforms a given combinational circuit into a functionally equivalent pipelined circuit with minimum latency and clock-period no greater than a given upper bound $c$. The algorithm runs in $O(E)$ steps, where $E$ is the number of interconnections in the circuit, and is optimal within a constant factor. The operation
of the algorithm is based on the notion of accumulated delay along a path in the circuit.

In Chapter 3 we give a novel and concise characterization of the minimum feasible clock-period of a circuit in terms of the maximum delay-to-register ratio cycle in the circuit graph. We prove that this ratio does not exceed the minimum feasible clock-period by more than an additive factor of $D$, where $D$ is the maximum delay of the processing elements in the circuit. This observation establishes a range of possible values for the minimum clock-period, that is independent of the size of the circuit. The range depends solely on the delays of the individual components used.

Based on the maximum ratio cycle characterization of the minimum clock-period we approach a variety of retiming problems. For combinational circuits we give an optimal $O(E)$ algorithm, that transforms a unit-delay combinational circuit into a pipelined circuit with minimum clock-period and latency no greater than a given upper bound $I$. We also give a more general $O(E \lg D)$ algorithm for the same problem on combinational circuits with arbitrary delays. We show how to obtain a minimum clock-period retiming of a unit-delay circuit in $O(\min\{V^{1/2}E \lg(VW), VE\})$ steps, where $V$ is the number of processing elements in the circuit and $W$ is the maximum number of registers on a wire in the circuit, by direct application of graph-theoretic algorithms for finding the minimum cycle mean in a graph [11, 20]. We demonstrate how to obtain a minimum clock-period retiming of a circuit with arbitrary delays in $O(VE \lg D)$ steps. The best previously known strongly polynomial algorithm for minimum clock-period retiming of synchronous circuitry, unit-delay or arbitrary-delay, required $O(VE \lg V)$ steps [17]. Finally, if the retimed circuit is allowed a clock-period which does not exceed the minimum possible by more than $D$ we show how to obtain it in $O(\min\{V^{1/2}E \lg(VW) \lg(VD), VE \lg(VD)\})$ steps. The running times of the algorithms in Chapters 2 and 3 are summarized in the table of Figure 1.1.

In Chapter 4 we investigate group-theoretic properties of retiming. We demonstrate the closed semiring structure of retiming on unit-delay circuits and we give a Bellman-Ford type algorithm, with redefined additive and multiplicative operations, for unit-delay circuitry retiming. Its running time is $O(VE)$ and matches the best previously known strongly polynomial algorithm for the same problem [17].

In Chapter 5 we investigate a mixed-integer optimization problem, which arises in the linear programming framework of retiming. We give a polynomial time algorithm
<table>
<thead>
<tr>
<th>Circuit Type</th>
<th>Transformation</th>
<th>Running Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Combinational</td>
<td>Min Latency Pipelining</td>
<td>$O(E)$</td>
</tr>
<tr>
<td>UD Combinational</td>
<td>Min Clock-Period</td>
<td>$O(E)$</td>
</tr>
<tr>
<td>Combinational</td>
<td>Min Clock-Period</td>
<td>$O(E \lg D)$</td>
</tr>
<tr>
<td>UD Sequential</td>
<td>Min Clock-Period</td>
<td>$O\left(\min\left{\frac{V^{1/2}E \lg(VW)}{VE}, \frac{V^{1/2}E \lg(VW) \lg(VD)}{VE \lg(VD)}\right}\right)$</td>
</tr>
<tr>
<td>Sequential</td>
<td>Min Clock-Period</td>
<td>$O(V^{1/2}E \lg(VW) \lg(VD))$</td>
</tr>
<tr>
<td>Sequential</td>
<td>Approx Min Clock-Period</td>
<td>$O(V^{1/2}E \lg(VW) \lg(VD))$</td>
</tr>
</tbody>
</table>

Figure 1.1: Summary of problems and running times of corresponding algorithms. For the sake of simplicity we denote a set $S$ and its cardinality $|S|$ by the same symbol. The initials UD denote unit-delay circuitry.

for a generic mixed-integer optimization problem, that we call restricted mixed-integer dual of an uncapacitated minimum-cost flow. The polynomial running time is achieved by introducing a set of additional, appropriately chosen constraints. The same idea was used for the solution of a similar mixed-integer problem in [22, 16], which did not involve, however, an objective to be optimized. The technique of introducing additional constraints, or cuts as they are known in the literature, in order to solve mixed-integer optimization problems, is known in general to require an exponential number of steps [21, 23, 3, 18]. Aharoni, Erdős and Linial [1] pose the question whether a clever choice of cuts can yield polynomial time algorithms. We show that this is possible for the problem we consider, by choosing the cuts in a way that reduces the original mixed-integer problem to a network flow problem.
Chapter 2

Minimum Latency Pipelining

In this chapter we review the basic concepts of retiming and describe an $O(E)$ algorithm for minimum latency pipelining of combinational circuitry. The running time of the algorithm is optimal within a constant factor. The chapter is organized as follows. Section 2.1 defines the terminology used in the rest of the paper and presents a mathematical framework of retiming. Section 2.2 gives a brief overview of the relation between the problem of satisfying a given set of difference constraints and the problem of finding single-source shortest-paths in a graph. This relation serves as a basis for proving the correctness of our algorithm for minimum latency pipelining of combinational circuitry. Both the algorithm and its correctness proof are given in Section 2.3.

2.1 Preliminaries

In this section we define the notations and terminology needed in the rest of the paper and present the graph-theoretic model of digital circuits assumed. We also describe the operation of retiming and present a mathematical framework for it. The entire framework presented in this section was introduced in [13, 14, 15] and was treated thoroughly in [17].

We view a circuit abstractly as a network of *functional elements* and globally clocked *registers*. The functional elements provide the computational power of the circuit and the registers act as storage elements. Each functional element has an associated *propagation delay*. The outputs of a functional element at any time are
2.1. PRELIMINARIES

defined as a specified function of its inputs, provided that all the inputs have been stable for a time at least equal to the element’s propagation delay.

We model a circuit as a finite, vertex-weighted, edge-weighted, directed multigraph $G = (V, E, d, w)$. The vertices of the graph model the functional elements of the circuit. Each vertex $v$ is weighted with its numerical propagation delay $d(v)$. The directed edges $E$ of the graph model interconnections between functional elements. Each edge $u \xrightarrow{e} v \in E$ connects an output of some functional element represented by vertex $u$ to an input of some functional element represented by vertex $v$. Each edge $e$ is labeled with a register count $w(e)$, which equals the number of registers along the connection. We impose the restriction that there be no directed cycles in $G$ of zero edge-weight, thereby ensuring that no race conditions can arise. We define the clock-period $\Phi(G)$ for any synchronous circuit $G$ as the maximum amount of propagation delay through which any signal must ripple between clock ticks.

We shall view a simple path $p = u \xrightarrow{e} v$ in $G$ as a sequence of vertices and edges, with no repetitions, that starts from a vertex $u$ and ends at a vertex $v$. For any path $p = v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} \cdots \xrightarrow{e_{k-1}} v_k$, we define the path weight as the sum of the weights of the edges of the path:

$$w(p) = \sum_{i=0}^{k-1} w(e_i).$$

We also define the path delay as the sum of the delays of the vertices of the path:

$$d(p) = \sum_{i=0}^{k} d(v_i).$$

In order that a graph $G = (V, E, d, w)$ have well-defined physical meaning as a circuit, we place the restriction that the propagation delays $d(v)$ and the register counts $w(e)$ are nonnegative integers for each vertex $v \in V$ and for each edge $e \in E$.

Retiming transformations alter the clock-period of a circuit by inserting and deleting registers, but without otherwise affecting the circuit’s structure. The new circuit is functionally equivalent, as seen by the external world, to the original. Such a proof can be found in [15], which also contains a technical definition of the term “equivalent”. A retiming of a circuit $G = (V, E, d, w)$ is an integer-valued vertex-labeling $r : V \rightarrow \mathbb{Z}$. The retiming specifies a transformation of the original circuit in which registers are added and removed so as to change the graph $G$ into a new graph $G_r = (V, E, d, w_r)$. 
The edge-weighting \( w_r \) is defined for an edge \( u \xrightarrow{\ell} v \) by the equation

\[
w_r(e) = w(e) + r(u) - r(v),
\]

and the label \( r(v) \) is referred to as the lead of vertex \( v \). A retiming \( r \) of a circuit is legal if the register counts \( w_r \) of the retimed circuit \( G_r \) are nonnegative, thus ensuring that no edge may have a negative register count.

In order to characterize the clock-period of a retimed circuit we define two quantities:

\[
W(u, v) = \min \{ w(p) : u \xrightarrow{p} v \},
\]

\[
D(u, v) = \max \{ d(p) : u \xrightarrow{p} v \text{ and } w(p) = W(u, v) \}.
\]

The quantity \( W(u, v) \) is the minimum number of registers on any path from vertex \( u \) to vertex \( v \). We call a path \( u \xrightarrow{p} v \) such that \( w(p) = W(u, v) \) a critical path from \( u \) to \( v \) and we denote it by \( u \xrightarrow{c} v \). The quantity \( D(u, v) \) is the maximum total propagation delay on any critical path from \( u \) to \( v \).

The following two statements about \( D \) are important:

F1 \( D(u, v) \) can take on \( O(V^2) \) values.

F2 Given a synchronous circuit \( G \) and a retiming \( r \) of \( G \), the clock-period \( \Phi(G_r) \) is equal to \( D(u, v) \) for some \( u, v \in V \).

Statements F1 and F2 are easily justified by the fact that there are \( O(V^2) \) pairs of vertices in the graph and that retiming does not change the propagation delay along a critical path between any two vertices in the graph.

We can compute \( W \) and \( D \) by solving an all-pairs shortest-paths problem in \( G \). Common ways of solving this problem are the Floyd-Warshall method [12, page 86], which runs in \( O(V^3) \) and Johnson's algorithm [10], which runs in \( O(VE + V^2 \log V) \) time using the Fibonacci heap data structure due to Fredman and Tarjan [6].

The following theorem, which is proven in [17], characterizes the conditions under which a retiming produces a circuit whose clock-period is no greater than a given constant.
2.2. DIFFERENCE CONSTRAINTS AND SHORTEST-PATHS

Theorem 2.1 Let $G = (V, E, d, w)$ be a synchronous circuit, let $c$ be an arbitrary positive real number, and let $r$ be a function from $V$ to the integers. Then $r$ is a legal retiming of $G$ such that $\Phi(G_r) \leq c$ if and only if

$$r(v) - r(u) \leq w(e)$$

(2.1)

for every edge $u \rightarrow v$ of $G$, and

$$r(v) - r(u) \leq W(u,v) - 1$$

(2.2)

for all vertices $u, v \in V$ such that $D(u,v) > c$.

This theorem provides the basic tool needed to solve the retiming problem for a given clock-period. Notice that the constraints on the unknowns $r(v)$ in the theorem are linear inequalities involving only differences of unknowns. Using the Bellman-Ford algorithm [12, page 74] we can test whether there exists a retimed circuit with clock-period less than some constant $c$ in $O(V^3)$ steps, since there can be $O(V^2)$ inequalities of the form (2.1). Leiserson and Saxe [17] give an asymptotically faster algorithm, which runs in $O(VE)$ steps.

2.2 Difference Constraints and Shortest-Paths

In this section we exhibit the relation between the problem of satisfying a given set of difference constraints and the problem of finding single-source shortest-paths in a graph generated by the given set of constraints. We also give without proof an important property of the single-source shortest-paths solution [12, 4]. The framework, that we develop in this section, will be used extensively in the rest of this thesis.

We consider the problem of solving the following system of difference constraints.

**Problem DC (Difference Constraints)** Let $S$ be a set of $m$ linear constraints of the form

$$x_j - x_i \leq a_{ij}$$

(S)

on the $n$ unknowns $x_1, x_2, \ldots, x_n$, where $a_{ij}$ are given real constants. Determine a set of feasible values for the unknowns $x_i$ or determine that no such set exists.
CHAPTER 2. MINIMUM LATENCY PIPELINING

The given system $S$ induces an edge-weighted graph $G = (V, E, w)$. The vertex set $V$ is defined as

$$V = \{ v : x_v \text{ is an unknown of } S \}.$$

The edge set $E$ is defined as

$$E = \{ u \rightarrow v : x_v - x_u \leq a_{uv} \text{ is a constraint of } S \}.$$

Finally, for every edge $u \rightarrow v \in E$ we have

$$w(e) = a_{uv}.$$

Now, we define the single-source shortest-paths problem on an edge-weighted graph $G = (V, E, w)$ from a source-vertex $s \in V$.

**Problem SSSP** (Single-Source Shortest-Paths) Let $G = (V, E, w)$ be an edge-weighted graph and let $s$ be a vertex in $V$. Determine a value $l(v)$ for each vertex $v \in V$ such that

$$l(v) = \min \{ w(p) : s \xrightarrow{p} v \}.$$  

We give without proof three important lemmata [12].

**Lemma 2.2** Problem DC is solvable if and only if Problem SSSP is solvable.  

**Lemma 2.3** Problem SSSP is solvable if and only if there exist no directed cycles $C$ in $G$ with weight $w(C) < 0$.  

**Lemma 2.4** Let $S$ be a system of difference constraints of the form

$$x_j - x_i \leq a_{ij}$$

on the $n$ unknowns $x_1, x_2, \ldots, x_n$, where $a_{ij}$ are given real constants. Let $G = (V, E, w)$ be the graph induced by $S$, and let $l(v)$ be the length of the shortest path in $G$ from the source $s \in V$ to vertex $v$. Then the assignment $x_v = l(v)$ for each vertex $v \in V$ satisfies the constraints in $S$ and maximizes $x_v - x_s$ for every vertex $v \in V$.  

These three lemmata will be used extensively in the correctness proofs of the algorithms that we present in the rest of the thesis.
2.3 The Algorithm

This section introduces the problem of minimum latency pipelining of combinational circuitry and presents an efficient algorithm for its solution. The algorithm terminates in $O(E)$ steps, and its performance is optimal within a constant factor. Its running time is a significant improvement over the $O(VE)$ running time of the previously known techniques for the general retiming problem.

In a combinational circuit all register counts are zero and thus the circuit graph is acyclic. We consider the circuit to have one input interface $v_I$ and one output interface $v_O$. By retiming a combinational circuit $G$, we can produce a pipelined circuit $G_r$ which achieves a shorter clock-period at the cost of introducing a latency of $r(v_I) - r(v_O)$ clock ticks for signals to propagate from the input interface $v_I$ to the output interface $v_O$.

The problem of minimum latency pipelining is defined as follows: Given a combinational circuit $G = (V, E, d, 0)$ with input interface $v_I$ and output interface $v_O$, and a positive integer $c$, find a legal retiming $r$ of $G$ such that $\Phi(G_r) \leq c$ and the latency $r(v_I) - r(v_O)$ of the retimed circuit is as small as possible. Stated in mathematical terms, we want to solve the following problem:

**Problem MLP (Minimum Latency Pipelining)** Given a combinational circuit $G = (V, E, d, 0)$ with input interface $v_I$ and output interface $v_O$, determine a value $r(v)$ for each vertex $v \in V$ that minimizes $r(v_I) - r(v_O)$ subject to

$$r(v) - r(u) \leq 0$$

for every edge $u \xrightarrow{\cdot} v \in E$, and

$$r(v) - r(u) \leq -1$$

for all vertices $u, v \in V$ such that $D(u, v) > c$.

According to Section 2.2, Problem MLP can be viewed as a single-source shortest-paths problem on the constraint graph $G_c = (V_c, E_c, w_c)$, which is defined in the following manner.

$$V_c = V,$$
18

CHAPTER 2. MINIMUM LATENCY PIPELINING

\[ E_c = \{ u \rightarrow v : r(v) - r(u) \text{ is constrained by (2.3) or (2.4)} \}, \]
\[ w_c(u \rightarrow v) = \begin{cases} 0 & \text{if } r(v) - r(u) \text{ is constrained by (2.3)}, \\ -1 & \text{if } r(v) - r(u) \text{ is constrained by (2.3)}. \end{cases} \]

A feasible assignment of values to the unknowns of Problem MLP can be obtained in \( O(VE) \) steps by using the general techniques described in Section 2.1.

We present Algorithm MLP, which yields a solution to Problem MLP in \( O(E) \) steps. The running time of the algorithm is optimal within a constant factor. For each vertex \( v \) in the graph, Algorithm MLP maintains its stage \( \lfloor r(v) \rfloor \) and its accumulated delay \( \delta(v) \). The stage of a vertex \( v \) is the number of registers along any path from the input interface \( v_i \) to the vertex \( c \). The accumulated delay of a vertex \( v \) is the longest delay of a signal coming into that vertex from a preceding register. The algorithm operates as follows:

**Algorithm MLP (Minimum Latency Pipelining)** Given a combinational circuit \( G \) and a desired clock-period \( c \), this algorithm determines a pipelined combinational circuit \( G_r \) with clock-period \( \Phi(G_r) \leq c \) and minimum latency.

1. For each vertex \( v \in V \), set \( r(v) = 0 \) and \( \delta(v) = d(v) \).
2. Visit the edges \( u \rightarrow v \) in topological sort order. For each edge \( u \rightarrow v \) do:
   2.1. If \( r(v) > r(u) \), then \( r(v) \leftarrow r(u) \).
   2.2. If \( \delta(u) + d(v) > c \) and \( r(v) \geq r(u) \), then \( r(v) \leftarrow r(u) - 1 \).
   2.3. If \( \delta(u) + d(v) > \delta(v) \) and \( r(u) = r(v) \), then \( \delta(v) \leftarrow \delta(u) + d(v) \).
3. For each edge \( u \rightarrow v \in E \), set \( w_r(e) = w(e) + r(u) - r(v) \).

The idea behind Algorithm MLP is to visit the vertices of the graph keeping track of the longest propagation delay up to the vertex currently visited. New registers are introduced according to a greedy criterion: whenever the longest propagation delay exceeds the desired clock-period \( c \), a pipeline stage is introduced. Visiting the edges in topological sort order ensures that whenever an edge is considered all the preceding edges in the graph have been taken into account. Step 2.1 of the algorithm ensures that no succeeding vertex belongs to a higher pipeline stage. Step 2.2 ensures
2.3. **THE ALGORITHM**

that whenever the longest propagation delay along a register-free path leading from a preceding vertex to the currently visited vertex exceeds the desired clock-period \( c \), a new pipeline stage is introduced. Finally, step 2.3 ensures that once all the incoming edges of a vertex \( v \) have been processed, the maximum propagation delay along a register-free path leading from a preceding vertex to vertex \( v \) is maintained.

Algorithm MLP terminates, since the number of edges is finite and it executes a finite number of operations per edge. In fact the algorithm runs quickly, as is shown by the following lemma.

**Lemma 2.5** Algorithm MLP terminates in \( O(E) \) steps on a circuit \( G = (V, E, d, 0) \).

**Proof:** Steps 1 and 3 require \( \Theta(E + V) \) steps. Sorting the edges of a directed acyclic graph in topological order requires \( O(E) \) time [4]. In step 2 each edge is visited exactly once and the number of operations is bounded by a constant. By the time the algorithm terminates, therefore, it has executed \( O(E) \) steps, assuming \( V \leq E - 1 \). \( \Box \)

In order to demonstrate the correctness of Algorithm MLP we proceed in two stages. First we show that Algorithm MLP yields a set of values for \( r(v) \) that satisfies (2.3) and (2.4). Then, we show that this set is a single-source shortest-paths solution in the constraint graph \( G_c \), thereby ensuring, according to Lemma 2.4, that \( r(v_o) - r(v_I) \) is maximized. It follows directly that the set of values \( r(v) \) is a legal retiming that minimizes the latency \( r(v_I) - r(v_o) \).

**Lemma 2.6** Algorithm MLP yields a solution that satisfies (2.3).

**Proof:** Steps 2.1 and 2.2 of the algorithm change \( r(v) \). Both steps ensure that \( r(v) \) is only decreasing for every edge \( u - v \) in \( E \). \( \Box \)

**Lemma 2.7** Algorithm MLP yields a solution that satisfies (2.4).

**Proof:** Assume for the sake of contradiction that for some pair of vertices \( (u_0, u_k) \), there exists a path \( p = u_0 \circ u_1 \circ \ldots \circ u_{k-1} \circ u_k \) in \( G \) with propagation delay \( d(p) > c \) such that \( r(u_k) - r(u_0) > -1 \) or, equivalently, \( r(u_0) \leq r(u_k) \). The inequality \( r(u_0) \leq r(u_k) \) and transitive application of inequality (2.3) imply that \( r(u_i) = r(u_j) \) for all vertices \( u_i, u_j \in p \). In this case step 2.3 of the algorithm ensures
that $\delta(u_{k-1}) + d(u_k) \geq d(p)$ which in turn implies that $\delta(u_{k-1}) + d(u_k) > c$. When visiting vertex $u_k$ the algorithm detects this condition in step 2.2 and enforces $r(u_k) > r(u_{k-1})$, which contradicts the fact that $r(u_i) = r(u_j)$ for all vertices $u_i, u_j \in p$. □

In order to show that the values $r(v)$ given by Algorithm MLP are a single-source shortest-paths solution in the constraint graph $G_c$, we must prove two basic lemmata first.

**Lemma 2.8** At any point of the algorithm, we have $d(v) \leq \delta(v) \leq c$.

*Proof:* The relation $d(v) \leq \delta(v)$ clearly holds at any point of the algorithm, since initially $d(v) = \delta(v)$ and $\delta(v)$ is never decreased.

Now, for the second part of the inequality, observe that $\delta(v)$ increases in step 2.3 only. For the sake of contradiction assume that for some edge $u \rightarrow v$ the relation $\delta(v) > c$ holds after the execution of step 2.3. It follows that the preconditions $\delta(v) = \delta(u) + d(v) > c$ and $r(u) = r(v)$ of step 2.3 must have been satisfied prior to its execution. But, from the immediately previous step 2.2 we have that $r(u) > r(v)$, since $\delta(u) + d(v) > c$, which contradicts the fact that $r(u) = r(v)$. □

**Lemma 2.9** For every vertex $v$ that has had all its incoming edges visited by the algorithm we have $\Delta(v) \leq c|r(v)| + \delta(v)$, where $\Delta(v)$ denotes the maximum possible delay from $v_I$ to $v$ along any path in $G$.

*Proof:* The proof is by induction on the vertices that have had all their incoming edges visited by the algorithm. Initially, vertex $v_I$ has had all its incoming edges trivially visited by the algorithm, since the indegree of $v_I$ is zero, and $r(v_I) = 0$. Since the longest path from $v_I$ to itself is the trivial path with no edges, we infer that $\Delta(v_I) = d(v_I)$. Also, we have that $\delta(v_I) = d(v_I)$. Therefore $\Delta(v_I) \leq c|r(v_I)| + \delta(v_I)$ holds.

Now, consider the inductive step. Since the edges are visited in topological sort order, whenever all the incoming edges of a vertex $v$ have been visited all the incoming edges of the vertices $u_i$ with edges $u_i \rightarrow v$ have been visited as well. Assume for the sake of contradiction that $\Delta(v) > c|r(v)| + \delta(v)$ holds after having visited all the incoming edges $u_i \rightarrow v$ of vertex $v$. Then, we have:

$$d(v) + \max\{\Delta(u_i) : u_i \rightarrow v \in E\} > c|r(v)| + \delta(v). \quad (2.5)$$
2.3. THE ALGORITHM

which implies

\[ d(v) + \max\{c|r(u_i)| + \delta(u_i) : u_i \rightarrow v \in E\} > c|r(v)| + \delta(v), \quad (2.6) \]

since \( \Delta(u_i) \leq c|r(u_i)| + \delta(u_i) \) by the inductive assumption. Let the maximum in the left hand side of (2.5) occur for \( i = i' \). Now, consider the three possible orderings of \( r(u_{i'}) \) and \( r(v) \):

Case 1: \( r(u_{i'}) < r(v) \). This case is impossible, because steps 2.1 and 2.2 of the algorithm ensure that \( r(v) \) can only decrease.

Case 2: \( r(u_{i'}) = r(v) \). In this case we have from (2.6):

\[
c|r(v)| + \delta(v) < d(v) + \max\{c|r(u_i)| + \delta(u_i) : u_i \rightarrow v \in E\}
\]

\[ = d(v) + c|r(u_{i'})| + \delta(u_{i'}) \]

\[ = d(v) + c|r(v)| + \delta(u_{i'}) \]

\[ \leq d(v) + c|r(v)| + \max\{\delta(u_i) : u_i \rightarrow v \in E\} \]

which implies that

\[ \delta(v) < d(v) + \max\{\delta(u_i) : u_i \rightarrow v \in E\}. \]

But from step 2.3 we have \( d(v) + \max\{\delta(u_i) : u_i \rightarrow v \in E\} = \delta(v) \), which is a contradiction.

Case 3: \( r(u_{i'}) > r(v) \). In this case we have \( |r(v)| \geq |r(u_{i'})| + 1 \), which implies

\[
c|r(v)| \geq c|r(u_{i'})| + c \\
\geq c|r(u_{i'})| + \delta(u_{i'}) \\
= \max\{c|r(u_i)| + \delta(u_i) : u_i \rightarrow v \in E\}. \]

Since \( \delta(v) \geq d(v) \) from Lemma 2.8, the last inequality implies

\[
c|r(v)| + \delta(v) \geq d(v) + \max\{c|r(u_i)| + \delta(u_i) : u_i \rightarrow v \in E\}, \]

which contradicts inequality (2.6).

Now, using Lemma 2.9 we can prove that the values \( r(v) \) given by Algorithm MLP are the lengths of the shortest-paths in the constraint graph \( G_c \) from the input interface \( v_i \). 

Lemma 2.10 Let \( l(v) \) be the length of the shortest path in \( G_c \) from \( v_I \) to \( v \). Then Algorithm MLP sets \( r(v) = l(v) \).

Proof: Assume for the sake of contradiction that the length \( l(v) \) of the actual shortest path \( p \) in \( G_c \) satisfies \( l(v) < r(v) \leq 0 \). This inequality implies that \( p \) traverses at least one \(-1\) edge more than the shortest path indicated by Algorithm MLP. Consequently, there exists a path \( p \) from \( v_I \) to \( v \) in \( G \) with propagation delay \( d(p) \) such that \( d(p) \geq c|l(v)| + 1 \), since \( d(v) \geq 1 \) for every vertex \( v \in V \). From Lemma 2.9, however, the maximum possible delay \( \Delta(v) \) from \( v_I \) to \( v \) along any path in \( G \) satisfies

\[
\Delta(v) \leq c|l(v)| + \delta(v) \\
\leq c|l(v)| + c \\
\leq c(|l(v)| - 1) + c \\
= c|l(v)| \\
< c|l(v)| + 1.
\]

implying \( \Delta(v) < d(p) \), which is a contradiction. 

Combining lemmata 2.1, 2.6, 2.7 and 2.10, we obtain the following theorem.

Theorem 2.11 Algorithm MLP correctly solves Problem MLP.

This theorem completes the correctness proof of Algorithm MLP.

In summary, in this chapter we presented and proved the correctness of a greedy strategy for pipelining combinational circuitry. The clock-period of the pipelined circuit is guaranteed not to exceed a specified upper bound \( c \) and its latency is guaranteed to be minimal under the given clock-period constraint. The running time of the algorithm is directly proportional to the number of interconnections in the circuit and is optimal within a constant factor. The given procedure is used extensively as a subroutine of the algorithms in the following section.
Chapter 3

Minimum Clock-Period Characterization

In this chapter we give a concise characterization of the minimum feasible clock-period of a circuit in terms of the maximum delay-to-register ratio of the directed cycles in the circuit graph. This characterization leads to improved algorithms for various retiming problems.

The chapter is structured as follows. Section 3.1 introduces basic definitions that are used throughout the chapter. Section 3.2 gives an exact characterization of the minimum feasible clock-period for unit-delay circuits and Section 3.3 gives a range of $D$ values for the minimum feasible clock-period of general circuits, where $D$ is the maximum propagation delay of the circuit components. The previous ranges known for both cases had $\Theta(V^2)$ values.

The algorithmic implications of the minimum feasible clock-period characterizations are given in the three subsections of Section 3.4. Section 3.4.1 gives an $O(E)$ algorithm for minimum clock-period pipelining of unit-delay combinational circuitry. The running time of this algorithm is optimal within a constant. An $O(E \lg D)$ algorithm for minimum clock-period pipelining of general combinational circuitry is also presented in this section. Section 3.4.2 presents an $O(\min\{V^{1/2}E \lg(VD), VE\})$ algorithm for minimum clock-period retiming of unit-delay circuitry, and an $O(VE \lg D)$ algorithm for minimum clock-period retiming of general circuitry. Finally, Section 3.4.3 gives an $O(\min\{V^{1/2}E \lg(VW) \lg(VD), VE \lg(VD)\})$ algorithm for determining a retiming of a general circuit such that the clock-period is approximately minimized.
3.1 Preliminaries

In this section we give some basic definitions that we will use throughout the rest of the chapter.

Let $G = (V, E, d, w)$ be a circuit graph. We denote by $D$ the maximum propagation delay of the circuit components:

$$D = \max\{d(v) : v \in V\}.$$ 

We define the delay-to-register ratio $R(C)$ of a cycle $C = v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} \ldots \xrightarrow{e_{k-2}} v_{k-1} \xrightarrow{e_{k-1}} v_0$ in the circuit $G$ as follows:

$$R(C) = \frac{\sum_{v \in C} d(v)}{\sum_{e \in C} w(e)}.$$

We denote by $C^*(G)$ the directed cycle in $G$ with maximum delay-to-register ratio. By definition $R(C^*(G)) \geq R(C)$ for every cycle $C \in G$.

A clock-period $c$ is called feasible for the circuit $G$ if and only if there exists a retiming $r$ of $G$ such that $\Phi(G_r) \leq c$. Finally, we denote by $\Phi_{\text{min}}(G)$ the clock-period of the retimed circuit $G_r$ with the smallest possible clock-period:

$$\Phi_{\text{min}}(G) = \min\{\Phi(G_r) : r \text{ is a retiming of } G\}.$$

3.2 Minimum Period for Unit-Delay Circuits

In this section we relate the minimum clock-period $\Phi_{\text{min}}(G)$, that we can obtain by retiming a given unit-delay circuit $G = (V, E, 1, w)$, with the maximum delay-to-register ratio $R(C^*(G))$ of the cycles $C$ in the circuit graph $G$. Specifically, we show that $\Phi_{\text{min}}(G) = \lceil R(C^*(G)) \rceil$.

The result presented in this section relies on a retiming theorem in [17], which gives a characterization of when a unit-delay circuit has a clock-period less than or equal to $c$. The theorem is phrased in terms of the graph $G - 1/c$, which is defined as $G - 1/c = (V, E, d, w')$ where $w'(e) = w(e) - 1/c$ for every edge $e \in E$. Thus, $G - 1/c$ is the graph obtained from $G$ by subtracting $1/c$ from the weight of each edge in $G$. 
3.3. MINIMUM PERIOD FOR GENERAL CIRCUITS

Theorem 3.1 Let \( G = (V, E, 1, w) \) be a unit-delay synchronous circuit, and let \( c \) be any positive integer. Then there is a retiming \( r \) of \( G \) such that \( \Phi(G_r) \leq c \) if and only if \( G - 1/c \) contains no cycles having negative edge-weight.

We can use Theorem 3.1 to characterize the minimum clock period \( \Phi_{\text{min}}(G) \) in terms of the maximum delay-to-register ratio \( R(C^*(G)) \).

Theorem 3.2 Let \( G = (V, E, 1, w) \) be a unit-delay synchronous circuit with maximum delay-to-register ratio \( R(C^*(G)) \). Let \( \Phi_{\text{min}}(G) \) denote the minimum clock-period that can be obtained by retiming \( G \). Then

\[
\Phi_{\text{min}}(G) = \lfloor R(C^*(G)) \rfloor.
\]

Proof: According to Theorem 3.1, a clock-period \( c \) is feasible if and only if \( G - 1/c \) has no negative-weight cycles. Thus, for every cycle \( C = v_0 \to v_1 \to \cdots \to v_k \to v_0 \) in \( G \) and any feasible clock-period \( c \) we have:

\[
\sum_{i=0}^{k-1} (w(e_i) - 1/c) \geq 0.
\]

Equivalently:

\[
c \geq k \sum_{i=0}^{k-1} w(e_i).
\]

The right hand side of the last inequality equals \( R(C) \), by definition, and since this inequality holds for every cycle \( C \in G \) it must also hold for \( C^*(G) \). Thus \( c \geq R(C^*(G)) \).

Now, the integrality of \( c \) implies that \( c \geq \lfloor R(C^*(G)) \rfloor \), and since \( c \geq \Phi_{\text{min}}(G) \geq \lfloor R(C^*(G)) \rfloor \) for every feasible period \( c \), we have that \( \Phi_{\text{min}}(G) = \lfloor R(C^*(G)) \rfloor \). \( \square \)

3.3 Minimum Period for General Circuits

In this section we relate the minimum clock-period \( \Phi_{\text{min}}(G) \), that we can obtain by retiming a given general circuit \( G = (V, E, d, w) \), with the delay-to-register ratios of the cycles in the circuit graph \( G \) and the propagation delays of the circuit components. Specifically, we show that

\[
\lfloor R(C^*(G)) \rfloor \leq \Phi_{\text{min}}(G) \leq \lfloor R(C^*(G)) \rfloor + D,
\]
where $D$ denotes the maximum propagation delay of the elements in the circuit, and $C^*(G)$ denotes the cycle in $G$ with maximum delay-to-register ratio $R(C^*(G))$. Observe that both the lower and the upper bound are independent of the size of the circuit.

There is no counterpart of Theorem 3.1 known for general circuits. This is the reason why we cannot obtain an exact characterization of $\Phi_{\min}(G)$ for general circuits in a manner similar to that of the previous section for unit-delay circuits. However, we are still able to give tight bounds for $\Phi_{\min}(G)$, which are independent of the size of the circuit.

The next theorem gives a necessary condition for a circuit to have a clock-period less than or equal to $c$, and will be used to derive a lower bound for $\Phi_{\min}(G)$. The theorem is phrased in terms of the graph $G - d/c$, which is defined as $G - d/c = (V, E, d, w')$, where $w'(e) = w(e) - d(v)/c$ for every edge $u \xrightarrow{e} v \in E$.

**Theorem 3.3** Let $G = (V, E, d, w)$ be a synchronous circuit, and let $c$ be any positive integer. If there is a retiming $r$ of $G$ such that $\Phi(G, r) > c$, then $G - d/c$ contains no cycles having negative edge-weight.

**Proof:** Assume there exists a retiming $r$ of $G$ such that $\Phi(G, r) > c$. Consider any cycle $C \in G_r$. For every register-free path $p = v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} \ldots v_k \xrightarrow{e_{k-1}} v_k$ in the cycle we have $\sum_{i=0}^{k} d(v_i) \leq c$. Let $w_r(C) = \sum_{e_i \in C} w_r(e_i)$ be the number of registers in $C$. Then, by adding the contributions from the $w_r(C)$ register-free paths in $C$, we get

$$\sum_{e_i \in C} d(v_i) \leq c \sum_{e_i \in C} w_r(e_i)$$

or, equivalently,

$$\sum_{e_i \in C} w_r(e_i) - \sum_{v_i \in C} d(v_i)/c \geq 0.$$

Now, recall that $w_r(e) = w(e) + r(u) - r(v)$ for every edge $u \xrightarrow{e} v \in C$. Consequently, the sum over the edges in $C$ telescopes, yielding

$$\sum_{e_i \in C} w(e_i) - \sum_{v_i \in C} d(v_i)/c \geq 0.$$

Since this statement is true for every cycle $C \in G$, we conclude that $G - d/c$ contains no cycles with negative edge-weight. \qed
3.3. MINIMUM PERIOD FOR GENERAL CIRCUITS

As a direct consequence of Theorem 3.3, we have the following lower bound on the minimum feasible clock-period of a general circuit:

**Corollary 3.4** Let \( G = (V, E, d, w) \) be a synchronous circuit with maximum delay-to-register ratio \( R(C^*(G)) \), and let \( \Phi_{\text{min}}(G) \) be the minimum clock-period we can obtain by retiming \( G \). Then

\[
[R(C^*(G))] \leq \Phi_{\text{min}}(G).
\]

**Proof:** For any feasible clock-period \( c \), Theorem 3.3 implies

\[
\sum_{v \in V, e \in C} (w(e) - d(v)/c) \geq 0
\]

for every cycle \( C \in G \). Equivalently, \( c \geq R(C) \) for every cycle \( C \in G \), which yields \( c \geq R(C^*(G)) \) for \( C = C^*(G) \). Since this lower bound holds for every feasible clock-period, we have \( R(C^*(G)) \leq \Phi_{\text{min}}(G) \). Given that the propagation delays of the circuit components are integers we infer that \( \Phi_{\text{min}}(G) \) must be an integer as well. Therefore \( [R(C^*(G))] \leq \Phi_{\text{min}}(G) \).

Observe that the converse of Theorem 3.3 is not true. Specifically, given a circuit \( G = (V, E, d, w) \), if \( G - d/c \) has no negative weight cycles it does not follow that there exists a retiming \( r \) of the circuit such that \( \Phi(G_r) \leq c \). The validity of this statement can be demonstrated most easily with the help of an example. Consider the circuit of Figure 3.1, which is configured as a ring with three registers and four computational elements. It is impossible to get a retiming with clock-period \( c = 3 \), even though \( R(C^*(G)) = 3 \), since there is only one register available to be placed among the three elements of delay 2.

Even though the converse of Theorem 3.3 is not true, we can still find an upper bound for \( \Phi_{\text{min}}(G) \) in terms of the maximum delay-to-register ratio \( R(C^*(G)) \) in the circuit and the maximum propagation delay \( D \) of the circuit components.

**Lemma 3.5** Let \( G = (V, E, d, w) \) be a synchronous circuit with maximum delay-to-register ratio \( R(C^*(G)) \), and let \( \Phi_{\text{min}}(G) \) be the minimum clock-period we can obtain by retiming \( G \). Then

\[
\Phi_{\text{min}}(G) \leq [R(C^*(G))] + D.
\]
Figure 3.1: A synchronous circuit $G$ with three registers and four computational elements. The propagation delay of each element is indicated in the vertex which represents it. The circuit cannot be retimed to have period $c = 3$, even though $G \cdot d/c$ has no negative weight cycles.

**Proof:** We will prove that $\Phi_{\text{min}}(G) \geq [R(C^*(G))] + D$ by showing that $G$ can be retimed to have clock-period $c = [R(C^*(G))] + D$.

According to the mathematical programming formulation of retiming, which was given in Theorem 2.1, the circuit $G$ can be retimed to achieve period $c$ if we can find a set of values $r(v)$ such that

$$r(v) - r(u) \leq w(u - v)$$  \hspace{1cm} (3.1)

for every edge $u \rightarrow v \in E$, and

$$r(v) - r(u) \leq W(u, v) - 1$$  \hspace{1cm} (3.2)

for all vertices $u, v$ such that $D(u, v) > c$. Let

$$E_W = \{u \rightarrow v : u, v \in V, r(v) - r(u) \text{ is constrained by (3.2)}\}.$$

The constraint sets (3.1) and (3.2) induce the constraint graph $G_c = (V, E \cup E_W, w_c)$, where

$$w_c(u \rightarrow v) = \begin{cases} w(u \rightarrow v) & u \rightarrow v \in E, \\
W(u, v) - 1 & u \rightarrow v \in E_W. \end{cases}$$

According to Lemma 2.2 and Lemma 2.3, the circuit $G$ can be retimed to achieve clock-period $\Phi(G_r) \leq c$ exactly when $G_c$ has no negative weight cycles. Let us assume for the sake of contradiction that $G_c$ *does* have a negative weight cycle $C^* \in G_c$, which consists of two sets of edges $E'_1$ and $E'_2$, with $E'_1 \subseteq E$, $E'_2 \subseteq E_W$, $|E'_1| = n_1$ and $|E'_2| = n_2$. Since the edge-weights are integral we have

$$\sum_{e \in E'_1} w_c(e) + \sum_{e \in E'_2} w_c(e) \leq -1. \ \hspace{1cm} (3.3)$$
3.3. MINIMUM PERIOD FOR GENERAL CIRCUITS

Let

\[ E'' = \{ v_1 - v_2 : v_1 - v_2 \in E', v_1 - v_2 \in u \xrightarrow{v} v, u - v \in E'' \}, \]

where \( u \xrightarrow{v} v \) denotes the critical path in \( G \) from \( u \) to \( v \). Then, according to inequality (3.3), we have:

\[
\sum_{e \in E_1'} w(e) + \sum_{e \in E''_2} w(e) = \sum_{e \in E_1'} w(e) + \sum_{e \in E''_2} w(e) - n_2 + n_2
\]
\[
= \sum_{e \in E_1'} w(e) + \sum_{e \in E''_2} w_c(e) + n_2
\]
\[
= \sum_{e \in E_1'} w_c(e) + \sum_{e \in E''_2} w_c(e) + n_2
\]
\[
\leq n_2 - 1.
\]

Now, for the delay-to-register ratio of the cycle which consists of the edges \( E_1' \cup E''_2 \) in \( G \) we have:

\[
\frac{\sum_{u \xrightarrow{v} \in E_1'} d(u) + \sum_{u \xrightarrow{v} \in E''_2} d(u)}{\sum_{u \xrightarrow{v} \in E_1'} w(e) + \sum_{u \xrightarrow{v} \in E''_2} w(e)} \geq \frac{\sum_{u \xrightarrow{v} \in E_1'} d(u) + \sum_{u \xrightarrow{v} \in E''_2} d(u)}{n_2 - 1}
\]
\[
\geq \frac{\sum_{u \xrightarrow{v} \in E''_2} d(u)}{n_2 - 1}
\]
\[
> \frac{n_2(c - D)}{n_2 - 1}
\]
\[
= \frac{n_2}{n_2 - 1} \lfloor R(C^*(G)) \rfloor
\]
\[
\geq \frac{n_2}{n_2 - 1} R(C^*(G)).
\]

Since \( n_2/(n_2 - 1) > 1 \), we conclude that there exists a cycle in \( G \) with delay-to-register ratio greater than the maximum delay-to-register ratio \( R(C^*(G)) \), which is a contradiction. Therefore, \( G_c \) has no negative weight cycles and \( c = \lfloor R(C^*(G)) \rfloor + D \) is a feasible clock-period. Consequently \( \Phi_{\min}(G) \leq \lfloor R(C^*(G)) \rfloor + D. \)

Corollary 3.4 and Lemma 3.5 imply the following.

**Theorem 3.6** Let \( G = (V, E, d, w) \) be a synchronous circuit with maximum delay-to-register ratio \( R(C^*(G)) \), and let \( \Phi_{\min}(G) \) be the minimum clock-period we can obtain by retiming \( G \). Then

\[
\lfloor R(C^*(G)) \rfloor \leq \Phi_{\min}(G) \leq \lfloor R(C^*(G)) \rfloor + D.
\]
### 3.4 Algorithmic Implications

In this section we study the algorithmic implications of the minimum clock-period characterization for a variety of retiming problems. We use the ideas of the previous sections to develop fast algorithms for minimum clock-period pipelining of combinational circuitry. We show how to obtain improved running times for clock-period minimization of sequential circuits, using known graph-theoretic algorithms. Finally, we give a faster algorithm for approximate clock-period minimization of general sequential circuits. The problems listed in this section along with the running times of the corresponding algorithms are illustrated in Figure 3.2.

#### 3.4.1 Minimum clock-period pipelining

We use the ideas of the previous sections to develop fast algorithms for minimum clock-period pipelining of combinational circuitry. Specifically, we give an $O(E)$ optimal algorithm for minimum clock-period pipelining of unit-delay combinational circuitry and an $O(E \lg D)$ algorithm for minimum clock-period pipelining of general combinational circuitry.

Let us consider unit-delay circuitry first. The problem of minimum clock-period pipelining is defined as follows: *Given a unit-delay combinational circuit $G = (V, E, 1, 0)$ and a positive integer $l$, determine a retiming $r$ such that $G_r$ is a pipelined combinational circuit with latency no greater than $l$ and with minimum clock-period.* The following lemma characterizes the minimum feasible clock-period in terms of the longest propagation delay $\Delta$ of a path in the circuit and the latency $l$.

---

### Table: Summary of problems and running times of corresponding algorithms

<table>
<thead>
<tr>
<th>Circuit Type</th>
<th>Transformation</th>
<th>Running Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>UD Combinational</td>
<td>Min Clock-Period</td>
<td>$O(E)$</td>
</tr>
<tr>
<td>Combinational</td>
<td>Min Clock-Period</td>
<td>$O(E \lg D)$</td>
</tr>
<tr>
<td>UD Sequential</td>
<td>Min Clock-Period</td>
<td>$O \left( \min \left{ \frac{V^{1/2}E \lg(VW)}{V}, \frac{VE}{V} \right} \right)$</td>
</tr>
<tr>
<td>Sequential</td>
<td>Min Clock-Period</td>
<td>$O(VE \lg D)$</td>
</tr>
<tr>
<td>Sequential</td>
<td>Approx Min Clock-Period</td>
<td>$O \left( \min \left{ \frac{V^{1/2}E \lg(VW) \lg(VD)}{VE}, \frac{VE}{V} \right} \right)$</td>
</tr>
</tbody>
</table>

Figure 3.2: Summary of problems and running times of corresponding algorithms. The initials UD denote unit-delay circuitry.
Lemma 3.7 Let $G = (V, E, 1, 0)$ be a unit-delay combinational circuit with input interface $v_I$ and output interface $v_O$. Let $\Delta$ be the number of vertices in the longest path $p_\Delta = v_I \sim v_O$ in $G$, and let $l$ be a positive integer. Then the minimum clock-period $\Phi_{\text{min}}(G)$ for any pipelined version of $G$ with latency $l$ is

$$\Phi_{\text{min}}(G) = \left\lceil \frac{\Delta}{l+1} \right\rceil.$$ 

Proof: Any retiming $r$ of the circuit that gives a pipelined version of the circuit with latency $l$ satisfies constraints (2.1) and (2.2) as well as a latency constraint. Specifically, it satisfies

$$r(v) - r(u) \leq 0$$

for every edge $u \xrightarrow{\ell} v$ in $E$,

$$r(v) - r(u) \leq -1$$

for all vertices $u, v \in V$ such that $D(u, v) > c$, and

$$r(v_I) - r(v_O) \leq l.$$ 

This set of inequalities induces the constraint graph $G_c = (V_c, E_c, w_c)$ and according to Lemma 2.2 and Lemma 2.3 it is feasible if and only if there exists no negative-weight cycle in $G_c$. We shall use this statement to show that $\Phi_{\text{min}}(G) = \lceil \Delta/(l+1) \rceil$.

First we show that $\lceil \Delta/(l+1) \rceil$ is a lower bound for $\Phi_{\text{min}}(G)$. Let $r$ be a feasible retiming of the circuit with latency $l$ and clock-period $c$. Every path in $G_c$ from $v_I$ to $v_O$ has $l+1$ register-free parts. Consider the longest such path $p_\Delta$ with delay $\Delta$. Adding up all the contributions yields $\Delta \leq c(l+1)$, which implies $c \geq \Delta/(l+1)$. Therefore, $\Phi_{\text{min}}(G) \geq \Delta/(l+1)$, or $\Phi_{\text{min}}(G) \geq \lceil \Delta/(l+1) \rceil$, since $\Phi_{\text{min}}(G)$ must be an integer.

Now, we prove that $\lceil \Delta/(l+1) \rceil$, the lower bound of $\Phi_{\text{min}}(G)$, is a feasible clock-period, thus establishing the desired equality. In order to prove feasibility of the lower bound it suffices to show that $G_c$ has no negative-weight cycles for $c = \lceil \Delta/(l+1) \rceil$. Equivalently, since the maximum number of $-1$ edges in any path is

$$\left\lfloor \frac{\Delta - 1}{\lceil \Delta/(l+1) \rceil} \right\rfloor,$$

it suffices to show that

$$l = \left\lceil \frac{\Delta - 1}{\lceil \Delta/(l+1) \rceil} \right\rceil \geq 0.$$
We have
\[
\left\lfloor \frac{\Delta - 1}{\Delta/(l+1)} \right\rfloor \leq \left\lfloor \frac{\Delta - 1}{\Delta/(l+1)} \right\rfloor = \frac{(l+1)(\Delta - 1)/\Delta}{l+1} = \frac{(l+1)(1 - 1/\Delta)}{l+1} = l,
\]
\[
\text{since } (l+1)/\Delta \leq 1. \text{ Therefore, } G_c \text{ has no negative-weight cycles, which implies that}
\]
\[
\left\lfloor \Delta/(l+1) \right\rfloor \text{ is a feasible clock-period in addition to being a lower bound for } \Phi_{\text{min}}(G).\]
\]
Therefore \( \Phi_{\text{min}}(G) = \left\lfloor \Delta/(l+1) \right\rfloor. \)
\]

Now, we give the following algorithm for the problem of minimum clock-period pipelining. The correctness of the algorithm follows from Theorem 2.11 and Lemma 3.7.

Algorithm UDMPP (Unit-Delay Minimum Period Pipelining) Given a unit-delay combinational circuit \( G = (V, E, 0, 0) \) with input interface \( v_I \) and output interface \( v_O \), and a positive integer \( l \), determine a retiming \( r \) such that \( G_r \) is a pipelined combinational circuit with latency \( l \) and minimum clock-period.

1. Determine the number of vertices \( \Delta \) in the longest path \( p_\Delta \) in \( G \) from \( v_I \) to \( v_O \).
2. Run Algorithm MLP on \( G \) with clock-period \( \left\lfloor \Delta/(l+1) \right\rfloor. \)

The algorithm terminates in \( O(E) \) steps, since step 1 is a depth-first-search in the graph and Algorithm MLP runs in \( O(E) \) steps.

Now, we consider the case of general combinational circuitry. The problem of minimum clock-period pipelining is defined in an analogous way: Given a unit-delay combinational circuit \( G = (V, E, 0, 0) \) and a positive integer \( l \), determine a retiming \( r \) such that \( G_r \) is a pipelined combinational circuit with latency no greater than \( l \) and minimum clock-period. The following lemma characterizes the minimum feasible clock-period in terms of the delay \( \Delta \) of the longest path in the circuit, the latency \( l \), and the longest component delay \( D \).

**Lemma 3.8** Let \( G = (V, E, 0, 0) \) be a combinational circuit with input interface \( v_I \) and output interface \( v_O \). Let \( \Delta \) be the delay of the path \( p_\Delta = v_I \leadsto v_O \) in \( G \) with
the longest propagation delay, and let \( l \) be a positive integer. Then the minimum clock-period \( \Phi_{\text{min}}(G) \) for any pipelined version of \( G \) with latency \( l \) satisfies:

\[
\left\lfloor \frac{\Delta}{l + 1} \right\rfloor \leq \Phi_{\text{min}}(G) \leq \left\lfloor \frac{\Delta}{l + 1} \right\rfloor + D,
\]

where \( D \) is the longest component delay in the circuit.

**Proof:** Any retiming \( r \) of the circuit that gives a pipelined version of the circuit with latency \( l \) satisfies constraints (2.3) and (2.4) as well as a latency constraint. Specifically, it satisfies

\[
r(v) - r(u) \leq 0
\]

for every edge \( u \xrightarrow{c} v \) in \( E \),

\[
r(v) - r(u) \leq -1
\]

for all vertices \( u, v \in V \) such that \( D(u, v) > c \),

\[
r(v_f) - r(v_o) \leq l.
\]

First, we derive the lower bound of the inequality. Consider the constraint graph \( G_c \) induced by the above constraints. Let \( r \) be a feasible retiming of the circuit with latency \( l \) and clock-period \( c \). Every path in \( G_r \) from \( v_f \) to \( v_o \) has \( l + 1 \) register-free parts. Adding up all the delays of the register-free parts along the longest such path \( p_\Delta \) yields \( \Delta \leq c(l + 1) \), which implies \( c \geq \Delta/(l + 1) \). Therefore, \( \Phi_{\text{min}}(G) \geq \Delta/(l + 1) \), or \( \Phi_{\text{min}}(G) \geq \left\lfloor \Delta/(l + 1) \right\rfloor \), since \( \Phi_{\text{min}}(G) \) must be an integer as a consequence of the fact that \( d(v) \in \mathbb{Z} \) for every vertex \( v \in V \).

Now, we establish the upper bound of the inequality by proving that \( \left\lfloor \Delta/(l + 1) \right\rfloor + D \) is a feasible clock-period. In order to achieve this it suffices to show that \( G_c \) has no negative-weight cycles for \( c = \left\lfloor \Delta/(l + 1) \right\rfloor \). The maximum number of \(-1\) edges in any path is

\[
\left\lfloor \frac{\Delta - 1}{\left\lfloor \Delta/(l + 1) \right\rfloor + D} \right\rfloor = \left\lfloor \frac{\Delta - 1}{\left\lfloor \Delta/(l + 1) \right\rfloor} \right\rfloor.
\]

But we have already shown in Lemma 3.7 that

\[
l \geq \left\lfloor \frac{\Delta - 1}{\left\lfloor \Delta/(l + 1) \right\rfloor} \right\rfloor.
\]

Hence \( G_c \) has no negative-weight cycles. \( \square \)
We give an $O(E \lg D)$ algorithm for minimum period pipelining of combinational circuitry. Its correctness follows from Theorem 2.11 and Lemma 3.8.

**Algorithm MPP (Minimum Period Pipelining)** Given a combinational circuit $G = (V, E, d, 0)$ with input interface $v_i$ and output interface $v_o$, and a positive integer $l$, determine a retiming $r$ such that $G_r$ is a pipelined combinational circuit with latency $l$ and minimum clock-period.

1. Determine the delay $\Delta$ of the longest path $p_\Delta$ in $G$ from $v_i$ to $v_o$.
2. Binary search among the $D$ possible values of $\Phi_{\text{min}}(G)$ applying Algorithm MLP on $G$.

Step 1 is a depth-first search in $G$ and Step 2 performs $O(\lg D)$ applications of Algorithm MLP. Therefore, Algorithm MPP terminates in $O(E \lg D)$ steps.

### 3.4.2 Minimum clock-period retiming

In this section we study the implications of the minimum period characterization for retiming of sequential circuitry. Specifically, we consider the problem: Given a sequential circuit $G = (V, E, d, w)$, determine a retiming $r$ such that $\Phi(G_r)$ is minimum.

We consider unit-delay circuitry first. In order to compute the minimum feasible period of the circuit we can use Karp's $O(VE)$ algorithm for finding minimum mean cycles in a graph [11]. Then, using Bellman-Ford's shortest-paths algorithm on $G - 1/c$ we can find a retiming $r$ such that $\Phi(G_r)$ is minimum, according to Theorem 3.1. The overall running time is $O(VE)$, which is an improvement over the best previously known strongly polynomial algorithm by a $\lg V$ factor, since it eliminates the need for binary search. Using scaling we obtain an $O(V^{1/2}E \lg(VW))$ algorithm for the same problem, where $W$ is the maximum register count among the edges. This algorithm utilizes Orlin-Ahuja's $O(V^{1/2}E \lg(VW))$ algorithm for minimum mean cycles [20], followed by Gabow-Tarjan's $O(V^{1/2}E \lg(VW))$ scaling algorithm for shortest-paths [8].

For general circuits we obtain an $O(VE \lg D)$ running time by binary searching with the general retiming algorithm described in [17] the range of the $D$ possible values for the clock-period of the circuit. An interesting open question is whether we can obtain a better running time by using scaling.
3.4. ALGORITHMIC IMPLICATIONS

3.4.3 Approximately minimum clock-period retiming

In this section we give an algorithm for determining a retiming of a general circuit such that the clock-period is approximately minimized. Specifically, we consider the following problem: Given a sequential circuit $G = (V, E, d, w)$ determine a retiming $r$ such that $\Phi(G_r) \leq \Phi_{\min}(G) + D \leq 2\Phi_{\min}(G)$, where $D$ is the maximum propagation delay of the circuit components. We show that using scaling this problem can be solved faster than minimum clock-period retiming by a factor of $V^{1/2}/(\lg(VW)\lg(VD))$.

The algorithm for approximately minimum clock-period retiming is based on the lemma that follows. We denote by $G - d/c$ the graph with vertex set $V$, edge set $E$ and edge weight $w(e) = d(v)/c$ on each edge $u \rightarrow v \in E$.

Lemma 3.9 Let $G = (V, E, d, w)$ be a circuit graph with maximum delay-to-register ratio $R(C^*(G))$ and let $\Phi_{\min}(G)$ be the minimum clock-period we can obtain by retiming $G$. Moreover, let $n = \lceil R(C^*(G)) \rceil$, and let $l(v)$ be the solutions of a single-source shortest-paths problem on $G - d/n$. Then, the assignment $r(v) = \lfloor l(v) \rfloor$ for each vertex $v \in V$ is a retiming of $G$ such that

$$\Phi(G_r) \leq \Phi_{\min}(G) + D.$$  \hspace{1cm} (3.4)

Proof: Note that the shortest-paths lengths $l(v)$ are well-defined, since $G - d/\lceil R(C^*(G)) \rceil$ has no negative-weight cycles. In order to prove that $r(v) = \lfloor l(v) \rfloor$ is a legal retiming with clock-period $\Phi(G_r) \leq \Phi_{\min}(G) + D$, we show that it satisfies constraints (2.1) and (2.2) with $c = \lceil R(C^*(G)) \rceil + D$. Then, we conclude inequality (3.4) directly from Corollary 3.4.

First, we prove that $r(v) = \lfloor l(v) \rfloor$ for each $v \in V$ satisfies constraints (2.1). For every edge $u \rightarrow v$ we have:

$$\lfloor l(v) \rfloor - \lfloor l(u) \rfloor \leq \lfloor l(v) - l(u) \rfloor \leq \lfloor w(e) - d(v)/n \rfloor \leq \lfloor w(e) \rfloor = w(e),$$

since $|x - y| \leq |x| - |y|$ for every real $x, y$, and $w(e)$ is an integer. Therefore, $\lfloor l(v) \rfloor$ satisfies (2.1).
CHAPTER 3. MINIMUM CLOCK-PERIOD CHARACTERIZATION

Now, we prove that the assignment \( r(v) = \lfloor l(v) \rfloor \) for each \( v \in V \) satisfies constraints (2.2). Consider any path \( p = u_0 \xrightarrow{e_0} u_1 \xrightarrow{e_1} \ldots \xrightarrow{e_{k-2}} u_{k-1} \xrightarrow{e_{k-1}} u_k \) with delay \( \sum_{i=0}^{k} d(u_i) > c \). For this path we have:

\[
\begin{align*}
l(u_k) - l(u_0) &\leq \left( \sum_{i=0}^{k-1} w(e_i) \right) - \left( \sum_{i=1}^{k} \frac{d(u_i)}{n} \right) \\
&= \left( \sum_{i=0}^{k-1} w(e_i) \right) - \left( \sum_{i=0}^{k-1} \frac{d(u_i) + d(u_0)}{n} \right) \\
&\leq \left( \sum_{i=0}^{k-1} w(e_i) \right) - \frac{(c + 1) - d(u_0)}{n} \\
&\leq \left( \sum_{i=0}^{k-1} w(e_i) \right) - \frac{\lceil R(C^*(G)) \rceil + D + 1 - d(u_0)}{\lceil R(C^*(G)) \rceil} \\
&\leq \left( \sum_{i=0}^{k-1} w(e_i) \right) - 1.
\end{align*}
\]

since \( D + 1 - d(u_0) \geq 1 \). Therefore,

\[
\begin{align*}
\lfloor l(u_k) \rfloor - \lfloor l(u_0) \rfloor &\leq \lfloor l(u_k) - l(u_0) \rfloor \\
&= \left\lfloor \left( \sum_{i=0}^{k-1} w(e_i) \right) - 1 \right\rfloor \\
&= \left( \sum_{i=0}^{k-1} w(e_i) \right) - 1,
\end{align*}
\]

which implies that \( \lfloor l(v) \rfloor \) satisfies constraints (2.2).

Therefore, the assignment of lead \( \lfloor l(v) \rfloor \) to each vertex \( v \in V \) yields a legal retiming with clock-period \( \Phi(G_r) \leq \lceil R(C^*(G)) \rceil + D \). From Corollary 3.4 it follows that \( \Phi(G_r) \leq \Phi_{\min}(G) + D \).

The algorithm for approximately minimum clock-period is based on Lemma 3.9 and it proceeds as follows:

Algorithm ApproxCPM (Approximate Clock-Period Minimization) Given a circuit \( G = (V, E, d, w) \) with maximum delay-to-register ratio \( R(C^*(G)) \), minimum feasible clock-period \( \Phi_{\min}(G) \) and maximum component delay \( D \), determine a retiming \( r \) of the circuit, such that \( \Phi(G_r) \leq \lceil R(C^*(G)) \rceil + D \leq \Phi_{\min}(G) + D \).

1. Compute \( n = \lceil R(C^*(G)) \rceil \) by binary searching in the range \([1, \ldots, VD]\).
2. Let \( l(v) \) be the lengths of the shortest-paths in \( G - d/n \) from some source vertex \( s \in V \).

3. Set \( r(v) = \lceil l(v) \rceil \), for every vertex \( v \in V \).

Step 1 of the algorithm binary searches for the smallest integer \( n \), which exceeds the maximum delay-to-register ratio \( R(C^*(G)) \). This ratio is positive and cannot exceed \( VD \), since the maximum propagation delay of the circuit components is \( D \) and since the longest simple path in the circuit has at most \( V \) vertices. Each one of the \( O(\lg(VD)) \) iterations of the binary search checks for negative-weight cycles in \( G - d/n \). The value of \( \lceil R(C^*(G)) \rceil \) equals the smallest integer \( n \) in the range that induces no negative-weight cycles in \( G - d/n \) [12]. Negative-weight cycles can be detected in \( O(VE) \) steps, using Bellman-Ford’s algorithm [12], or in \( O(V^{1/2}E\lg(VW)) \) steps, where \( W \) is the maximum register count along any connection in the circuit, using Gabow-Tarjan’s shortest-paths algorithm [8]. Step 2 requires a single-source shortest-paths algorithm and Step 3 terminates in \( O(V) \) steps. Step 1 of the algorithm dominates the total running time yielding an \( O(\min\{V^{1/2}E\lg(VW)\lg(VD), VE\lg(VD)\}) \) running time overall.

In summary, in this chapter we presented a novel and concise characterization of the minimum clock-period, that can be obtained by retiming a synchronous circuit \( G \), in terms of the maximum delay-to-register ratio of the cycles in the circuit graph and the maximum propagation delay of the circuit components. Based on the ideas behind this characterization, we gave an optimal algorithm for optimal pipelining of unit-delay combinational circuitry and an efficient algorithm for optimal pipelining of general combinational circuitry. We also gave improved algorithms for minimum clock-period retiming of unit-delay and general circuitry. Finally, we described a technique which yields a retiming with clock-period that does not exceed the minimum by more than a factor of 2 and is asymptotically faster than the known algorithms for minimum clock-period retiming.
Chapter 4

The Closed Semiring Structure of Retiming

This chapter investigates group-theoretic properties of retiming on unit-delay circuitry. Specifically, we show that retiming of unit-delay circuitry can be described in terms of a closed semiring. The three sections of this chapter are organized as follows. In Section 4.1 we review the notion of a closed semiring. In Section 4.2 we construct the closed semiring, that captures the structure of unit-delay circuitry retiming. Finally, in Section 4.3 we utilize the additive and multiplicative operations of the closed semiring in order to design an $O(VE)$ algorithm for unit-delay circuitry retiming.

4.1 Preliminaries

In this section we review the notion of a closed semiring. A more detailed exposition can be found in [4].

Let $S$ be a set of elements, and let $\oplus$ and $\otimes$ be binary operations on $S$. A system $(S, \oplus, \otimes, 0, 1)$ is a closed semiring if it satisfies the following properties:

1. $(S, \oplus, 0)$ is a monoid:
   - $S$ is closed under $\oplus$: $a \oplus b \in S$ for all $a, b \in S$.
   - $\oplus$ is associative: $(a \oplus b) \oplus c = a \oplus (b \oplus c)$ for all $a, b, c \in S$.
   - $0$ is an identity element for $\oplus$: $a \oplus 0 = a$ for all $a \in S$.

2. $(S, \otimes, 1)$ is a monoid:
4.2. THE CLOSED SEMIRING CONSTRUCTION

- **S** is closed under \( \oplus \): \( a \oplus b \in S \) for all \( a, b \in S \).
- \( \oplus \) is associative: \( (a \oplus b) \oplus c = a \oplus (b \oplus c) \) for all \( a, b, c \in S \).
- \( 1 \) is an identity element for \( \oplus \): \( a \oplus 1 = a \) for all \( a \in S \).

3. **0** is an annihilator: \( 0 \oplus a = 0 \) for all \( a \in S \).

4. \( \oplus \) is commutative: \( a \oplus b = b \oplus a \) for all \( a, b \in S \).

5. \( \oplus \) is idempotent: \( a \oplus a = a \) for all \( a \in S \).

6. \( \otimes \) distributes over \( \oplus \): \( a \otimes (b \oplus c) = (a \otimes b) \oplus (a \otimes c) \) for all \( a, b, c \in S \).

7. For any infinite, countable sequence \( a_1, a_2, \ldots \), the sum \( a_1 \oplus a_2 \oplus \ldots \) exists and is unique. Associativity, commutativity, idempotence applies to finite as well as infinite sums.

8. \( \otimes \) distributes over countably infinite sums.

4.2 The Closed Semiring Construction

In this section we present the closed semiring construction which captures unit-delay retiming on the original circuit graph.

We define the set \( S \) as follows:

\[
S = \{ (r,d) : r \in \mathbb{N}, d \in \{0,1,\ldots,c-1\} \} \cup \{\infty, \infty\}.
\]

We denote the additive operation by \( \text{MIN} \) and define it as follows:

\[
(r_1,d_1) \text{ MIN } (r_2,d_2) = (\min\{r_1,r_2\}, \text{I}(d_1,d_2 ; r_1,r_2)),
\]

where

\[
\min\{r_1,r_2\} = \begin{cases} 
  r_1 & \text{if } r_1 \leq r_2, \\
  r_2 & \text{if } r_1 > r_2;
\end{cases}
\]

and

\[
\text{I}(d_1,d_2 ; r_1,r_2) = \begin{cases} 
  d_1 & \text{if } r_1 < r_2, \\
  \max\{d_1,d_2\} & \text{if } r_1 = r_2, \\
  d_2 & \text{if } r_1 > r_2.
\end{cases}
\]

We denote the multiplicative operation by \( \odot \) and define it as follows:

\[
(r_1,d_1) \odot (r_2,d_2) = (r_1 + r_2 - (d_1 + d_2) \div c, d_1 + c d_2),
\]
where
\[(d_1 + d_2) \div c = \left\lfloor \frac{d_1 + d_2}{c} \right\rfloor; \]
\[d_1 + c \cdot d_2 = \begin{cases} 
(d_1 + d_2) \mod c & \text{if } d_1 \text{ and } d_2 \text{ are finite}, \\
\infty & \text{if } d_1 \text{ or } d_2 \text{ is infinite};
\end{cases}\]
and + is the ordinary addition between integers.

The identity element for the additive operation is 0 \(\text{def} (\infty, \infty)\).

The identity element for the multiplicative operation is 1 \(\text{def} (0, 0)\).

**Theorem 4.1** The system \((S, \text{MIN}, \oplus, 0, 1)\) is a closed semiring.

**Proof:** We prove the theorem by showing that the system satisfies all the properties of a closed semiring.

1. \((S, \text{MIN}, 0)\) is a monoid. The following properties hold:
   - Closedness under \(\text{MIN}\). Obvious.
   - Associativity of \(\oplus\). We must show that
     \[\text{MIN}(\text{MIN}(r_1, d_1), r_2, d_2)) = \text{MIN}(\text{MIN}(r_1, r_2), d_1, d_2).\]
     The left hand side of equation (4.1) can be rewritten as
     \[(\min\{r_1, r_2\}, \text{MIN}(I(d_1, d_2; r_1, r_2), r_3; \min\{r_1, r_2\}, r_3)).\]
     The right hand side of equation (4.1) can be rewritten as
     \[(\min\{r_1, \{r_2, r_3\}\}, I(d_1, \text{MIN}(d_2, d_3; r_2, r_3); r_1, \min\{r_2, r_3\})).\]
     Since \(\min\{\{r_1, r_2\}, r_3\} = \min\{r_1, \{r_2, r_3\}\}\), the first coordinates of the two sides are clearly equal. For associativity to hold, it remains to show that
     \[I(I(d_1, d_2; r_1, r_2), d_3; \min\{r_1, r_2\}, r_3) = I(d_1, I(d_2, d_3; r_2, r_3); r_1, \min\{r_2, r_3\}).\]
     Applying the definitions of the operations to both sides of equation (4.2) we obtain the same expression:
     \[
     \begin{cases}
     d_i & \text{if } r_i < r_j, r_k, \\
     \max\{d_i, d_j\} & \text{if } r_i = r_j < r_k, \\
     \max\{d_1, d_2, d_3\} & \text{if } r_1 = r_2 = r_3,
     \end{cases}
     \]
     for distinct \(i, j, k \in \{1, 2, 3\}\). Therefore, \(\text{MIN}\) is associative.
4.2. THE CLOSED SEMIRING CONSTRUCTION

- 0 is an identity element. We have

\[(r, d) \min (\infty, \infty) = (\infty, \infty) \min (r, d)\]
\[= (\min\{r, \infty\}, I(d, \infty ; r, \infty))\]
\[= (r, d).\]

2. \((S, \circ, 1)\) is a monoid. The following properties hold:

- Closedness under \(\circ\): Obvious.

- Associativity of \(\circ\). We must show that

\[((a, b) \circ (r, d)) \circ (e, f) = (a, b) \circ ((r, d) \circ (e, f)).\] (4.3)

If one of the pairs equals \((\infty, \infty)\) the relation holds. In general, now, the left hand side of equation (4.3) equals

\[(a + r + e - (b + d) \div c - (f + (b + d) \mod c) \div c, (b + d + f) \mod c)\]

and the right hand side of equation (4.3) equals

\[(a + r + e - (f + d) \div c - (b + (f + d) \mod c) \div c, (b + d + f) \mod c).\]

In order to prove associativity it remains to show that

\[(b + d) \div c + (f + (b + d) \mod c) \div c = (f + d) \div c + (b + (f + d) \mod c) \div c.\] (4.4)

The left hand side of equation (4.4) can be written as:

\[(b + d) \div c + (f + (b + d) \mod c) \div c\]
\[= \left[\frac{b + d}{c}\right] + \left[\frac{f + (b + d) \mod c}{c}\right]\]
\[= \frac{b + d - (b + d) \mod c}{c} + \frac{f + (b + d) \mod c}{c}\]
\[= \left[\frac{b + d - (b + d) \mod c}{c}\right] + \left[\frac{f + (b + d) \mod c}{c}\right]\]
\[= \left[\frac{b + d + f}{c}\right].\]

Similarly, the right hand side of equation (4.4) can be shown to be equal to \([((b + d + f) / c)].\) Therefore, \(\circ\) is associative.
• 1 is an identity element. We have  
\[(r,d) \odot (0,0) = (0,0) \odot (r,d)\]  
\[= (r + 0 - \lfloor \frac{d}{c} \rfloor, d + c \cdot 0)\]  
\[= (r,d).\]  

3. 0 is an annihilator: We have  
\[(\infty, \infty) \odot (r,d) = (r,d) \odot (\infty, \infty)\]  
\[= (\infty + r, \infty + c \cdot d)\]  
\[= (\infty, \infty).\]  

4. MIN is commutative: We have  
\[(a,b) \text{MIN} (r,d) = (\min\{a,r\}, I(b,d ; a,r))\]  
\[= (\min\{r,a\}, I(d,b ; r,a))\]  
\[= (r,d) \text{MIN} (a,b)\]  
since it is clear that  
\[I(b,d : a,r) = I(d,b ; r,a).\]  

5. MIN is idempotent: By a simple application of the definition  
\[(r,d) \text{MIN} (r,d) = (\min\{r,r\}, I(d,d ; r,r))\]  
\[= (r,d).\]  

6. \(\odot\) distributes over MIN: We must show that  
\[(a,b) \odot ((r,d) \text{MIN} (e,f)) = ((a,b) \odot (r,d)) \text{MIN} ((a,b) \odot (e,f)).\]  
(4.5)  
For convenience, let \((L_1, L_2) = (a,b) \odot ((r,d) \text{MIN} (e,f))\) and \((R_1, R_2) = ((a,b) \odot (r,d)) \text{MIN} ((a,b) \odot (e,f))\). Applying the definitions we have that  
\[L_1 = \min\{a + r, a + e\} - I(b + d, b + f ; r,e) \div c,\]  
\[L_2 = (b + I(d,f ; r,e)) \mod c;\]  
and  
\[R_1 = \min\{a + r - (b + d) \div c, a + e - (b + f) \div c\},\]  
\[R_2 = I((b + d) \mod c, (b + f) \mod c : a + r - (b + d) \div c, a + e - (b + f) \div c).\]
4.2. **THE CLOSED SEMIRING CONSTRUCTION**

First we show that \( L_1 = R_1. \)

\[
L_1 = \min\{a + r, a + e\} - \frac{(b + d, b + f)}{r, e} \div c
\]

\[
= \min\{a + r, a + e\} - \frac{(b + d) \mod c, (b + f) \mod c}{r, e}
\]

\[
= \begin{cases} 
  a + r - \frac{(b + d) \mod c}{r, e} & \text{if } r < e, \\
  a + r - \max\{\frac{(b + d) \mod c, (b + f) \mod c}{r, e}\} & \text{if } r = e, \\
  a + e - \frac{(b + f) \mod c}{r, e} & \text{if } r > e
\end{cases}
\]

\[
= \min\{a + r - (b + d) \mod c, a + e - (b + f) \mod c\}
\]

\[
= R_1.
\]

Now, we show that \( L_2 = R_2. \)

\[
L_2 = (b + I(d, f; r, e)) \mod c
\]

\[
= (I(b + d, b + f; r, e)) \mod c.
\]

Consider the following three possible combinations of values for \((b + d) \mod c\) and \((b + f) \mod c\).

**Case 1:** \((b + d) \mod c = (b + f) \mod c.\) Then:

\[
L_2 = I((b + d) \mod c, (b + f) \mod c; r, e)
\]

\[
= I((b + d) \mod c, (b + f) \mod c; a + r - (b + d) \mod c, a + e - (b + f) \mod c)
\]

\[
= R_2.
\]

**Case 2:** \((b + d) \mod c = 1\) and \((b + f) \mod c = 0.\) In this case \(f < d\) and \((b + d) \mod c < (b + f) \mod c.\) Since \((b + d) \mod c = b + d - c < b + f = (b + f) \mod c\) and \(f, d < c.\) Now, consider the two possible relations between \(r\) and \(e.\)

\(r \leq e:\) In this case \(a + r - (b + d) \mod c < a + e - (b + f) \mod c\) and consequently

\[
L_2 = R_2
\]

\[
= (b + d) \mod c.
\]

\(r > e:\) In this case

\[
L_2 = (b + f) \mod c
\]

\[
= \max\{(b + d) \mod c, (b + f) \mod c\}
\]

\[
= R_2.
\]
CHAPTER 4. THE CLOSED SEMIRING STRUCTURE OF RETIMING

Case 3: \((b + d) \div c = 0 \iff \{b + f\} \div c = 1\). Symmetric to Case 2.

From Cases 1, 2, and 3, we conclude that \(L_2 = R_2\). Therefore, equality (4.5) holds, since \((L_1, L_2) = (R_1, R_2)\), and consequently \(\odot\) distributes over MIN.

7. MIN gives a unique result when operating on countably infinite sequences of arguments. Also, associativity, commutativity and idempotence applies to finite as well as infinite sums, as it can be readily seen from the definitions of the operations.

8. The multiplicative operation \(\oplus\) distributes over countably infinite sums, as we can easily demonstrate by a simple induction.

Items 1 through 8 demonstrate the correctness of the theorem. \(\square\)

4.3 An Algorithm for Unit-Delay Circuitry Retiming

In this section we give a Bellman-Ford type algorithm for retiming of unit-delay circuitry, which operates on the original circuit graph. Specifically, given a unit-delay circuit \(G = (V, E, 1, w)\) and a positive integer \(c\), we determine a retiming \(r\) of \(G\) such that the clock-period \(\Phi(G_r)\) of the retimed circuit \(G_r\) satisfies \(\Phi(G_r) \leq c\). Our algorithm terminates in \(O(VE)\) steps and it matches the best previously known strongly polynomial algorithm for the same problem [17], which, according to Theorem 3.1 is obtained by running Bellman-Ford on \(G - 1/c\).

For the reader's convenience, we give here, without proof of correctness, the Bellman-Ford algorithm on \(G - 1/c\) for unit-delay circuitry retiming.

Algorithm BF This algorithm, given a unit-delay circuit graph \(G = (V, E, 1, w)\) and an upper bound \(c\) for the clock-period, determines a function \(\rho : V \rightarrow \mathbb{R}\), such that the retimed circuit \(G_{[\rho]}\) satisfies the clock-period constraint \(\Phi(G_{[\rho]}) \leq c\).

1. For some vertex \(s \in V\) set \(\rho(s) = 0\). For all vertices \(v\) in \(V - \{s\}\) set \(\rho(v) = \infty\).

2. Repeat \(V - 1\) times:
   
   For each edge \(u \xrightarrow{e} v \in E\) set \(\rho(v) = \min\{\rho(v), \rho(u) + w(e) - 1/c\}\).

3. For each edge \(u \xrightarrow{e} v \in E\) set \(w_r(e) = w(e) + [\rho(u)] - [\rho(v)]\). \(\square\)

In our algorithm, the additive and multiplicative operations utilized are the MIN and \(\odot\) operations introduced in the previous section. The elements of the set \(S\) of the
4.3. An Algorithm for Unit-Delay Circuitry Retiming

A semiring $\mathbb{R}$, labels $h(v) = (r(v), d(v))$ are associated with each vertex $v$ of the graph. The algorithm proceeds as follows:

**Algorithm R** This algorithm, given a unit-delay circuit graph $G = (V, E, 1, w)$ and an upper bound $c$ for the clock-period, determines a retiming $r$, such that the retimed circuit satisfies the clock period constraint $\Phi(G_r) \leq c$.

1. For some vertex $s \in V$ set $h(s) = (0, 0)$. For all vertices $v$ in $V - \{s\}$ set $h(v) = (\infty, \infty)$.

2. Repeat $V - 1$ times:
   - For each edge $u \xrightarrow{e} v \in E$ set $h(v) = \text{MIN}(h(v), h(u) \odot (w(e), 1))$.

3. For each edge $u \xrightarrow{e} v \in E$ set $w_r(e) = w(e) + r(u) - r(v)$.


The correctness of Algorithm R is ensured by the following lemma, which shows that the operation of Algorithm BF on $G$ simulates the operation of Algorithm BF on $G - 1/c$.

**Lemma 4.1** Let $G = (V, E, 1, w)$ be a unit-delay circuit graph. Let $\rho(v)$ be the variables of Bellman-Ford on $G - 1/c$ for each vertex $v \in V$. Moreover, let $(r(v), d(v))$ be the variables of Algorithm R on $G$ for each vertex $v \in V$. If both Algorithm BF and Algorithm R relax edges in the same order, then after each relaxation of an edge $u \xrightarrow{e} v \in E$ we have $\rho(v) = r(v) - d(v)/c$ for every vertex $v \in V$.

**Proof:** The proof is by induction on the relaxations. Let $\rho^b(v)$ and $(r^b(v), d^b(v))$ denote the values of the variables of Algorithms BF and R respectively before the relaxation of an edge $x \rightarrow y$. Similarly, let $\rho^a(v)$ and $(r^a(v), d^a(v))$ denote the values of the variables after the relaxation of an edge $x \rightarrow y$. We shall show that if $\rho^b(v) = r^b(v) - d^b(v)/c$ for every vertex $v \in V$ and both algorithms relax the same edge $x \rightarrow y \in E$, then $\rho^a(v) = r^a(v) - d^a(v)/c$ for every vertex $v \in V$ after the relaxation.

Initially, before any relaxation is performed, the statement holds, assuming $\infty - \infty/c = \infty$ for every vertex $v \in V - \{s\}$ and since $0 - 0/c = 0$ for $v = s$. Now, let $x \xleftarrow{e} y$ be the edge to be relaxed. Then

\[ (r^{a}(v), d^{a}(v)) = (r^{b}(v), d^{b}(v)) \]
for every vertex \( v \neq y \), and

\[
\begin{align*}
    r^a(y) &= \min \left\{ r^b(y), r^b(x) + w(e) - \left\lfloor \left( d^b(x) + 1 \right) / c \right\rfloor \right\}, \\
    d^a(y) &= I \left( d^b(y), (d^b(x) + 1) \mod c ; r^b(y), r^b(x) + w(e) - \left\lfloor \left( d^b(x) + 1 \right) / c \right\rfloor \right).
\end{align*}
\]

We consider the following three cases, based on whether \( r^b(y) \) is smaller than, greater than or equal to \( r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor \).

1. \( r^b(y) < r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor \). In this case the relaxation of edge \( x \xrightarrow{e} y \) by Algorithm R yields

\[
(r^a(y), d^a(y)) = (r^b(y), d^b(y)). \tag{4.6}
\]

Now, we want to find \( \rho^a(y) \) due to the relaxation of edge \( x \xrightarrow{e} y \) by Algorithm BF. Since \( r^b(v) \in \mathbb{Z} \) for all vertices \( v \in V \), the inequality \( r^b(y) < r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor \) implies that:

\[
\begin{align*}
    r^b(y) &\leq r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor - 1 \\
    &\leq r^b(x) + w(e) - (d^b(x) + 1) / c \\
    &= \rho^b(x) + w(e) - 1 / c,
\end{align*}
\]

given that \( 1 + \left\lfloor (d^b(x) + 1) / c \right\rfloor > (d^b(x) + 1) / c \), for \( d^b(x) \in \{0, \ldots, c - 1\} \), and that \( r^b(x) - d^b(x) / c = \rho^a(x) \) by the inductive assumption. We also have that

\[
\rho^b(y) = r^b(y) - d^b(y) / c \\
\leq r^b(y).
\]

Therefore \( \rho^b(y) < \rho^b(x) + w(e) - 1 / c \) and the relaxation of edge \( x \xrightarrow{e} y \) by Algorithm BF yields

\[
\rho^a(y) = \rho^b(y). \tag{4.7}
\]

From equations (4.6) and (4.7) and the inductive assumption we have that \( \rho^a(y) = r^a(y) - d^a(y) / c \).

2. \( r^b(y) > r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor \). In this case the relaxation of edge \( x \xrightarrow{e} y \) by Algorithm R yields

\[
(r^a(y), d^a(y)) = \left( r^b(x) + w(e) - \left\lfloor (d^b(x) + 1) / c \right\rfloor, (d^b(x) + 1) \mod c \right). \tag{4.8}
\]
Now, we want to find \( \rho^a(y) \) due to the relaxation of edge \( x \rightarrow y \) by Algorithm BF. Since \( r^b(v) \in \mathbb{Z} \) and \( d^b(v)/c < 1 \) for all vertices \( v \in V \), the inequality \( r^b(y) > r^b(x) + w(e) - \left( (d^b(x) + 1)/c \right) \) implies that:

\[
\rho^b(y) = r^b(y) - d^b(y)/c \\
> r^b(x) + w(e) - \left( (d^b(x) + 1)/c \right) - d^b(v)/c \\
\geq r^b(x) + w(e) - (d^b(x) + 1)/c - d^b(v)/c \\
= \rho^b(x) + w(e) - 1/c.
\]

Therefore the relaxation of edge \( x \rightarrow y \) by Algorithm BF yields

\[
\rho^a(y) = \rho^b(x) + w(e) - 1/c. \tag{4.9}
\]

From equations (4.8) and (4.9) and the inductive assumption we have that

\[
r^a(y) - d^a(y)/c = r^b(y) + w(e) - \left( (d^b(x) + 1)/c \right) - \left( (d^b(x) + 1) \mod c \right)/c \\
= \rho^b(x) + d^b(x)/c + w(e) - \left( (d^b(x) + 1)/c \right) - \left( (d^b(x) + 1) \mod c \right)/c \\
= \rho^a(x) + d^b(x) + 1)/c - \left( (d^b(x) + 1)/c \right) - \left( (d^b(x) + 1) \mod c \right)/c \\
= \rho^a(x).
\]

since

\[
(d^b(x) + 1)/c = \left( (d^b(x) + 1)/c \right) + \left( (d^b(x) + 1) \mod c \right)/c \tag{4.10}
\]

for \( d^b(x) \in \{0, \ldots, c-1\} \), as it can be easily verified by checking the cases for \( d^b(x) = c-1 \) and \( d^b(x) < c-1 \).

3. \( r^b(y) = r^b(x) + w(e) - \left( (d^b(x) + 1)/c \right) \). In this case, the relaxation of edge \( x \rightarrow y \) by Algorithm R yields

\[
(r^a(y), d^a(y)) = \left( \rho^b(y), \max \left\{ d^b(y), (d^b(x) + 1) \mod c \right\} \right). \tag{4.11}
\]

Now, we want to find \( \rho^a(y) \) due to the relaxation of edge \( x \rightarrow y \) by Algorithm BF. By the inductive assumption and equation (4.10) the equality \( r^b(y) = r^b(x) + w(e) - \left( (d^b(x) + 1)/c \right) \) implies that:

\[
\rho^b(y) = \rho^b(x) + w(e) + (d^b(x) - d^b(y))/c - \left( (d^b(x) + 1)/c \right) \\
= \rho^b(x) + w(e) + (d^b(x) - d^b(y))/c - (d^b(x) + 1)/c + (d^b(x) + 1) \mod c/c \\
= \rho^b(x) + w(e) - 1/c + (d^b(x) + 1) \mod c - d^b(y)/c.
\]
We consider two cases, depending on the ordering of \((d^b(x) + 1) \mod c\) and \(d^b(y)\).

**Case A:** \((d^b(x) + 1) \mod c - d^b(y) > 0\). In this case \(\rho^b(y) > \rho^b(x) + w(e) - 1/c\) and Algorithm BF yields

\[
\rho^o(y) = \rho^b(x) + w(e) - 1/c. \tag{4.12}
\]

From equations (4.11), (4.12), and (4.10), and the inductive assumption we have that

\[
r^o(y) - d^o(y)/c = r^b(x) + w(e) - \left[\left(\frac{d^b(x) + 1}{c}\right) - \left(\frac{(d^b(x) + 1) \mod c}{c}\right)\right]/c
\]

\[
= \rho^b(x) + d^b(x)/c + w(e) - \left[\left(\frac{d^b(x) + 1}{c}\right) - \left(\frac{(d^b(x) + 1) \mod c}{c}\right)\right]/c
\]

\[
= \rho^b(x) + d^b(x)/c + w(e) - (d^b(x) + 1)/c
\]

\[
= \rho^b(x) + w(e) - 1/c
\]

\[
= \rho^a(x).
\]

**Case B:** \((d^b(x) + 1) \mod c - d^b(y) \leq 0\). In this case Algorithm BF yields

\[
\rho^a(y) = \rho^b(y). \tag{4.13}
\]

From equations (4.11) and (4.13) and the inductive assumption we have that

\[
r^o(y) - d^o(y)/c = r^b(y) - d^b(y)/c
\]

\[
= \rho^b(y)
\]

\[
= \rho^a(y).
\]

Therefore, we still have \(r^o(y) - d^o(y)/c = \rho^a(y)\).

From cases 1, 2 and 3 we conclude that if both algorithms relax edges in the same order then \(\rho(v) = r(v) - d(v)/c\) for every \(v \in V\) after each relaxation. \(\square\)

Now, the following theorem shows that the set of values \(r(v)\) computed by Algorithm R yields a legal retiming of the unit-delay circuit \(G\).

**Theorem 4.2** Let \(G = (V, E, 1, w)\) be a unit-delay circuit graph and let \(c\) be a positive integer. Also, let \((r(v), d(v))\) be the variables of Algorithm R on \(G\) for each vertex \(v \in V\). Then, after the termination of Algorithm R, \(r(v)\) yields a retiming of \(G\) such that \(\Phi(G_r) \leq c\).
4.3. AN ALGORITHM FOR UNIT-DELAY CIRCUITRY RETIMING

Proof: Let \( \rho(v) \) be the variables of Bellman-Ford on \( G - 1/c \) for each vertex \( v \in V \). From Theorem 4.1 and the facts that \( r(v) \in \mathbb{Z} \) and \( d(v) < c \) for every \( v \in V \), we have that \( [\rho(v)] = r(v) \). This equality and the correctness of Algorithm BF imply that \( r(v) \) yields a legal retiming of \( G \), such that \( \Phi(G_r) \leq c \). \qed

In summary, this chapter exhibits the closed semiring structure of retiming on a unit-delay circuit \( G \) and demonstrates a Bellman-Ford type algorithm, which uses the additive and multiplicative operations of the semiring in order to compute a legal retiming of the circuit. The algorithm operates only on the original graph \( G \) and its running time matches that of the best previously known strongly polynomial algorithm for the same problem.
Chapter 5

A Mixed-Integer Optimization Problem

This chapter investigates a mixed-integer optimization problem which arises in the mixed-integer optimization framework of retiming, as it was introduced in [17]. We present a polynomial time algorithm for the problem, that is based on the technique of introducing additional constraints, known as cuts, in such a way that the integrality constraints of the mixed-integer problem are met by the optimum solution of its linear programming relaxation.

The five sections of the chapter are organized as follows. Section 5.1 reviews the problem of finding a minimum-cost flow on a network. It also presents the dual problem of a minimum-cost flow and gives optimality conditions which relate primal and dual solutions. Section 5.2 introduces the mixed-integer optimization problem that we solve in this chapter. The problem is identified as the restricted case of a mixed-integer dual of an uncapacitated minimum-cost flow, because the relaxation of its integrality constraints reduces it to the dual of an uncapacitated minimum-cost flow problem. Based on this observation, we develop feasibility and optimality conditions for the mixed-integer problem in Section 5.3. Section 5.4 describes an algorithm that solves the mixed-integer problem in $O(V^{1.5}\log V)$ steps. Finally, Section 5.5 gives an application of our algorithm by reducing the problem of state minimization of synchronous circuitry to the mixed-integer problem that we solve in this chapter.
5.1 Preliminaries

In this section we give some basic background material on the problem of finding a minimum-cost flow in a network.

A flow network $G = (V, E, w, c)$ is an edge-weighted directed graph in which each edge $u \xrightarrow{e} v \in E$ has a weight $w(e)$ and capacity $c(e) \geq 0$. Let each vertex $v \in V$ have an associated real value $b(v)$ such that $\sum_{v \in V} b(v) = 0$. A flow in $G$ is a real-valued function $f : E \rightarrow \mathbb{R}$ that satisfies the following two properties:

$$\sum_{v \in V} f(c) - \sum_{u \xrightarrow{e} v \in E} f(e) = b(u) \tag{5.1}$$

for all vertices $u \in V$, and

$$0 \leq f(e) \leq c(e) \tag{5.2}$$

for all edges $u \xrightarrow{e} v \in E$.

A flow network $G = (V, E, w, c)$ with $c(e) = \infty$ for all edges $e \in E$ is called uncapacitated. For simplicity, in the rest of this paper we shall denote an uncapacitated network by $G = (V, E, w)$. The problem of finding a minimum-cost flow on an uncapacitated network $G = (V, E, w)$ is defined as follows.

**Problem UMC-Flow (Uncapacitated Minimum-Cost Flow)** Let $G = (V, E, w)$ be an uncapacitated flow network. Let each vertex $v \in V$ have an associated real value $b(v)$ such that $\sum_{v \in V} b(v) = 0$. A minimum-cost flow $f$ on $G$ is a flow that minimizes

$$\sum_{u \xrightarrow{e} v \in E} w(e)f(e).$$

The linear programming dual of Problem UMC-Flow is defined as follows.

**Problem DUMC-Flow (Dual Uncapacitated Minimum-Cost Flow)** Let $G = (V, E, w)$ be an uncapacitated flow network. Let each vertex $v \in V$ have an associated real value $b(v)$ such that $\sum_{v \in V} b(v) = 0$. Determine a value $x(v)$ for each vertex $v \in V$ that maximizes

$$\sum_{v \in V} x(v)b(v)$$

subject to

$$x(v) - x(u) \leq w(e) \tag{5.3}$$

for all edges $u \xrightarrow{e} v \in E$. 

\[ \square \]
Note that there are no integrality constraints on the solutions $x$. The mixed-integer problem that we solve, and that we present in the following section, has the form of Problem DUMC-Flow with the addition of integrality constraints on a subset of the variables in $x$.

The following theorem is a direct consequence of the primal-dual relation of Problems UMC-Flow and DUMC-Flow.

**Theorem 5.1** Let $f^*$ be a flow that solves Problem UMC-Flow and let $Z_p(f^*) = \sum_{u \in E} w(e)f^*(e)$. Similarly, let $x^*$ be a flow that solves Problem DUMC-Flow and let $Z_d(x^*) = \sum_{v \in V} x^*(v)b(v)$. Then $Z_p(f^*) = Z_d(x^*)$. \hfill \Box

Almost all algorithms for Problems UMC-Flow and DUMC-Flow rely on Theorem 5.1 and they usually yield a solution for both problems at the same time. A basic concept used in these algorithms is that of the residual network $G(f)$. The residual network $G(f)$ corresponding to a flow $f$ is defined as follows: we replace each edge $u \rightarrow v \in E$ by two edges $u \leftarrow v$ and $v \leftarrow u$. The edge $u \leftarrow v$ has cost $w(e)$ and a residual capacity $r(e) = u(e) - f(e)$, and the edge $v \leftarrow u$ has cost $-w(e)$ and residual capacity $r(e') = f(e)$. The residual network consists only of arcs with positive residual capacity.

The following theorem gives a necessary and sufficient solution for a flow $f$ to be optimum in terms of the residual network $G(f)$.

**Theorem 5.2** Let $G = (V, E, w, u)$ be a flow network. Then a flow $f$ on $G$ is optimum if and only if $G(f)$ contains no negative-weight directed cycles. \hfill \Box

Finally, the following Lemma [2] demonstrates how to obtain an optimum solution $x$ for Problem DUMC-Flow once an optimum flow $f$ for Problem UMC-Flow is known.

**Lemma 5.3** Let $G = (V, E, w, u)$ be a flow network and let $f^*$ be an optimum flow on $G$. Moreover, let $l(v)$ denote the length of the shortest-path in $G(f)$ from some source $s \in V$ to vertex $v \in V$. Then the assignment $x(v) = l(v)$ for every vertex $v \in V$ is an optimum solution for Problem DUMC-Flow. \hfill \Box
5.2 Mixed-Integer Dual Minimum-Cost Flow

In this section we present the mixed-integer optimization problem that we solve in this chapter. We refer to the problem as the restricted mixed-integer dual of uncapacitated minimum-cost flow and we identify it as a special case of a general mixed-integer optimization problem.

The restricted mixed-integer dual of uncapacitated minimum-cost flow is defined as follows.

Problem RMI-Dual-Flow (Restricted Mixed-Integer Dual of Uncapacitated Minimum-Cost Flow) Given an uncapacitated flow network $G = (V, E, w)$ with $w(e) \in \mathbb{R}$, a set $V_I$ such that $V_I \subseteq V$, and an integer $b(v)$ for each vertex $v \in V_I$ such that $\sum_{v \in V_I} b(v) = 0$ and $b(v) = 0$ for all $v \not\in V_I$, find a value $x(v)$ for each vertex $v \in V$ that maximizes $Z(x) = \sum_{v \in V_I} x(v)b(v)$ subject to

$$x(v) - x(u) \leq w(e)$$

for every edge $u \xrightarrow{e} v \in E$, and

$$x(v) \in \mathbb{Z}$$

for every $v \in V_I$.

Observe that the maximization of the sum is performed over the subset $V_I$ of $V$, which is required to take on integer values. The reason that we identify the problem as the mixed-integer dual of an uncapacitated minimum-cost flow is that if we relax the integrality constraints (5.5) it reduces to Problem DUMC-Flow, the linear programming dual of an uncapacitated minimum-cost flow problem [12, 21]. Based on this observation, we describe in Section 5.4 an $O(V^2 \log V)$ time procedure, which solves Problem RMI-DualFlow.

We can generalize Problem RMI-Dual-Flow by extending the set over which the maximization is performed to include the entire vertex set $V$ of the graph.

Problem MI-Dual-Flow (Mixed-integer Dual of Uncapacitated Minimum-Cost Flow) Given an uncapacitated network $G = (V, E, w)$, with $w(e) \in \mathbb{R}$, a set $V_I$ such that $V_I \subseteq V$, and an integer $b(v)$ for each vertex $v \in V$ such that $\sum_{v \in V} b(v) = 0$, find a
value \(x(v)\) for each vertex \(v \in V\) that maximizes \(\sum_{v \in V} x(v)b(v)\) subject to
\[
x(v) - x(u) \leq w(e)
\]
for every edge \(u \xrightarrow{e} v \in E\), and
\[
x(v) \in \mathbb{Z}
\]
for every \(v \in V_I\).

We conjecture that, contrary to Problem RMI-Dual-Flow, Problem MI-Dual-Flow is not tractable.

**Conjecture.** Problem MI-Dual-Flow is \(NP\)-Complete.

Two facts support our conjecture. First, the feasible vectors of Problem RMI-Dual-Flow do not form a convex set, due to the integrality constraints. Lack of convexity rules out linear programming approaches that lead to polynomial time algorithms [21, 2]. In addition, the solutions to Problem MI-Dual-Flow do not necessarily exhibit the optimal substructure property. There exist instances of Problem MI-Dual-Flow which in order to be solved require a locally suboptimal assignment of values to the unknowns. The lack of optimal substructure rules out dynamic programming approaches that could lead to polynomial time algorithms [4].

### 5.3 Feasibility and Optimality Conditions

In this section we develop feasibility and optimality conditions for Problem RMI-Dual-Flow. Specifically, we construct an auxiliary problem by augmenting the constraint-set of Problem RMI-Dual-Flow with new constraints, which are derived from the given constraint-set. The auxiliary problem has no explicit integrality constraints and we prove that it is feasible if and only if Problem RMI-Dual-Flow is feasible. Finally, we prove that a solution of the auxiliary problem solves Problem RMI-Dual-Flow as well.

First, let us describe how the additional constraints are obtained. Let \(G = (V, E, w)\) be an edge-weighted graph and let \(V_I \subseteq V\). We define the short-cut graph \(G_S = (V, E_S, w_S)\) as follows.

\[
E_S = \{ u \xrightarrow{e} v : u, v \in V_I, u \xrightarrow{e} v \in G \},
\]

\[
w_S(u \xrightarrow{e} v) = \min\{w(p) : u \xrightarrow{e} v \in G\}.
\]
5.3. FEASIBILITY AND OPTIMALITY CONDITIONS

We also define the dense graph $G_D = (V, E \cup E_S, w_D)$ with edge-weights defined as follows.

$$w_D(u \xrightarrow{e} v) = \begin{cases} w(e) & \text{if } e \in E, \\ \lceil w_S(e) \rceil & \text{if } e \in E_S. \end{cases}$$

The edges in $E_S$ impose the additional constraints of Problem AUX. We define the auxiliary problem AUX in terms of the original graph $G$ and its corresponding short-cut graph $G_S$.

**Problem AUX (Auxiliary Dual of Uncapacitated Minimum-Cost Flow)** Let $G = (V, E, w)$ with $w(e) \in \mathbb{R}$ be an edge-weighted graph and let $G_S = (V_S, E_S, w_S)$ be its corresponding short-cut graph. Given a set $V_I$ such that $V_I \subseteq V$, and an integer $b(v)$ for each vertex $v \in V_I$ such that $\sum_{v \in V_I} b(v) = 0$ and $b(v) = 0$ for all $v \notin V_I$, find a value $x(v)$ for each vertex $v \in V$ that maximizes $Z(x) = \sum_{v \in V_I} x(v)b(v)$ subject to

$$x(v) - x(u) \leq w(e)$$

(5.6)

for every edge $u \xrightarrow{e} v \in E$, and

$$x(v) - x(u) \leq \lceil w_S(e) \rceil$$

(5.7)

for every edge $u \xrightarrow{e} v \in E_S$.

First, we shall prove that feasibility of RMI-Dual-Flow implies feasibility of AUX by showing that the set of solutions of RMI-Dual-Flow encompasses all solutions of AUX. We denote by $\mathcal{X}_{RMI}$ the set of feasible vectors for RMI-Dual-Flow and by $\mathcal{X}_{RMI}^*$ the set of optimum vectors for RMI-Dual-Flow. Similarly for AUX, we denote its set of feasible vectors by $\mathcal{X}_{AUX}$ and its set of optimum vectors by $\mathcal{X}_{AUX}^*$.

**Lemma 5.4** If $x \in \mathcal{X}_{RMI}$ then $x \in \mathcal{X}_{AUX}$.

**Proof:** Let $x = (x(1), \ldots, x(|V|))$ be any vector in $\mathcal{X}_{RMI}$. Then, from inequality (5.4) we have that $x(v) - x(u) \leq w(e)$ for every edge $u \xrightarrow{e} v \in E$. Therefore, $x$ satisfies inequality (5.6).

Also, for every $u, v \in V_I$ let $\rho = u \sim v$ be the shortest path in $G$ from $u$ to $v$. By applying inequality (5.4) along $\rho$ and the definition of the short-cut graph $G_S$ we have that $x(v) - x(u) \leq w_S(e)$ for $u \xrightarrow{e} v \in E_S$. Since $x(u)$ and $x(v)$ are integers from
constraint (5.5), we can write \( x(u) - x(v) \leq |w_S(e)| \) for \( u \rightarrow v \in E_S \). Therefore, \( x \) satisfies inequality (5.7) as well and consequently \( x \in X_{AUX} \).

As an immediate consequence we have the following.

**Corollary 5.5** For any \( x \in X_{RMI} \) with \( Z(x) = \sum_{v \in V_I} x(v)b(v) \) and for any \( y \in X_{AUX} \) with \( Z(y) = \sum_{v \in V_I} y(v)b(v) \), we have

\[
Z(x) \leq Z(y).
\]

**Proof:** Since \( x \in X_{RMI} \), we also have \( x \in X_{AUX} \). From Lemma 5.4 we infer that \( x \in X_{AUX} \) and therefore \( Z(x) \leq Z(y) \) for every \( y \in X_{AUX} \).

Now, we shall prove that feasibility of Problem AUX implies feasibility of Problem RMI-Dual-Flow:

**Lemma 5.6** If \( X_{AUX} \neq \emptyset \) then \( X_{RMI} \neq \emptyset \).

**Proof:** From Lemma 2.3 and the definition of \( G_S \) and \( G_D \) we have that \( X_{AUX} \neq \emptyset \) exactly when \( G_S \) is well-defined and there exists no negative-weight cycle in \( G_D \). Let \( x(v) \) be the length of the shortest path in \( G_D \) from some source \( s \in V \) to the vertex \( v \in V \). Then, from Lemma 2.2, \( x \) satisfies

\[
x(v) - x(u) \leq w(e)
\]

for every \( u \rightarrow v \in E \), and

\[
x(v) - x(u) \leq |w_S(e)|
\]

for every edge \( u \rightarrow v \in E_S \). Therefore, \( x \) satisfies inequality (5.4).

Moreover, since for any path \( p = u \sim v \) in \( E \) with \( u, v \in V_I \) there always exists an edge \( u \rightarrow v \in E_D \) with \( w_D(e) \leq w(p) \) and \( w_D(e) \in Z \), the shortest path in \( E_D \) from the source \( s \) to any vertex \( v \in V_I \) will be on integer-weight edges only, provided \( s \in V_I \). Thus, by setting \( x(s) = 0 \) we can ensure \( x(v) \in Z \) for all vertices \( v \in V_I \). Therefore, \( x \) satisfies inequality (5.5) as well and consequently \( x \in X_{RMI} \).

As a consequence of Lemmata 5.4 and 5.6, we have the following corollary.
Corollary 5.7 Problem RMI-Dual-Flow is feasible if and only if the short-cut graph \( G_S \) is well-defined and the dense graph \( G_D \) has no negative-weight directed cycles. \( \square \)

In the remaining of this section we show how to obtain a solution of Problem AUX that solves Problem RMI-Dual-Flow as well.

First, we shall show that there exists a primal solution of Problem AUX which has a special structure. Then we demonstrate how we can exploit this special structure in order to find a solution for Problem RMI-Dual-Flow. Recall that, according to section 5.1, the primal of Problem AUX is an uncapacitated minimum-cost flow on \( G_D = (V_D, E_D, w_D) \).

Lemma 5.8 Let \( f \) be a flow on \( G_D \) that solves the primal of Problem AUX. Also, let \( E^+(f) = \{ u \xrightarrow{e} v \in E_D : f(e) > 0 \} \). Then there exists a flow \( f' \) on \( G_D \) that solves the primal of Problem AUX such that

\[
E^+_D(f') \subseteq E_S.
\]

Proof: Consider an optimum \( f \) on \( G_D \) with \( f(e) > 0 \) for some edge \( u \xrightarrow{e} v \notin E_S \). We show that by rerouting flow we can always convert \( f \) to a new flow \( f' \) such that \( Z_p(f) = Z_p(f') \) and \( E^+_D(f') \subseteq E_S \). Since \( u \xrightarrow{e} v \notin E_S \) there exists a path \( p_1 = u_0 \xrightarrow{e_0} u_1 \xrightarrow{e_1} \ldots u_{k-1} \xrightarrow{e_{k-1}} u \) with \( u_0 \in V_l \), \( u_1, \ldots, u_{k-1} \notin V_l \), and \( f(e_i) > 0 \) for \( i = 0, 1, \ldots, k - 1 \), and a path \( p_2 = v \xleftarrow{e_{-1}} v_{-1} \xleftarrow{e_{-2}} \ldots u_1 \xleftarrow{e_0} v_0 \) with \( v_0 \in V_l \), \( v_1, \ldots, v_{l-1} \notin V_l \), and \( f(e_i) > 0 \) for \( i = 0, 1, \ldots, l - 1 \). Note that as long as there exists an edge \( u \xrightarrow{e} v \notin E_l \) with \( f(e) > 0 \), we can always find paths \( p_1 \) and \( p_2 \) constructed in the way above. If there were no such paths, then the node-balance constraints (5.1) would have been violated, since \( b(v) = 0 \) for every \( v \in V_l \).

Now, since \( u_0, v_0 \in V_l \), and \( f \) is optimum, there exists an edge \( u_0 \xleftarrow{e} v_0 \in E_S \) with \( w_D(e_l) = w_D(p_1; e; p_2) \), where \( p_1; e; p_2 \) denotes the path formed by concatenating \( p_1, e, \) and \( p_2 \). Therefore, we can reroute \( \min \{ f(e_i) : e_i \in p_1; e; p_2 \} \) units of flow through \( e_l \) and still maintain an optimum flow. Let \( f_a \) be the new optimum flow. Then

\[
|E^+_D(f_a)| \leq |E^+_D(f)| - 1.
\]

Therefore, repetition of this procedure until \( E^+_D(f_a) \cap E = \emptyset \) yields an optimum flow \( f' \) such that \( E^+_D(f') \subseteq E_S \). \( \square \)
Now, we show how we can get a solution for Problem AUX that satisfies the integrality constraints of Problem RMI-Dual-Flow. The proof relies on Lemma 5.8 above and on Lemma 5.3 of Section 5.1.

Lemma 5.9 Let f be a solution for the primal of Problem AUX with $E^+_D(f) \subseteq E_S$. Then there exists $x \in \mathcal{N}_{AUX}^*$ such that:

$$x(v) \in \mathbb{Z}$$

for all $v \in V_I$.

Proof: Let $d_D(f, v)$ denote the length of a shortest-path in the residual graph $G_D(f)$ from a source $s \in V_I$ to a vertex $v \in V$. From Lemma 5.3 we know that once an optimum flow $f$ for the primal of Problem AUX is known, the assignment $x(v) = d_D(f, v)$ for every vertex $v \in V$ yields a solution $x$ to Problem AUX.

It remains to show that $x$ satisfies $x(v) \in \mathbb{Z}$ for all $v \in V_I$. Let us denote by $l_D(f, s)$ the length of a path $s$ in $G_D(f)$ and let $p$ be a shortest-path in $G_D(f)$ from the source $s \in V_I$ to a vertex $v \in V_I$. We shall prove that $l_D(f, p) = d_D(f, v) \in \mathbb{Z}$. Let $q = v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} \ldots \xrightarrow{e_k} v_{k-1} \xrightarrow{e_k} v_k$ be a part of $p$ such that $v_0, v_k \in V_I$ and $v_1, \ldots, v_{k-1} \notin V_I$. Since $E^+_D(f) \subseteq E_S$, we have that either $e_i \in E \cup E_S$ for all edges $e_i \in p$, or that $k = 1$ and $v_0 \rightarrow v_1$ is a backward edge of a flow-carrying edge $v_1 \rightarrow v_0 \in E_S$. In the first case $l_D(f, q) \in \mathbb{Z}$, since $q$ has to be a shortest-path from $v_0$ to $v_k$ and there always exists an edge $e \in E_S$ such that $w_D(e) \leq \lfloor w(q) \rfloor$. In the second case $l_D(f, q) \in \mathbb{Z}$, since $v_1 \rightarrow v_0 \in E_S$ implies $w_D(v_1 \rightarrow v_0) \in \mathbb{Z}$ and $l_D(f, q) = -w_D(v_1 \rightarrow v_0)$ by definition. Therefore, $l_D(f, q) \in \mathbb{Z}$ for every $q$ and consequently $l_D(f, p) \in \mathbb{Z}$.

Now, we can easily infer that the solution of Problem AUX derived according to the way suggested in Lemma 5.9 is a solution for Problem RMI-Dual-Flow.

Theorem 5.10 Let $f$ be a solution for the primal of Problem AUX with $E^+_D(f) \subseteq E_S$. Let $x$ be a solution of a single-source shortest-paths problem on $G_D(f)$ from a source $s \in V_I$. Then $x$ is a solution for Problem RMI-Dual-Flow.

Proof: From Lemma 5.3 we infer that $x \in \mathcal{N}_{AUX}^*$ and consequently $x$ satisfies constraint (5.6):

$$x(v) - x(u) \leq w(e)$$
for all \( e \in E \). Therefore, \( x \) satisfies constraint (5.8) of Problem RMI-Dual-Flow.

From Lemma 5.9 we have that \( x \) also satisfies the integrality constraint (5.9) of Problem RMI-Dual-Flow. Therefore, \( x \in X_{RMI}^* \), which implies that \( Z(y) \geq Z(x) \) for every \( y \in X_{RMI}^* \). But from Corollary 5.5 we have that \( Z(y) \leq Z(x) \). Therefore, \( x \in X_{RMI}^* \) as well.

\[ \square \]

5.4 The Algorithm

In this section we give the \( O(V^3 \log V) \) algorithm that solves Problem RMI-Dual-Flow. Its correctness relies on the theory developed in the previous section.

Algorithm RMI-Dual-Flow This algorithm determines a solution \( x \) for Problem RMI-Dual-Flow.

1. Compute the edges in \( E_S \) by solving an all-pairs shortest-paths problem on \( G \). Fail if a negative-weight cycle is found.

2. Compute a min-cost flow \( f \) on the graph \( G_D \).

3. Transform \( f \) into \( f' \) by rerouting flow in such a way that if \( f'(e) > 0 \) then \( u \rightarrow v \in E_S \).

4. Compute the shortest-paths lengths \( x(v) \) for each vertex \( v \) in \( G_D(f') \) from a source \( s \in V_t \).

Step 1 requires \( V \) shortest-paths algorithms. The total cost is \( O(V(E + V \log V)) \) using Johnson’s all-pairs shortest-paths algorithm [10]. Step 2 executes one uncapacitated min-cost flow algorithm, which requires \( O(V \log V (E_D + V \log V)) \) steps, using Orlin’s strongly polynomial algorithm [19]. Step 3 runs for \( O(VE) \) time, since each rerouting eliminates flow from at least one edge in \( E \) and requires \( O(V) \) steps. Step 4 can be implemented in \( O(VE_D) \) time, using Bellman-Ford’s algorithm for shortest-paths. Therefore, the overall running time is \( O(V^3 \log V) \).

5.5 An Application to State Minimization

In this section we present the state minimization problem for retiming from the mathematical programming perspective described in [17], and we give a reduction of the
problem to Problem RMI-Dual-Flow. The state minimization problem is defined as follows: For a given circuit \( G = (V, E, d, w) \), determine a retiming of the circuit such that the total number of registers \( \sum_{e \in E} w_r(e) \) of the retimed circuit is minimized.

First, we give without proof the following theorem from [17]. This theorem describes retiming as a mixed-integer programming problem.

**Theorem 5.11** Let \( G = (V, E, d, w) \) be a synchronous circuit, and let \( c \) be a positive real number. There exists a retiming \( r \) of \( G \) such that \( \Phi(G_r) \leq c \) if and only if there exists an assignment of a real value \( R(v) \) and an integer value \( r(v) \) to each vertex \( v \in V \) such that

\[
\begin{align*}
R(v) - r(v) & \leq -d(v)/c, \\
r(v) - R(v) & \leq 1,
\end{align*}
\]

for every vertex \( v \in V \), and

\[
\begin{align*}
R(v) - r(u) & \leq w(e), \\
r(v) - R(u) & \leq w(e) - d(v)/c,
\end{align*}
\]

wherever \( u \prec v \).

\[ \square \]

The number of registers \( S(G_r) \) in the retimed circuit \( G_r \) is

\[
S(G_r) = \sum_{e \in E} w_r(e)
\]

\[
= \sum_{u \prec v} (w(e) + r(u) - r(v))
\]

\[
= \sum_{e \in E} w(e) + \sum_{u \prec v} (r(u) - r(v))
\]

\[
= S(G) + \sum_{v \in V} r(v)(\text{outdegree}(v) - \text{indegree}(v)),
\]

where \( S(G) \) is the number of registers in the original circuit. Since \( S(G) \) is constant, minimizing \( S(G_r) \) is equivalent to minimizing the quantity

\[
\sum_{v \in V} r(v)(\text{outdegree}(v) - \text{indegree}(v)),
\]
which is a linear combination of the \( r(v) \), since \( (\text{outdegree}(v) - \text{indegree}(v)) \) is constant for each \( v \). Now, using Theorem 5.11 we can state the register minimization problem in its mixed-integer form:

**Problem STMIN (State Minimization)** Given a synchronous circuit \( G = (V, E, d, w) \) and a positive number \( c \), determine a retiming \( r \) of \( G \) such that \( \Phi(G_r) \leq c \) and \( G_r \) has the minimum number of registers. Equivalently, find an assignment of a real value \( R(v) \) and an integer value \( r(v) \) to each vertex \( v \in V \) that minimizes

\[
\sum_{v \in V} r(v)(\text{outdegree}(v) - \text{indegree}(v))
\]

subject to

\[
R(v) - r(v) \leq -d(v)/c, \tag{5.8}
\]
\[
r(v) - R(v) \leq 1, \tag{5.9}
\]

for every vertex \( v \in V \), and

\[
r(v) - r(u) \leq w(e), \tag{5.10}
\]
\[
R(v) - R(u) \leq w(e) - d(v)/c, \tag{5.11}
\]

wherever \( u \prec v \).

The state minimization problem on \( G = (V, E, d, w) \) can be seen from the perspective of the mixed-integer problem \( \text{RMI-Dual-Flow} \) on an uncapacitated network \( G' = (V', E', w') \). The graph \( G' \) is defined as follows.

\[
V' = \{v_i : v \in V, i = 1, 2\},
\]
\[
E' = E'_1 \cup E'_2 \cup E'_3 \cup E'_4,
\]

where

\[
E'_1 = \{v_1 - v_2 : v_1, v_2 \in V'\},
\]
\[
E'_2 = \{v_2 - v_1 : v_1, v_2 \in V'\},
\]
\[
E'_3 = \{u_1 - v_1 : u - v \in E\},
\]
\[
E'_4 = \{u_2 - v_2 : u - v \in E\}.
\]
The edge-weight of each edge $e \in E'$ is

$$w'(e) = \begin{cases} 
\frac{-d(v)}{c} & \text{if } v_1 \xrightarrow{e} v_2 \in E_1', \\
1 & \text{if } v_2 \xrightarrow{e} v_1 \in E_2', \\
w(e) & \text{if } u \xleftarrow{e} v \in E_3', \\
w(e) - \frac{d(v)}{c} & \text{if } u \xrightarrow{e} v \in E_4'.
\end{cases}$$

The unknown $r(v)$ of the state minimization problem corresponds to $x(v_1)$ and the unknown $R(v)$ corresponds to $x(v_2)$. The function $b$ is defined on $V'$ as $b(v_1) = (\text{indegree}(v) - \text{outdegree}(v))$ for every vertex $v_1 \in V$, and $b(v_2) = 0$ for every vertex $v_2 \in V$. Finally, $V_I = \{v_1 : v_1 \in V'\}$.

In summary, in this chapter we gave a solution to a mixed-integer optimization problem. We identified the problem as the restricted mixed-integer dual of an uncapacitated minimum-cost flow by observing that its linear programming relaxation is the dual of an uncapacitated minimum-cost flow problem. Based on this observation we developed a theoretical framework for its solution and we gave a procedure that solves it in $O(V^3 \lg V)$ steps. Finally, we gave an application of our algorithm by reducing the state minimization problem for retiming to the mixed-integer problem that we solved.
Chapter 6

Conclusion

In this paper we have investigated properties of retiming, a synchronous circuitry optimization technique. We presented specialized, fast algorithms for retiming of combinational circuitry. Specifically, we showed that combinational circuitry can be pipelined with minimum latency in $O(E)$ steps, which is optimal within a constant factor. Clock-period minimization of combinational circuitry can be achieved in $O(ELgD)$ steps, where $D$ is the maximum component delay in the circuit. We presented a novel and concise graph theoretic characterization of the minimum clock-period of a circuit. Based on this characterization we gave improved techniques for minimum clock-period retiming of sequential circuitry. We presented an $O(\min\{V^{1/2}ELg(VD),VE\})$ algorithm for minimum clock-period retiming of unit-delay circuitry, and an $O(VElgD)$ algorithm for minimum clock-period retiming of general circuitry. We also showed that a retiming of a general circuit with clock-period that does not exceed the minimum by more than $D$ can be found in $O(\min\{V^{1/2}ELg(VW)lg(VD),VElg(VD)\})$ steps. Subsequently, we exhibited the closed semiring structure of retiming and we gave an algorithm which operates based on this structure. Finally, we gave an $O(V^3 lg V)$ time algorithm for a mixed-integer optimization problem, which arises in the linear programming framework of retiming.

There are still open questions of both practical and theoretical interest in the area. It is an interesting question whether there exists an algorithm for minimum clock-period retiming of general circuits that matches the running time of the algorithm for the same problem on unit-delay circuitry. Decoupling the running time of our algorithm for the mixed-integer optimization Problem RMI-Dual-Flow from the number of
CHAPTER 6. CONCLUSION

the new constraints introduced will also be an interesting extension of the techniques presented in this thesis. Finally, proving the conjecture that Problem MI-Dual-Flow is intractable will fully elucidate the problem of optimizing mixed-integer difference constraints. Our conjecture is supported by the fact that the feasible vectors of Problem MI-Dual-Flow do not form a convex set as well as by the fact that the solutions to Problem MI-Dual-Flow do not necessarily exhibit the optimal substructure property. Lack of convexity and optimal substructure rules out linear programming and dynamic programming approaches, that could lead to polynomial-time algorithms.
Bibliography


