ANALYSIS OF THE CAPABILITY TO EFFECTIVELY DESIGN COMPLEMENTARY METAL OXID. (U) AIR FORCE INST OF TECH WRIGHT-PATTERSON AFB OH SCHOOL OF ENGI. M L MCCONKEY UNCLASSIFIED DEC 84 AFIT/GE/ENG/84D-44 F/G 9/5 NL
ANALYSIS OF THE CAPABILITY TO EFFECTIVELY DESIGN COMPLEMENTARY METAL OXIDE SEMICONDUCTOR INTEGRATED CIRCUITS

THESIS

Michael L. McConkey
Second Lieutenant, USAF

AFIT/GE/ENG/84D-44

DEPARTMENT OF THE AIR FORCE
AIR UNIVERSITY
AIR FORCE INSTITUTE OF TECHNOLOGY

Wright-Patterson Air Force Base, Ohio
ANALYSIS OF THE CAPABILITY TO
EFFECTIVELY DESIGN
COMPLEMENTARY METAL OXIDE SEMICONDUCTOR
INTEGRATED CIRCUITS

THESIS

Michael L. McConkey
Second Lieutenant, USAF

AFIT/GE/ENG/84D-44

Approved for public release; distribution unlimited
ANALYSIS OF THE CAPABILITY TO EFFECTIVELY DESIGN COMPLEMENTARY METAL OXIDE SEMICONDUCTOR INTEGRATED CIRCUITS

THESIS

Presented to the Faculty of the School of Engineering of the Air Force Institute of Technology Air University In Partial Fulfillment of the Requirements for the Degree of Master of Science in Electrical Engineering

Michael L. McConkey, B.S. Second Lieutenant, USAF December 1984

Approved for public release; distribution unlimited
This project was undertaken with the intent of acquiring a knowledge base of the available tools with which to do CMOS/BULK design work. This knowledge base includes the "how to" of each tool to ease the frustration that a designer might experience (and avoid the frustration that I experienced). The easiest tools to use are the ones that are presented in the pages of this thesis.

The CMOS/BULK library that was put together is by no means complete, but it gives the designer a head start and hopefully will tickle his imagination to add new cells and perhaps better versions of the old ones.

I would like to thank my thesis advisor, Bill Sutton, for his invaluable help, guidance, and draft reviews in completing this project. I would also like to thank Hal Carter and Joe Hamlin for their help in getting BANE up and running on the VAX 11/780.

Special thanks goes to my lovely new wife, Angela, for putting up with all of this.

Michael L. McConkey
## Contents

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Preface</td>
<td>ii</td>
</tr>
<tr>
<td>List of Figures</td>
<td>v</td>
</tr>
<tr>
<td>List of Tables</td>
<td>vii</td>
</tr>
<tr>
<td>Abstract</td>
<td>viii</td>
</tr>
<tr>
<td>I. Introduction</td>
<td>1-1</td>
</tr>
<tr>
<td>Background</td>
<td>-1</td>
</tr>
<tr>
<td>Problem Statement</td>
<td>-3</td>
</tr>
<tr>
<td>Scope</td>
<td>-3</td>
</tr>
<tr>
<td>Assumptions</td>
<td>-5</td>
</tr>
<tr>
<td>Summary of Current Research</td>
<td>-5</td>
</tr>
<tr>
<td>Approach</td>
<td>-5</td>
</tr>
<tr>
<td>Sequence of Presentation</td>
<td>-6</td>
</tr>
<tr>
<td>II. CMOS Technology</td>
<td>II-1</td>
</tr>
<tr>
<td>The CMOS Process</td>
<td>-1</td>
</tr>
<tr>
<td>CMOS Latch-up</td>
<td>-7</td>
</tr>
<tr>
<td>CMOS Speed Enhancements</td>
<td>-12</td>
</tr>
<tr>
<td>CMOS - NMOS Comparison</td>
<td>-14</td>
</tr>
<tr>
<td>CMOS - CMOS/SOS Comparison</td>
<td>-15</td>
</tr>
<tr>
<td>CMOS/SOS Developments at AFIT</td>
<td>-17</td>
</tr>
<tr>
<td>III. CMOS Design and Verification</td>
<td>III-1</td>
</tr>
<tr>
<td>Design Tools</td>
<td>-1</td>
</tr>
<tr>
<td>Design Methodology</td>
<td>-9</td>
</tr>
<tr>
<td>I/O Pads</td>
<td>-14</td>
</tr>
<tr>
<td>Cell Library</td>
<td>-16</td>
</tr>
<tr>
<td>IV. ALU Design</td>
<td>IV-1</td>
</tr>
<tr>
<td>Preliminary Design</td>
<td>-1</td>
</tr>
<tr>
<td>Detailed Design</td>
<td>-4</td>
</tr>
<tr>
<td>Verification</td>
<td>-5</td>
</tr>
<tr>
<td>V. ALU Comparison</td>
<td>V-1</td>
</tr>
<tr>
<td>Logic Gates</td>
<td>-1</td>
</tr>
<tr>
<td>ALU</td>
<td>-3</td>
</tr>
<tr>
<td>VI. Conclusions and Recommendations</td>
<td>VI-1</td>
</tr>
<tr>
<td>Conclusions</td>
<td>-1</td>
</tr>
<tr>
<td>Recommendations</td>
<td>-3</td>
</tr>
</tbody>
</table>
## List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>II-1</td>
<td>CMOS Structures</td>
<td>II-2</td>
</tr>
<tr>
<td>II-2</td>
<td>Typical Inverter and Voltage Transfer Characteristic</td>
<td>II-4</td>
</tr>
</tbody>
</table>
| II-3   | CMOS Gates  
a) NAND Gate  
b) NOR Gate  
c) Transmission Gate | II-5 |
| II-4   | CMOS Inverter Cross Section Showing Parasitic Bipolar Transistors | II-8 |
| II-5   | CMOS Device with Guard Bands | II-9 |
| II-6   | Domino CMOS | II-12 |
| II-7   | Cross Section  
a) CMOS  
b) CMOS/SOS | II-16 |
| III-1  | CMOS Inverter Layout | III-11 |
| IV-1   | 4-bit ALU Logic Diagram | IV-2 |
| IV-2   | Modified ALU Logic Diagram | IV-6 |
| V-1    | 2-Input NAND Gates  
a) BULK  
b) SOS | V-2 |
| B-1    | CMOS/BULK Design Cycle | B-3 |
| D-1    | Transmission Gate  
a) schematic  
b) CLL plot | D-2 |
| D-2    | Inverter  
a) schematic  
b) CLL plot | D-7 |
| D-3    | 2-Input NAND Gate  
a) schematic  
b) CLL plot | D-11 |
| D-4    | 3-Input NAND Gate  
a) schematic  
b) CLL plot | D-18 |
| D-5    | 4-Input NAND Gate  
a) schematic  
b) CLL plot | D-28 |
| D-6    | 2-Input NOR Gate  
a) schematic  
b) CLL plot | D-41 |
D-7  Double Buffer
    a) schematic  b) CLL plot  D-48
E-1  CMOS/BULK CIF Layers  E-2
E-2  pad lvdd  E-3
E-3  pad lgnd  E-4
E-4  pad lin  E-5
E-5  pad lbin  E-6
E-6  pad lbin_ttl  E-7
E-7  pad lout  E-8
E-8  pad lout_ttl  E-9
E-9  pad lts  E-10
F-1  Listing of "c_ext.cll", available cells in CMOS/BULK Library "libc.lib"  F-2
G-1  CMOS/BULK ALU  G-2
G-2  Upper right corner of ALU  G-3
G-3  Lower right corner of ALU  G-4
G-4  Lower left corner of ALU  G-5
G-5  Upper left corner of ALU  G-6
<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>II-1</td>
<td>CMOS - NMOS Operating Parameters</td>
<td>II-15</td>
</tr>
<tr>
<td>III-1</td>
<td>BANE Options</td>
<td>III-3</td>
</tr>
<tr>
<td>III-2</td>
<td>CMOS/BULK Layers</td>
<td>III-5</td>
</tr>
<tr>
<td>III-3</td>
<td>CMOS/BULK Standard Pad Frames</td>
<td>III-1</td>
</tr>
<tr>
<td>IV-1</td>
<td>Definition of ALU Terms</td>
<td>IV-3</td>
</tr>
<tr>
<td>IV-2</td>
<td>ALU Arithmetic and Logic Functions</td>
<td>IV-3</td>
</tr>
<tr>
<td>IV-3</td>
<td>Modified ALU Functions</td>
<td>IV-7</td>
</tr>
<tr>
<td>V-1</td>
<td>Relative Dimensions for BULK and SOS Devices</td>
<td>V-2</td>
</tr>
<tr>
<td>V-2</td>
<td>ALU Dimensions for BULK and SOS Versions</td>
<td>V-3</td>
</tr>
</tbody>
</table>
Abstract

A complete CMOS/BULK design cycle has been implemented and fully tested to evaluate its effectiveness as a viable set of computer-aided design tools for the layout, verification, and simulation of CMOS/BULK integrated circuits. This design cycle is good for p-well, n-well, or twin-well structures, although current fabrication techniques available limit this to p-well only. BANE, an integrated layout program from Stanford, is at the center of this design cycle and was shown to be simple to use in the layout of CMOS integrated circuits (it can also be used to layout NMOS integrated circuits).

A "flowchart" was developed showing the design cycle from initial layout, through design verification, and to circuit simulation using NETLIST, PRESIM, and RNL from the University of Washington. A CMOS/BULK library was designed and includes logic gates that were designed and completely tested by following this "flowchart". Also designed was an arithmetic logic unit as a more complex test of the CMOS/BULK design cycle.
ANALYSIS OF THE CAPABILITY TO EFFECTIVELY DESIGN
COMPLEMENTARY METAL OXIDE SEMICONDUCTOR
INTEGRATED CIRCUITS

1. Introduction

Background

The Department of Defense has always been a major driving force behind the development of new and better technologies, and this is especially true in the field of microelectronics and integrated circuits. The development of integrated circuits and their successful use in military applications has had a great impact on the size, functions, and data processing capabilities of military systems such as aircraft, missiles, and satellites. But integrated circuit technology has been increasing steadily for commercial applications and not for military applications (1:273). Although integrated circuits that are targeted for the commercial market are somewhat reliable, they do not meet Department of Defense requirements in terms of "reliability, testability, immunity to environmental stress, and speed" (1:274). Because of this, the VHSIC program was created.

The VHSIC program (Very High Speed Integrated Circuits) was created in 1978 and was put into affect in 1980. It is a four phase program spanning over seven years. It is designed to meet the objective of developing advanced integrated circuits for use in future military systems.
The product of the VHSIC program will be integrated circuits with very high switching speeds, low power consumption, and radiation hardening. In order to get the high switching speeds, more and more transistors have to be packed onto the same integrated circuit. VLSI technology is capable of doing this. But increasing the number of transistors on the same circuit also increases the power consumption of the circuit. A trend towards the use of CMOS has developed to obtain both high switching speed and decreased power consumption. Also CMOS technology has somewhat better radiation resistance than other leading transistor technologies.

Although CMOS is not the only viable technology for use in the VLSI/VHSIC programs, it is a proven technology. Some of the features that make CMOS desirable are as follows:

1. Static power dissipation is extremely small.
2. Excellent noise immunity.
3. Faster than p-channel MOS.
4. TTL compatible.

Also dynamic CMOS circuits are comparable in speed and design complexity to the same type of circuit implemented in NMOS.

Currently, CMOS technology is being applied to microprocessors, RAMs, and analog devices such as operational amplifiers and analog-to-digital converters. Very large, 256K, RAMs have been designed by using dynamic
CMOS circuits where many n-channel transistors are used with just a few p-channel transistors, and there exists one design that uses an NMOS memory cell in conjunction with high performance CMOS periphery circuitry (10). In this way, all the benefits of CMOS are obtained with the high switching speed of NMOS. CMOS circuits are also ideally suited for analog applications because of the large voltage swing that CMOS can provide. Thus, analog and digital devices incorporating CMOS circuitry can be fabricated on the same integrated circuit.

Problem Statement

The purpose of this thesis is to provide an analysis of the capability to effectively generate CMOS integrated circuits at APIT. Currently, only NMOS circuit generation exists, but computer-aided design tools for CMOS have recently arrived and are now on the VAX 11/780.

Scope

Because the CMOS computer-aided design tools are new, they will be studied to determine their effectiveness in generating integrated circuits. These tools include a descriptive chip layout language, a design rule checker, a circuit simulator, and a cell library. Each tool's effectiveness will be determined by actually designing an integrated circuit. This circuit will be a 4-bit arithmetic logic unit (ALU), and it will incorporate cells
from the cell library.

If these tools prove to be too cumbersome or even impossible to use, then the existing NMOS circuit generation techniques will be studied and modified for use in generating CMOS circuits. This study will include using the Stanford CLL (Chip Layout Language) to layout the circuit components, and then modifying the CIF (Cal-Tech Intermediate Form) files that are produced by the Stanford CLL. Also, if this approach is taken, compatibility between the CMOS cell library format and the Stanford CLL will have to be determined. If compatibility does not exist, then a new CMOS cell library will be developed using the Stanford CLL.

To provide some comparisons between CMOS and other technologies in VLSI, the ALU designed in this thesis will be compared to an ALU of the same design using CMOS/SOS technology. This CMOS/SOS ALU was designed by Wayne Sommars GE-83D (5).

To provide the necessary background, one chapter of this thesis will briefly present current CMOS technology plus new developments that are making this technology better. Also, differences between CMOS and CMOS/SOS will be presented. Throughout this thesis, CMOS will refer to bulk CMOS (silicon substrate) while CMOS/SOS (sapphire substrate) references will be made explicit.
Assumptions

In order to complete this thesis work in the time allowed, the following assumptions have to be made:

1. Pads suitable for use in CMOS integrated circuits are available. These pads will include VDD, ground, input, and output pads. The input and output pads should be TTL compatible.

2. The CMOS cell library contains the cells most frequently used in designing CMOS integrated circuits. These cells have been tested and perform according to design conventions.

Summary of Current Research

Much is already known about CMOS. It is a well documented technology that is just now being exploited for use in VLSI designs. Currently, research is being conducted to determine how to avoid an annoying problem called latch-up. Also, research is being conducted on how to increase the speed of CMOS logic to make it more desirable for VHSIC applications. Chapter II presents these items in more detail.

At AFIT, there is no research being conducted in CMOS technology merely because there has been no opportunity to do so. This thesis should open new doors for future researchers.

Approach

The approach of this thesis is straight-forward. A working knowledge of the available CMOS computer-aided
design tools will be assembled. This will include "flowcharts" to show how each tool relates to another in the total CMOS design process. A methodology based on this knowledge and on the design process presented in Mead and Conway (6) will then be produced for future AFIT students. If these tools are unsuitable for use, then a methodology based on the current NMOS computer-aided design tools will be produced. If time allows, then compatibility between these two sets of design tools will be analyzed. For example, using SPICE or MEXTRA (both NMOS analysis tools) on CMOS.

After the design methodology has been developed, then it will be implemented in designing a 4-bit ALU. The steps taken in this design should determine whether the developed design methodology is adequate for generating CMOS integrated circuits. The methodology will be strictly adhered to unless such circumstances dictate otherwise.

Sequence of Presentation

Chapter II presents a brief background and introduction of CMOS technology. Such items as latch-up and precharging are discussed. Comparisons between CMOS and NMOS, and between CMOS and CMOS/SOS are included. The emphasis in this chapter will be on current technological advancements in the area of CMOS.

Chapter III includes an introduction and synopsis of the CMOS computer-aided design tools. The use of each tool
is discussed. Also, the design methodology is presented in this chapter. The intent is for this chapter to be used as a tutorial in CMOS integrated circuit design for future AFIT students.

Chapter IV presents the design of the 4-bit ALU. The initial block diagrams, logic circuits, and circuit plots are included.

Chapter V presents the comparison between the CMOS ALU and the CMOS/SOS ALU designed by Sommars.

Chapter VI presents the recommendations and conclusions based on the research included in this thesis.
II. CMOS Technology

This chapter presents current advancements in the broad area of CMOS. The advancements included in this chapter are latch-up improvements, speed enhancements, design complexity improvements as compared to NMOS and CMOS/SOS, and current advancements in CMOS/SOS at AFIT. Before these advancements can be discussed, a brief overview of CMOS is necessary. The reader may wish to proceed to the next section if he is already familiar with this technology.

The CMOS Process

Complementary metal-oxide-semiconductor technology, CMOS, is currently one of the leading transistor logic families for VLSI design. Its low power consumption and excellent noise immunity make it ideally suited for integrated circuits whose design complexity requires more transistors to be packed on a given piece of substrate.

CMOS technology actually consists of two separate MOS technologies: that of p-channel MOS, PMOS, and n-channel MOS, NMOS. Conventional CMOS is known as bulk CMOS because it has a silicon substrate, as opposed to CMOS/SOS which has a sapphire substrate. There are three different possible structures for a CMOS transistor, and these are shown in Figure II-1. Typically, most CMOS circuits are
constructed using a p-well simply because it was the first method.

All three are claimed to have advantages in enhancing the performance of a CMOS circuit. For the first method, bulk CMOS starts with an n-type substrate into which a p-well is diffused. This well eventually holds the NMOS circuit.

After this diffusion, cuts are made to diffuse in the source and drain for the PMOS circuit which have a higher concentration of p-type material. Next, cuts are made over
the p-well to diffuse in the source and drain of the NMOS circuit. Following this the gates of each transistor are formed. The gate is usually an arrangement of polysilicon sandwiched between silicon dioxide (2). In the last step, metal is laid down to make the appropriate interconnections. Note also in bulk CMOS that there usually is an extra step consisting of etching a groove between each transistor and growing silicon dioxide. This increases the isolation between transistors (2).

Figure 11-2 shows a basic CMOS inverter which consists of a PMOS circuit and an NMOS circuit. These two transistors work together to provide the switching, thus the name complementary MOS or CMOS. At any instant of time, only one transistor of the pair is on. What makes CMOS technology so desirable is that in either logic state (0 or 1) negligible power is drawn from the source. Power dissipation only occurs when the logic state switches. This low power dissipation makes CMOS ideally suited for systems that cannot provide a large power supply, such as space vehicles or the new portable microcomputers. Note that both transistors are enhancement mode transistors. This provides active pull-up and active pull-down for the CMOS inverter.

Figure II-2 also shows the typical voltage transfer characteristic for the CMOS inverter. When the input voltage, \( V_i \), is zero, the PMOS transistor is on while the NMOS transistor is off. This is because the PMOS
Figure 11-2. Typical Inverter and Voltage Transfer Characteristic (7:238,239)

transistor requires negative gate-source and drain-source voltages to cause channel formation while the NMOS transistor requires positive gate-source and drain-source voltages. The output voltage, $V_o$, is high because it is at the supply voltage potential through the PMOS transistor. As $V_i$ is increased, the NMOS transistor turns on (saturation) causing $V_o$ to drop.

A further increase in $V_i$ causes both transistors to be saturated. It is at this point that the maximum power dissipation of CMOS occurs. Finally, when $V_i$ is
a threshold voltage (that voltage required for channel formation) below the supply voltage, the NMOS transistor is on and the PMOS transistor is off (7:239). The output voltage is now low because it is at ground potential through the NMOS transistor.

Most CMOS circuits consist of variations of the CMOS inverter. Shown in Figure II-3 are a CMOS NAND gate and a CMOS NOR gate. In the NAND configuration, both n-channel transistor gates must be high to provide a path to ground. Otherwise, the p-channel transistors stay on driving the output to Vdd (normally 5 volts.) In the NOR
configuration, operation is opposite.

Also shown in Figure 11-3 is the CMOS transmission gate. This gate is useful in isolating different sections of combinational logic. Current flow through this gate is bi-directional depending on the active phase signal. When the phase signal is high (complement low), current can flow through the transmission gate in either direction because both the p-channel and n-channel transistors are on. When the phase signal is low (complement high), the transmission gate becomes a high impedance device because both transistors are off.

There exist many innovative forms of CMOS technology. All improve or take advantage of certain characteristics of CMOS. High performance CMOS, HiCMOS, uses the twin well structure along with a double layer of polysilicon to increase the speed and density of conventional CMOS (8). Stacked Transistors CMOS, ST-CMOS, stacks the p-channel transistor on top of the n-channel transistor to increase the packing density (9) which makes it comparable to densities achieved with standard NMOS technology. Then there is CMOS on insulating substrate such as CMOS/SOS. More will be said about CMOS/SOS later in this chapter. These are just three of the many forms of CMOS technology that can be used in circuit applications.

Currently, CMOS technology is being applied to microprocessors, RAMs, and analog circuits such as operational amplifiers and analog-to-digital converters.
Very large, 256K, RAMs have been designed by using dynamic CMOS circuits where many n-channel transistors are used with just a few p-channel transistors, and there exists one design that uses an NMOS memory cell in conjunction with high performance CMOS periphery circuitry (10). In this way, all the benefits of CMOS are obtained with the high switching speed of NMOS. CMOS circuits are also ideally suited for analog applications because of the large voltage swing that CMOS can provide. Thus, analog and digital circuits incorporating CMOS circuitry can be fabricated on the same integrated circuit.

**CMOS Latchup**

CMOS circuits are subject to an undesirable condition called latch-up. When latch-up occurs, the CMOS circuit locks into a logic state and will stay that way until the power is disconnected or the circuit burns out. An electrical transient in the power supply that exceeds the absolute value of either Vdd or Vss (the most negative side of the supply voltage which is usually 0V or ground) is enough to cause latch-up. This transient can be caused by a sudden switching capacitance or it can even be caused by radiation (2).

Latch-up occurs because of the structure of a CMOS circuit. CMOS exhibits parasitic npn and pnp bipolar transistors as shown in Figure 11-4. This figure shows a p-well example, but the parasitic transistors exist for the
n-well and the twin well structures as well.

Notice in the figure that the collector of the pnp transistor drives the base of the pnp transistor and vice versa. This forms a pnpn junction which is an SCR, silicon controlled rectifier. The latch-up occurs when the transient voltage is sufficiently large enough to cause an IR drop exceeding 0.7V across either of the emitter-base shunt resistors (4:490). Once one of the transistors turns on, the other will also turn on. Because the collector of each transistor drives the base of the other, both will turn on hard and fast. This quickly causes the power
supply to be almost completely shorted. A large amount of current flows through this circuit which is why latch-up can be potentially damaging to the CMOS circuit.

Latch-up susceptibility can be reduced or even eliminated in CMOS circuits by careful layout of the CMOS circuits and by either reducing the product of the current gains of the parasitic transistors to be less than one \((h_{FE_{pnp}} \times h_{FE_{nnp}} < 1)\), or by reducing the emitter-base shunt resistance of the parasitic pnp transistor \((11:248)\), or by using guard bands around the p-channel and n-channel transistors that comprise the CMOS
circuit. The latter method was the first one to be used. Figure II-5 shows how the guard bands are used. The p-channel transistor is surrounded by a continuous n+ ring, and the n-channel transistor is surrounded by a continuous p+ ring (7:243). Guard bands collect the minority carriers before they reach the collectors of the parasitic transistors. Guard bands find the most use in I/O circuitry where input protection from transients is critical (4:490). The major disadvantage of using guard bands is that they increase the dimensions of the CMOS circuit.

One of the more effective ways of reducing latch-up susceptibility is by reducing the product of the current gains of the parasitic transistors. This method is most effective when a p-well is used, and is accomplished by using a p+ buried layer under the p-well (4:490). This method increases the base width of the vertical npn parasitic transistor which decreases its current gain (12:254). Other methods of reducing the product of the current gains is by using a Pt-Si Schottky barrier on the PMOS circuit's source and drain (13), or by using retrograde impurity profiles for the well diffusions (14).

The final method of reducing latch-up susceptibility is by reducing or eliminating the emitter-base shunt resistance of the parasitic pnp transistor. This can be done easily by growing a lightly doped epitaxy over a heavily doped substrate (4:490). If a p-well is used, then
the epitaxy/substrate structure is n/n+, and if an n-well is used, then the structure is p/p+.

Latch-up characterization is dependent on the type of CMOS structure used and influences the choice of substrate material. In the p-well structure, the npn parasitic transistor is formed vertically, and its current gain is dependent on well junction depth and impurity density, while in the n-well structure, the npn parasitic transistor is formed laterally, and its current gain is dependent on circuit alignment and lateral spacing (15:451). But latch-up susceptibility in the p-well and the n-well structures is determined more by the emitter-base shunt resistances and less by the product of the current gains (11, 15, 16, 17). This would make the use of a lightly doped epitaxy critical in hardening against latch-up in CMOS circuits that use either well structure. There is no difference in latch-up immunity between the two structures if an epitaxial layer is not used, while the p-well structure has a better latch-up immunity than the n-well structure if an epitaxial layer is used (16:163).

Latch-up immunity in a twin well structure is also due primarily to a reduction in the emitter-base shunt resistances and not to a reduction in the product of the current gains (17). In this type of structure, though, an epitaxial layer is not used to reduce the shunt resistances, but rather the impurity doping densities of the wells are controlled and kept at $10^{16}$ cm$^{-3}$. 

II-11
This high impurity concentration in each well ensures low emitter-base shunt resistances.

CMOS Speed Enhancements

A CMOS circuit is slower than TTL or NMOS, but it is faster than PMOS. The reason why CMOS is slower than NMOS is because of the added gate capacitance on the input due to the parallel connection of the gate of the PMOS transistor to the gate of the NMOS transistor (4:479). The most common way of enhancing the speed of CMOS is by
precharging the bus lines (18). These lines are pulled to a logic 1 during one phase of the clock cycle, and during the next phase, the bus lines are used for the transmission of data. In this way, the CMOS circuit does not have to supply the current necessary to pull the bus lines high which significantly increases the speed of the circuit.

One other way that is currently in wide use of enhancing CMOS circuits is to use many n-channel transistors with very few p-channel transistors (4:480). The speed enhancement comes from the use of a large number of n-channel transistors, yet the power dissipation advantage of CMOS is still present because of the use of the p-channel transistors. This type of arrangement is known as Domino CMOS and an example is shown in Figure 11-6.

This type of structure is called dynamic because it is enabled only when the clock pulse is high. When the clock pulse is low, the output remains high. A typical integrated circuit would consist of many of these types of devices in a cascaded connection. The data flows from one device to another, thus the name Domino CMOS (4:480).

There is one other form of CMOS, called Hi-CMOS, that offers improved speed capability over typical CMOS. Hi-CMOS employs the use of a twin well structure with short channel transistors and a double layer of polysilicon for the gate (8:534). It also uses an n/n+ epitaxy/substrate structure to prevent latch-up by reducing the emitter-base
shunt resistances (8:535).

**CMOS - NMOS Comparison**

The structure of a CMOS circuit and that of an NMOS circuit look similar when compared. The difference is that where the CMOS circuit contains a PMOS transistor, the NMOS circuit contains a depletion mode NMOS transistor with its gate shorted to its drain. This depletion mode transistor provides active pull-up and is always on. This means that the NMOS circuit is always dissipating power while the CMOS circuit is not. An integrated circuit manufactured with thousands of NMOS circuits is going to place a constant load on the power source. This is why CMOS circuits are currently being used in integrated circuits where the power supply is limited.

But a disadvantage of CMOS is that it requires more square area of silicon than does NMOS. Domino CMOS and Hi-CMOS are then used because these two forms not only provide significant speed improvements but they also conserve silicon real estate. Table II-1 shows a more detailed comparison between these two technologies.

Although it appears that NMOS is better, the advantages offered by CMOS can far outweigh any apparent advantages offered by NMOS. The designer must consider the specifications of the system before choosing a technology, especially the power requirements.
<table>
<thead>
<tr>
<th></th>
<th>NMOS</th>
<th>CMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>power dissipation</td>
<td>.1-10</td>
<td>50nW static</td>
</tr>
<tr>
<td>per gate (mW)</td>
<td>(freq dependent)</td>
<td></td>
</tr>
<tr>
<td>fan-out</td>
<td>25</td>
<td>50</td>
</tr>
<tr>
<td>propagation delay</td>
<td>1-10</td>
<td>10-50</td>
</tr>
<tr>
<td>per gate (ns)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>packing density</td>
<td>-150</td>
<td>-70</td>
</tr>
<tr>
<td>(gates/mm²)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**CMOS - CMOS/SOS Comparison**

CMOS/SOS is an emerging technology that seems to offer better performance than bulk CMOS. A CMOS/SOS circuit is similar to a bulk CMOS circuit except that the actual transistors are formed in a silicon island on a sapphire substrate. Figure II-7 shows cross section views of a CMOS and a CMOS/SOS circuit.

There really is no difference between CMOS and CMOS/SOS in the areas of power dissipation, process complexity, and ease of design. There are three important differences between these two technologies and they are parasitic capacitances, latch-up, and floating substrate affects. CMOS exhibits gate-drain, drain-substrate, and source-substrate parasitic capacitances. CMOS/SOS substantially exhibits only a gate-drain capacitance which is lower than that for CMOS (5:II-22).
The reason for this is that the island diffusions are driven down to the sapphire substrate which is an insulator. Decreasing the parasitic capacitance increases the switching speed for a given supply voltage and power rating. This is why CMOS/SOS enjoys a faster switching speed than CMOS.

CMOS/SOS also does not suffer from latch-up. The sapphire substrate does not permit this condition to occur. There are no possible pnpn junctions in a CMOS/SOS circuit. Although CMOS/SOS does not suffer from latch-up, it does have a floating substrate problem that is not a part of bulk CMOS. This problem causes the potential on the...
sapphire substrate to continually rise with repetitive switching of the gates which reduces the drive capability of the CMOS/SOS circuit (19:245).

CMOS/SOS Developments at AFIT

Currently, AFIT has the capability to design and layout CMOS/SOS integrated circuits through the research effort of one of its students (5). A set of CMOS/SOS design rules were established along with a CMOS/SOS cell library that will permit designers to build large scale integrated circuits. Also developed was a CMOS/SOS PLA generator that permits the design and layout of a PLA from the boolean equations that define such a PLA. Finally, a 4-bit ALU was designed and implemented with cells from the cell library. Although no integrated circuits have been fabricated or tested, this capability shows promise for future VLSI designers at AFIT.
This chapter presents the current computer-aided design tools that can be used to layout and verify CMOS integrated circuits. Each tool is discussed as it pertains to the CMOS/BULK design methodology. This chapter can possibly be used as a tutorial in CMOS integrated design for future AFIT students.

**Design Tools**

_BANE_. A good layout language is vital to design an integrated circuit. This is especially true when the designer cannot depend on an interactive design process but must judiciously place each interconnect through the use of wire and rectangle statements. The BANE process, designed by Stanford, is one of the many layout tools available to the designer.

The BANE process consists of a pipeline that starts with a CLL (Chip Layout Language) file that describes the layout of the circuit and ends with a plot of the circuit. It is an enhanced version of the CLL CAD tool. BANE can also produce a cifout file (".co") or a CIF file (".cif") that is suitable for other CAD tools. BANE can be used for NMOS circuit design or for CMOS circuit design. The emphasis in this thesis is its use in CMOS circuit design. For more information on CLL, the reader should consult the

To get BANE up and running on the VAX 11/780, a number of changes to the source code had to be made. Most of these changes concerned pathnames, and all the changes are documented in Appendix A for reference. One change that should be noted here is the "lock" procedure of BANE. The designers included this procedure to eliminate the contention of computer resources because the new plotting function takes more time. The "lock" procedure allows only one BANE run per user. In order to study BANE more efficiently, this author eliminated the call to this procedure with the use of comment tokens. The procedure can easily be reinstalled by first deleting the comment tokens and then recompiling BANE. Appendix A includes the steps necessary to do this.

There are six major differences between BANE and the old CALL program, and these differences are as follows:

- inclusion of a technology version option (CMOS or NMOS; default is NMOS)
- inclusion of user defined labels of the form "label: CALL command" in the CALL syntax
- arguments to options must be separated from the option by a space (ie; "-v cmos" to select CMOS technology)
- all options must precede the the ".call" source files
- any CALL files that are referenced with an external statement from within the ".call" file must end with a ".cl" and not a ".call"
- ability to plot BDC violations on the actual circuit plot
Table III-1. BANE Options

<table>
<thead>
<tr>
<th>OPTION</th>
<th>RESULT</th>
</tr>
</thead>
<tbody>
<tr>
<td>-v [n/c]mos</td>
<td>selects the technology to be used, either NMOS or CMOS; default is NMOS</td>
</tr>
<tr>
<td>-o filename</td>
<td>puts any output into filename</td>
</tr>
<tr>
<td>-a</td>
<td>supplies a user defined label or a label of the form symname.linenum to all calls in the &quot;cif&quot; file with user extension 5 (symname is the symbol name in the &quot;cif&quot; file and linenum is the line number it occurs on in the &quot;cif&quot; file)</td>
</tr>
<tr>
<td>-h</td>
<td>user labels generated for all terminals</td>
</tr>
<tr>
<td>-p</td>
<td>display lines containing CLL errors</td>
</tr>
<tr>
<td>-u</td>
<td>user defined labels are generated and included in the &quot;cif&quot; file with user extension 6</td>
</tr>
<tr>
<td>-V</td>
<td>use alternate copy of cil2 language processor</td>
</tr>
<tr>
<td>-Z</td>
<td>provide extensive diagnostics for debugging BANE</td>
</tr>
<tr>
<td>-d #</td>
<td>supplies a &quot;co&quot; file with a depth corresponding to the level of symbol calls given by the number &quot;#&quot;</td>
</tr>
<tr>
<td>-A</td>
<td>plot output on AED terminal (NOT functional)</td>
</tr>
<tr>
<td>-r</td>
<td>produce an 8.5 by 11 inch plot</td>
</tr>
<tr>
<td>-b</td>
<td>increase the raster plot to 9 feet</td>
</tr>
</tbody>
</table>

One of the primary reasons for developing BANE was to include the capability to design CMOS integrated circuits.

III-3
by using existing CAD tools for NMOS integrated circuit design. The technology version option allows the designer to select the technology desired for the integrated circuit. Table III-1 summarizes the new options that are included in BANE.

The -a and -u options are not useful for the current implementation of CIFPLOT. Each generates a user extension that is not recognizable by CIFPLOT. Therefore the label feature would not be advantageous to use until CAD tools that can use this extra information can be obtained.

Two useful options included in BANE are the -r and the -p options. The -r option will cause the plot to be drawn on 8.5 x 11 inch paper which will be suitable for reports. But if the plot is very long compared to its height (height being measured along the 11 inch side of the paper) then the plot will not be contained within the allotted 8.5 inches. The -p option will print to the standard output all the lines that contain a COLL error. This greatly improves any debugging in a COLL file.

BANE recognizes nine different layers in the structure of a CMOS integrated circuit. Table III-2 lists these layers. There are four new layers associated with CMOS design. The two layers, pwell and nwell, are used to define the n-channel transistor area and the p-channel transistor area, respectively. Either can be used separately for single-well fabrication processes, or they can be used together for twin-well fabrication processes.
Table III-2. CMOS/BULK Layers

<table>
<thead>
<tr>
<th>CLL Layer</th>
<th>BANE CIF Layer</th>
<th>MOSIS CIF Layer</th>
</tr>
</thead>
<tbody>
<tr>
<td>metal</td>
<td>UM</td>
<td>CM</td>
</tr>
<tr>
<td>poly</td>
<td>UP</td>
<td>CP</td>
</tr>
<tr>
<td>diff</td>
<td>UD</td>
<td>CD</td>
</tr>
<tr>
<td>contact</td>
<td>UC</td>
<td>CG</td>
</tr>
<tr>
<td>glass</td>
<td>UG</td>
<td>CC</td>
</tr>
<tr>
<td>pwell</td>
<td>UPW</td>
<td>CW</td>
</tr>
<tr>
<td>pplug</td>
<td>UPP</td>
<td>CS</td>
</tr>
<tr>
<td>nwell</td>
<td>UNW</td>
<td>---</td>
</tr>
<tr>
<td>nplug</td>
<td>UNP</td>
<td>---</td>
</tr>
<tr>
<td></td>
<td>---</td>
<td>CE</td>
</tr>
<tr>
<td></td>
<td>---</td>
<td>CC2</td>
</tr>
<tr>
<td></td>
<td>---</td>
<td>CM2</td>
</tr>
</tbody>
</table>

The other two layers, pplug and nplug, are a p+ layer and an n+ layer, respectively. They are used to create diodes, guard bands, and to provide a good ohmic contact when grounding the p-well or tying the n-well to Vdd.

Also shown in Table III-2 are the layer names that the MOSIS fabricators recognize. Currently MOSIS offers only a standard p-well fabrication process. Before a chip is sent to MOSIS for fabrication, the conversion from the BANE CIF layer names to the MOSIS CIF layer names must be done.

Note that MOSIS offers a second level polysilicon (CE), a second level cut (CC2), and a second level metal (CM2). These additional levels are used for creating capacitors, and any design work must be done in CIF since BANE does not support the layers.
DRC. After the circuit has been laid out, the artwork should be verified using the design rule checker. (Design rules are discussed in the next section.) The new DRC program allows the designer to declare the particular technology just like in BANE with the "-v" option.

Besides the standard checks such as minimum width and separation, DRC also provides three additional checks with the "-e" option. With this option, DRC checks for p-wells connected to ground, n-wells connected to Vdd, and that all diodes are shorted. The p-well and n-well checks only consist of ensuring that these wells are connected to the same node; whether it is ground for the p-wells or Vdd for the n-wells, the DRC makes no distinction. But because of the way that DRC performs this check and the way that the wells are connected to the supply voltages causes DRC to report that the wells are not connected.

One additional false error will occur when DRC is used. DRC will report "contact cuts without poly or diff underneath" for those contacts used in connecting the wells to their respective sides of the power supply. These false errors should be ignored in these situations only. The "-e" option should not be used unless diodes are being implemented in the circuit.

The ".drc" and ".co" files that are generated by DRC and BANE, respectively, should be kept. BANE permits the designer to "tag" DRC violations on the actual circuit plot.
By typing

```
bane -v cmos file.drc file.co
```

the BANE pipeline will produce a plot of the circuit with little black, solid diamonds corresponding to the general area of the DRC violation. This eliminates any confusion by showing exactly where DRC spotted a violation.

**Extraction and Simulation.** Verification of the circuit should continue through the use of a simulator. This could be an event level simulator or SPICE. Before the simulator can be used, the necessary information must be extracted from the circuit.

MEXTRA can be used for the extraction because it recognizes p-well CMOS. The designer must create a .cadrc file in the home directory with the entry "tech cmos-pw" in it before running MEXTRA with a CMOS CIF file. The designer must also change the CIF layer names to those recognized by MOSIS before running MEXTRA.

SPICE can be run with this output from MEXTRA, but the event level simulator cannot. The current implementation of ESIM cannot be used for CMOS. However, there exists an event level simulator from the University of Washington called RNL. RNL uses the binary output from a program called PRESIM. PRESIM takes for input the extracted information for the circuit. According to the RNL User's Manual, MEXTRA with the "-o" option will produce the extracted information (".sim" file) required by PRESIM. This is not completely true. First, PRESIM does not like
the "n" declaration for n-channel transistors. It would rather have an "e". Second, the node records created by MEXTRA with the "-o" option do not contain all the information that PRESIM requires (PRESIM returns a "bad node record" error).

PRESIM requires the ".sim" file to be in M.I.T. format, but MEXTRA produces the ".sim" file in Berkeley format. There does exist a filter program called SIMFILTER that converts from one format to the other. This program was used but the conversion process did not produce the ".sim" file in the correct format for PRESIM. After conversion, vital information such as the diffusion perimeter, polysilicon perimeter, and metal perimeter in each node record was missing, and four fields in the transistor records were in the wrong positions. PRESIM cannot create an accurate binary file for input to RNL because of these errors.

There is an extraction program from the University of Washington called NETLIST. This program takes a nodal description of the circuit, in LISP-like syntax supplied by the designer, and creates a ".sim" file that is completely suitable for PRESIM. RNL can accurately describe the switching using this output. Using NETLIST will take more time in the overall design cycle because the designer must write a nodal description of the entire circuit and all its transistors, but using macro definitions as described in the NETLIST manual does alleviate some of the design
effort. For additional information on NETLIST, PRESIM, RNL, MEXTRA, SPICE, and ESIM the reader should consult the respective manuals.

Finally, there is a program called EXTRACT that AFIT does not have. This program and a new version of ESIM complement BANE. Their procurement would complete the CMOS design cycle.

Appendix B completely shows the steps needed by the designer to layout and verify a CMOS integrated circuit using the available tools at AFIT. In it is a flowchart that shows the steps. Also included are the editing changes that the designer must do in order to interface to other CAD tools.

Design Methodology

Design Rules. As stated before, MOSIS only offers a standard p-well fabrication process. This process is for 3um (microns) CMOS only. In order to satisfy the MOSIS 3um design rules and the requirements of DRC, a set of design rules were developed. These design rules are listed in Appendix C. Although the final CIF file that is used for fabrication can be scaled, the values presented for lambda in Appendix C represent the best choice to ensure a proper fabrication of the circuit. These values also permit the designer to use DRC without obtaining errors in minimum width and spacing. The final scale value of 75/1 (lambda = 1.5um) for the fabrication CIF file would give the smallest
possible circuit if the values given for lambda in Appendix C are used.

**Simple Cells.** A cell is a circuit that is used with other circuits like itself or different to make a larger, more complex circuit. Each cell provides a particular function. Simple cells would be classified as those circuits that contain less that 10 transistors. Basic logic gates such as inverters, NAND, NOR, and transmission gates would fall into this classification. A simple cell is relatively straightforward to design, and Appendix D shows designs for a 2-, 3-, and 4-input NAND, a 2-input NOR, an inverter, a double buffer (inverter pair), and a transmission gate. Also included in Appendix D are the SPICE outputs for each cell. Most of these gates will be included in the design of a 4-bit ALU.

Each of the gates shown in Appendix D were designed to allow for the smallest such device without violating any of the design rules established in Appendix C. They were also designed to allow for vertical tessellation, with the power running vertically and the input/output running horizontally. All inputs and outputs are in polysilicon, except for the transmission gate whose output is metal and input is either polysilicon or metal. All of the NAND gates can be tessellated with each other. The inverter, transmission gate, NOR gate, and the double buffer can only be tessellated with themselves. The ratios used were those established by Sommars in his thesis (5:V-8).

III-10
The p-well is clearly identified in each gate, and therefore the n-channel devices, see Figure III-1 for an example. The rest of the unused real estate of Figure III-1 is n-substrate. Note the contact cuts in the ground wire that overlays the p-well. Below this section of wire is a layer of p+ (pplug) material. The contact cuts and
the p+ material provide a good contact between the p-well and ground. Liberal use of contact cuts to ground p-wells should be implemented to provide better latch-up immunity. Placement of the p-well should be done carefully, and the design rules of Appendix C should be strictly followed to ensure reliable operation.

None of these gates employ guard bands to eliminate latch-up. Guard bands are the only effective way of reducing latch-up because of the fabrication process that is available. MOSIS advises that the only effective way to reduce latch-up susceptibility in this process is to use a large guard band between the internal circuitry and the I/O circuitry. Guard bands could also be used within each cell to prevent spurious channel formation, but the design rules and careful placement of the polysilicon gates help to eliminate this.

From looking at the SPICE output for each gate, the capacitance that is inherent in a CMOS device becomes quite evident. This is especially true when only one input changes while the others remain high as shown in the SPICE outputs for the 3-input NAND and 4-input NAND gates. These two gates had to be modified as shown in Appendix D because of this capacitance.

The switching speeds could be increased by using precharging, or since these designs are basic CMOS gates, they could be eliminated in favor of using Domino CMOS. RNL, an event level simulator, was also used on each of the
gates, and each gate switched correctly.

When designing these cells, especially NAND gates, the designer must be careful in choosing the proper W/L ratios of each transistor. Remember that a CMOS transistor pair contains a relatively large amount of capacitance so that the transistors must be designed large enough to allow an adequate current flow to provide maximum and symmetrical switching. Also the number of inputs of a NAND gate should be limited to four. The reason for this is that in a CMOS gate, the relative resistance of each transistor in the conducting state is about the same (20:203). Consequently, the number of inputs that change simultaneously will influence the voltage transfer characteristic of the gate. The transfer curve will shift, corresponding to the number of inputs that change. This shift causes a decrease in noise immunity, and, hence, the usefulness of the gate.

The designer should also note that because the hole mobility is less than the electron mobility, the width of the p-channel device should be 1.5 to 2 times wider than the width of the n-channel device for a CMOS transistor pair (20:205). The industry standard is 2:1 PMOS to NMOS for transistor pairs (5:II-13).

**Complex Cells.** Complex cells are those circuits that contain a large number of transistors. The same methodology exists for these types of cells that exists for simple cells. There is one addition, though, and that is the use of guard bands (or channel stops) with shorting
diodes, or Schottky diodes. The guard bands are necessary to prevent spurious channel formation of adjacent transistors in the same substrate area. The shorting diodes are used to short the guard band to the substrate area. This is done by forming a 2x6 lambda contact cut over the guard band-substrate junction (half on one side, half on the other) and then covering it with metal. This ensures that the transistors remain isolated. The I/O pads in the next section can be classified as complex cells.

I/O Pads

A set of CMOS/BULK pads have been obtained from MOSIS. These pads were designed at M.I.T. for minimum susceptibility to latch-up under the current MOSIS fabrication process. Appendix E shows CIFPLOTS for each pad that is available.

The pads shown in Appendix E are known as the Group 1 pads. They are the only complete set and the most useful. They are also the largest. Each one is 300x640 um, and since they were laid out with 1um equal to 1 lambda, the size of each pad is 300x640 lambda. They include input and output pads, Vdd and GND pads, a tri-state pad, a TTL output pad, a buffered TTL input pad, and a buffered input pad. There is no clock pad included in this group or any other group. Each pad has two Vdd buses and a single ground bus.

The very top and very bottom buses are the Vdd buses.
The bottom bus (the narrower one) also has a layer of n+ material beneath it and connected to it with contact cuts. This is the guard band that separates the internal circuitry from the I/O circuitry. It is only broken where the connection to the pads must be made by the internal circuitry and where the GND connection must be made to the GND pad.

Also included with these pads are standard pad frames shown in Table III-3. Each pad frame has a full complement of standard input pads. To change pads, the designer just needs to enter the CIF file for the pad frame and replace the call to the input pad with a call to the pad desired.

---

### Table III-3. CMOS/BULK Standard Pad Frames

<table>
<thead>
<tr>
<th>Frame</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>28p46x34</td>
<td>28 pins, 4600x1400 um project size 3320x2120 um</td>
</tr>
<tr>
<td>40p46x68</td>
<td>40 pins, 4600x6800 um project size 3320x5520 um</td>
</tr>
<tr>
<td>40p69x68</td>
<td>40 pins, 6900x6800 um project size 5620x5520 um</td>
</tr>
<tr>
<td>64p69x68</td>
<td>64 pins, 6900x6800 um project size 5620x5520 um</td>
</tr>
<tr>
<td>64p79x92</td>
<td>64 pins, 7900x9200 um project size 6620x7920 um</td>
</tr>
<tr>
<td>84p79x92</td>
<td>84 pins, 7900x9200 um project size 6620x7920 um</td>
</tr>
</tbody>
</table>

---

III-15
This eliminates any guess work as to the exact location of placing pads around the perimeter of the frame.

Custom pad frames can be designed by using the desired pads alternating with "padspace" which is a 300um wide strip of the three bus materials. A custom pad frame is not necessarily reliable because of latch-up susceptibility. The standard pad frames should always be used.

For more information on the other two pad groups available, the reader should consult the CMOS pads documentation (21).

Cell Library

Currently, no CMOS/BULK cell library exists. A good cell library contains those cells that are most often used by designers as building blocks. It should contain logic gates that are most often used.

Since no cell library exists, one was created. The logic gates designed by this author are included, as well as the I/O pads, and the standard pad frames. The library is called "libc.lib" and it has a corresponding "c_ext.cll". It is used the same way as the library for NMOS. Appendix F lists the cells available from the library.
IV. ALU Design

To fully test the CMOS design cycle as explained in the previous chapter, a functional circuit incorporating as many components of the cycle as possible was designed and is outlined in this chapter. This functional circuit is a 4-bit ALU.

Preliminary Design

In order to be able to make comparisons between this technology and CMOS/SOS technology, the ALU designed was the one implemented by Sommars and is based on the Motorola MC10181 (5:IV-1). This ALU is only four bits wide and is capable of performing not only arithmetic operations, but also logical operations. This is accomplished through combinational circuitry included before each full adder circuit. This ALU incorporates look-ahead carry adders to increase the speed of the ALU. Figure IV-1 shows the logic diagram of the ALU, Table IV-1 defines the terms of the ALU, and Table IV-2 shows the ALU functions.

As can be seen in Figure IV-1, the ALU consists of 2-, 3-, and 4-input NAND gates, inverters, transmission gates, and double buffers. Clocking is accomplished through the transmission gates; the data and control signals being input on phi1 and data being output on phi2. The double buffers serve as drivers for sending data to other circuit elements.
Figure IV-1. Original 4-bit ALU Logic Diagram
### Table IV-1. Definition of ALU Terms

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0 - A3</td>
<td>Operand A</td>
</tr>
<tr>
<td>B0 - B3</td>
<td>Operand B</td>
</tr>
<tr>
<td>S0 - S3</td>
<td>Function Selection (see Table IV-2) when &quot;high&quot; selects logic fcn; when &quot;low&quot; selects arithmetic fcn</td>
</tr>
<tr>
<td>SEL</td>
<td>when &quot;high&quot; selects logic fcn; when &quot;low&quot; selects arithmetic fcn</td>
</tr>
<tr>
<td>F0 - F1</td>
<td>4-bit output</td>
</tr>
<tr>
<td>P &amp; G</td>
<td>carry look-ahead output for successive stages</td>
</tr>
<tr>
<td>Cl</td>
<td>carry in bit</td>
</tr>
<tr>
<td>Co</td>
<td>carry out bit</td>
</tr>
</tbody>
</table>

### Table IV-2. ALU Arithmetic and Logic Functions (5:V-14)

<table>
<thead>
<tr>
<th>Fcn Select</th>
<th>Logic Fcn SEL is HIGH</th>
<th>Arithmetic Operation SEL is LOW</th>
</tr>
</thead>
<tbody>
<tr>
<td>S3 S2 S1 S0</td>
<td></td>
<td>Cn of LSB must be HIGH</td>
</tr>
<tr>
<td>L L L L</td>
<td>F = A'</td>
<td>F = A - 1</td>
</tr>
<tr>
<td>L L L H</td>
<td>F = (A + B)'</td>
<td>F = A plus (A + B')</td>
</tr>
<tr>
<td>L L H L</td>
<td>F = A' * B</td>
<td>F = A plus (A + B)</td>
</tr>
<tr>
<td>L L H H</td>
<td>F = logical 0</td>
<td>F = A x 2</td>
</tr>
<tr>
<td>L H L L</td>
<td>F = (A * B)'</td>
<td>F = (A * B) - 1</td>
</tr>
<tr>
<td>L H L H</td>
<td>F = B'</td>
<td>F = (A * B) plus (A + B')</td>
</tr>
<tr>
<td>L H H L</td>
<td>F = A &amp; B</td>
<td>F = A plus B</td>
</tr>
<tr>
<td>L H H H</td>
<td>F = A * B'</td>
<td>F = A plus (A * B)</td>
</tr>
<tr>
<td>H L L L</td>
<td>F = A' + B</td>
<td>F = (A * B') - 1</td>
</tr>
<tr>
<td>H L L H</td>
<td>F = A &amp; B</td>
<td>F = A - B - 1</td>
</tr>
<tr>
<td>H L H L</td>
<td>F = B</td>
<td>F = (A * B') plus (A + B)</td>
</tr>
<tr>
<td>H L H H</td>
<td>F = A * B</td>
<td>F = (A * B') plus A</td>
</tr>
<tr>
<td>H H L L</td>
<td>F = logical 1</td>
<td>F = -1 (2's complement)</td>
</tr>
<tr>
<td>H H L H</td>
<td>F = A + B'</td>
<td>F = (A + B') plus 0</td>
</tr>
<tr>
<td>H H H L</td>
<td>F = A + B</td>
<td>F = (A + B) plus 0</td>
</tr>
<tr>
<td>H H H H</td>
<td>F = A</td>
<td>F = A plus 0</td>
</tr>
</tbody>
</table>

IV-3
Detailed Design

This ALU was designed in five slices with the first four slices each containing one A and B operand bit and one output bit, and the fifth bit slice containing the control bits, carry-in bit, and the carry outputs. But because each slice is not exactly the same concerning number of cells, each slice had to be designed separately. The difference in each slice is due to the corresponding look-ahead carry circuitry.

There are three main buses in this design, and they run vertically. The first bus, nearest the input transmission gates, transmits the input control signals, S0-S3, to the other four bit slices. These signals go to combinational circuitry that then control how the input operands are manipulated. The second bus consists of eight wires that are staggered in length through the bit slices. It is used to transmit the carry information to the fifth bit slice for calculation of the output carry. The third bus is only two wires wide and is used to transmit the SEL and CI control signals to all the bit slices.

Each bit slice, except for the fifth slice, manipulates only one bit of the operand. Each has a one bit input for the A and B operand, and each has one output for the final product of the manipulation. The fifth bit slice is the largest, and it contains all the control inputs. It also has the carry out information outputs, P, G, and CO.
Because each cell (gate) was designed to tessellate vertically, the cells in each bit slice are stacked to conserve space. Also by careful placement of the cells in each slice, the power connections can easily be made. Consequently, the Vdd and GND connections run vertically with the main Vdd bus at the top of the ALU, and the main GND bus at the bottom of the ALU. The cells were placed to permit the smallest possible dimensions, although the vertical dimension could be shortened by about 50 lambda by moving gates in the first and fifth bit slices and routing wires in a zigzagging pattern. The overall dimensions of the ALU are 864x1238 lambda, including the main Vdd and GND buses. The lower left corner of the ALU is the origin with coordinates of (0,4) lambda.

Verification

DRC was run on the ALU and the expected errors were obtained. These errors were "p-well unconnected to ground" and "contact without poly or diff underneath". These errors were ignored for the reasons stated in Chapter III, page III-5. There were only one or two minimum width errors and these were corrected.

RNL was then used to check the operation of the ALU. The results of this test are inconclusive. The output from MEXTRA with the -o option was used in PRESIM, and a ".net" file describing the ALU was created and used in NETLIST; the output from NETLIST also was used in PRESIM. Both of
Figure IV-2. Modified ALU Logic Diagram
Table IV-3. Modified ALU Functions

<table>
<thead>
<tr>
<th>Fcn Select</th>
<th>Logic Fcn</th>
<th>Arithmetic Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>SEL is LOW</td>
<td></td>
<td>SEL is HIGH</td>
</tr>
<tr>
<td>SEL is HIGH</td>
<td></td>
<td>Cn of LSB must be HIGH</td>
</tr>
<tr>
<td>S3 S2 S1 S0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>H H H H</td>
<td>F = A'</td>
<td>F = A - 1</td>
</tr>
<tr>
<td>H H H L</td>
<td>F = (A + B)'</td>
<td>F = A plus (A + B')</td>
</tr>
<tr>
<td>H H L H</td>
<td>F = A' B</td>
<td>F = A plus (A + B)</td>
</tr>
<tr>
<td>H H L L</td>
<td>F = logical 0</td>
<td>F = A x 2</td>
</tr>
<tr>
<td>H L H H</td>
<td>F = (A • B)'</td>
<td>F = (A • B) - 1</td>
</tr>
<tr>
<td>H L H L</td>
<td>F = B'</td>
<td>F = (A • B) plus (A • B')</td>
</tr>
<tr>
<td>H L L H</td>
<td>F = A + B</td>
<td>F = A plus B</td>
</tr>
<tr>
<td>H L L L</td>
<td>F = A • B</td>
<td>F = A plus (A • B)</td>
</tr>
<tr>
<td>L H H H</td>
<td>F = A' + B</td>
<td>F = (A • B') - 1</td>
</tr>
<tr>
<td>L H H L</td>
<td>F = A • B</td>
<td>F = (A • B') plus A</td>
</tr>
<tr>
<td>L H L H</td>
<td>F = B</td>
<td>F = (A • B') plus (A • B)</td>
</tr>
<tr>
<td>L H L L</td>
<td>F = logical 1</td>
<td>F = - 1 (2's complement)</td>
</tr>
<tr>
<td>L L H H</td>
<td>F = A + B'</td>
<td>F = (A + B') plus 0</td>
</tr>
<tr>
<td>L L L H</td>
<td>F = A + B</td>
<td>F = (A + B) plus 0</td>
</tr>
<tr>
<td>L L L L</td>
<td>F = A</td>
<td>F = A plus 0</td>
</tr>
</tbody>
</table>

the binary files created by PRESIM and subsequently used by RNL showed the same results. After loading and setting up RNL, the simulation showed the outputs, F0-F3, to go high and remain that way. No change in inputs changed the state of the outputs.

Subsequent analysis of Sommars' logic diagram and comparison with the original logic diagram for the MC10181 (22:3-196) showed Sommars' design to be in error. In Sommars' design, a NAND gate was substituted for each NOR gate of the original design. This is incorrect, since an AND gate with inverting inputs or a NAND gate with inverting inputs and inverting output must be replaced for each NOR gate. Because of this, the logic diagram and
layout of the ALU was modified. The corrected logic diagram is shown in Figure IV-2 and the CLL layout is shown in Appendix G. The modification consisted of moving some wires and adding 11 inverters as shown by the dotted lines in Figure IV-2. The ALU functions also had to be modified and is shown in Table IV-3. This modification consisted of changing each "high" to "low" and vice versa for the function select inputs, S0-S3, and reversing the role of the SEL input so that when it is "low", the logic functions are selected, and when it is "high", the arithmetic functions are selected. A hardware implementation of this (instead of redefining the function inputs) would be to put an inverter at the inputs of S0-S3 and SEL, then all the previous functions would be valid.

This ALU implementation was then checked using PRESIM/RNL. The ".sim" file used by PRESIM was created by NETLIST using a ".net" file as discussed on page III-8 of Chapter III. The binary output file generated by PRESIM for use by RNL was incorrect. The total number of transistors in the ".sim" file was not being read correctly. The problem was found to be in the transmission gates and the double buffers. For some reason, PRESIM does not like them. These logic gates were then bypassed, and the binary output file was generated properly.

Switching analysis of the modified ALU using RNL was still inconclusive. Although outputs were being generated for different input combinations of S0-S3 and SEL, most of
the outputs generated by the ALU did not correspond to the expected outputs given in Table IV-3. Those outputs that did correspond were most likely coincidental.
V. ALU Comparison

This chapter presents a comparison between the CMOS/SOS ALU designed by Sommars (5:V-12) and the CMOS/BULK ALU designed in Chapter IV of this thesis. A physical comparison of all the logic gates used in the layout of the ALU and the actual ALU is included. Throughout this chapter, references to the CMOS/BULK ALU will be preceded by the word "bulk", and references to the CMOS/SOS ALU will be preceded by the word "sos".

Logic Gates

The logic gates that are used in each ALU design include 2-, 3-, 4-input NAND gates, inverters, transmission gates, and double buffers. As expected, there is a difference in the relative sizes of each. Table V-1 shows the relative sizes of each logic gate for both the bulk and sos versions. Included are the x-length, y-length, area, and percent area difference for each. The percentage shows how much more area the bulk logic gate incorporates over the sos logic gate.

On the average, the bulk logic gates are 39% larger than those of the sos variety. Although the bulk and sos logic gates each have the same W:L ratio for each p-channel and n-channel transistor, respectively, the bulk logic gates require more silicon area because of the p-well.

V-1
Table V-1. Relative Dimensions for BULK and SOS Logic Gates

<table>
<thead>
<tr>
<th>Device</th>
<th>BULK</th>
<th></th>
<th>SOS</th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>x y area</td>
<td>x y area</td>
<td>t area diff</td>
<td>x y area</td>
<td>t area diff</td>
<td>x y area</td>
<td>t area diff</td>
<td>x y area</td>
<td>t area diff</td>
<td>x y area</td>
<td>t area diff</td>
</tr>
<tr>
<td>----------</td>
<td>------</td>
<td>---</td>
<td>-----</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>2-in NAND</td>
<td>44 28</td>
<td>1232</td>
<td>34 24</td>
<td>816</td>
<td>33.8</td>
<td>44 28</td>
<td>1232</td>
<td>34 24</td>
<td>816</td>
<td>33.8</td>
</tr>
<tr>
<td>3-in NAND</td>
<td>44 46</td>
<td>2024</td>
<td>34 36</td>
<td>1224</td>
<td>39.5</td>
<td>44 46</td>
<td>2024</td>
<td>34 36</td>
<td>1224</td>
<td>39.5</td>
</tr>
<tr>
<td>4-in NAND</td>
<td>44 65</td>
<td>2860</td>
<td>34 48</td>
<td>1632</td>
<td>42.9</td>
<td>44 65</td>
<td>2860</td>
<td>34 48</td>
<td>1632</td>
<td>42.9</td>
</tr>
<tr>
<td>TX_GATE</td>
<td>39 30</td>
<td>1140</td>
<td>27 14.5</td>
<td>391.5</td>
<td>65.7</td>
<td>39 30</td>
<td>1140</td>
<td>27 14.5</td>
<td>391.5</td>
<td>65.7</td>
</tr>
<tr>
<td>INVERTER</td>
<td>36 25</td>
<td>900</td>
<td>23.5 23</td>
<td>540.5</td>
<td>39.9</td>
<td>36 25</td>
<td>900</td>
<td>23.5 23</td>
<td>540.5</td>
<td>39.9</td>
</tr>
<tr>
<td>DBUF</td>
<td>94 90</td>
<td>8460</td>
<td>97 79.5</td>
<td>7711.5</td>
<td>8.8</td>
<td>94 90</td>
<td>8460</td>
<td>97 79.5</td>
<td>7711.5</td>
<td>8.8</td>
</tr>
</tbody>
</table>

Note: (x and y dimensions in lambda; area in square lambda)

Figure V-1. 2-input NAND Gates  
(a) BULK  (b) SOS
Table V-2. ALU Dimensions for BULK and SOS Versions

<table>
<thead>
<tr>
<th>BULK ALU</th>
<th>SOS ALU</th>
<th>% area diff</th>
</tr>
</thead>
<tbody>
<tr>
<td>x  y  area</td>
<td>x  y  area</td>
<td>diff</td>
</tr>
<tr>
<td>864 1238 1,069,682</td>
<td>707.5 803 568,122.5</td>
<td>46.9</td>
</tr>
</tbody>
</table>

Note: (x and y dimensions in lambda; area in square lambda)

The design requirements for the size and placement of the p-well dictate how large the logic gate will be.

Figure V-1 shows how the p-well increases the size of a bulk logic gate. Both are 2-input NAND gates plotted with the same scale. The sos NAND gate is much more compact because its transistors are formed from isolated islands of silicon on a sapphire substrate. The bulk NAND gate requires the p-well to form the n-channel complementary transistor, and it must be large to ensure isolation.

ALU

Each version of the ALU is comprised of 2-, 3-, 4-input NAND gates, inverters, transmission gates, and double buffers. Because of this, the size of the ALU is dependent on these logic gates and any associated interconnecting wires. As shown in the first section of this chapter, the bulk logic gates are larger than the sos logic gates, and, therefore the bulk ALU is larger than the sos ALU. Table V-2 shows the dimensions of each ALU.
The larger size of the bulk ALU has nothing to do with the wiring changes and added inverters that were necessary to correct the design of the logic of the sos ALU (see Chapter IV). There was no change in size of the modified ALU with respect to the original ALU. However, the bulk ALU can be made smaller in the y-dimension by bringing devices closer together and routing interconnect wires in zigzagging patterns. Most of this shrinking can be done in the first and fifth bit slices for a total of approximately 50 lambda. The x-dimension cannot be made smaller.
VI. Conclusions and Recommendations

Conclusions

A complete CMOS/BULK design cycle has been implemented and fully tested to evaluate its effectiveness as a viable set of computer-aided design tools for the layout, verification, and simulation of CMOS/BULK integrated circuits. This design cycle is good for p-well, n-well, or twin-well structures, although MOSIS currently supports just the p-well fabrication process.

BANE was shown to be simple to use in the layout of the CMOS integrated circuits (it can also be used to layout NMOS integrated circuits). The CLL constructs that are employed by BANE make this layout uncomplicated. The added options of BANE are useful (see Table III-1). The one option that does not work is the grid option, -g. The BANE pipeline misinterprets this option and instead of plotting a grid over the circuit, it simply darkens the outline of the circuit. The problem seems to be in the program "concat" of the BANE pipeline.

The design rule verification, DRC, is also useful but is limited because of the nature of the CMOS integrated circuit structures. It is good for checking minimum widths and distances, but it cannot be used for checking "p-well connected to ground" or "n-well connected to Vdd". DRC also produces the errors "diffusion not inside n-well" for
the p-channel transistors, and "contact without poly or diff underneath" for all the contacts that are used to ground the p-well. These errors indicate that DRC would be most useful for the twin-well CMOS structure.

The simulation of a CMOS integrated circuit is accomplished using NETLIST, PRESIM, and RNL. NETLIST produces the ".sim" file for use in PRESIM/RNL. MEXTRA with the -o option cannot be used even when converted with SIMFILTER because of differences in the fields of the transistor and node records within the ".sim" file produced and what PRESIM expects in the fields of each record. RNL was shown to be highly useful and more versatile to use than ESIM.

A CMOS/BULK library was developed, and it contains the integrated circuits that were designed as part of this thesis. All of the gates simulated correctly except for the transmission gate and the double buffer. Although SPICE analysis showed these gates to work properly (see Appendix D), PRESIM would not correctly process these two gates for simulation. Any design work should exclude these two gates when simulating the circuit.

An ALU based on the Motorola MC10181 was designed using the logic gates designed in this thesis. Limited success was accomplished in the simulation runs of the modified ALU presented in Chapter IV. These runs showed the usefulness of RNL, but the bugs in the ALU have not been worked out.
Also included in the library are pads. These pads were designed at M.I.T. for minimum susceptibility to latch-up. They include standard input and output pads, a tri-state pad, and TTL compatible input and output pads. A problem with these pads occur when including them in a ".cll" file with the "external" statement. BANE will not plot the pads, and it gives the error "LAMBDA not gridded". This error occurs because of the scaling factor within the CIF code for the pads. Therefore the pads must be included in the CIF file only for the integrated circuit.

The final CIF file that is sent to fabrication must have the "C-type" layer names that are recognized by MOSIS (see Table III-2). Also the scale factor in the CIF file can be changed to 75/1 to give the minimum size circuit (lambda = 1.5um). This scale factor can be left at 125/1 for a 5um minimum feature size circuit implementation.

Recommendations

The following recommendations are made solely to enhance the CMOS/BULK design cycle:

1. The grid option, -g, of BANE should be corrected. This would entail analyzing the source code of BANE and perhaps discussing the problem with the program's software engineers. This could be done as a special study.
2. The CMOS/BULK ALU should be analyzed, and if necessary discarded in favor of an ALU that does not provide as many functions. The logic of the ALU should be compared to the logic of the original Motorola design. Any changes can then be made and the ALU simulated with RNL. This could also be done as a special study.

3. Procurement of three computer-aided design programs from Berkeley should be made. They are designed to complement BANE and to take full advantage of its capabilities. These programs are EXTRACT, an extraction program; ESIM, the new version which is capable of simulating CMOS circuits; and CIFPLOT, the new version which is capable of plotting the CMOS integrated circuits without having to use the -P option.

4. Procurement of an advanced CMOS/BULK library should be made. Most CMOS design work is done using library cells that are known to be fully operational. An advanced CMOS/BULK library containing complex cells is necessary to design large systems efficiently.

5. A textbook about the design of CMOS integrated circuits should be made available to future VLSI students. A book similar to Mead & Conway (6) is necessary, but one does not exist. Selected articles on Domino CMOS and p-well CMOS, coupled with Chapter II and III of this thesis might be adequate until such a book can be found.
Appendix A. Pathname Changes

Changes to the BANE source code are documented. Most of these changes were pathnames so that proper execution of the BANE pipeline could be accomplished. Also presented are the steps to reinstall the "lock" procedure for BANE. All the changes were done to the source code that exists under the directories /usr/local/cad/lib/stanford/src/DRC83 and /usr/local/cad/lib/stanford/src/PIPELINE83/SRC.

1. For all source files:
   /usr/local/include --> /usr/local/cad/lib/bane
   /usr/local/lib --> /usr/local/cad/lib/bane
   /usr/local/lib/drc --> /usr/local/cad/lib/bane/drc
   /scr/DISTRIBUTIONS/DIST83/LIB -->
   /usr/local/cad/lib/bane

2. For spathnames.h:
   - pathnames for TPLOT, APLLOT, and EAPLOT removed
   - /scr/DISTRIBUTIONS/DIST83 -->
     /usr/local/cad/stanford/src/PIPELINE83/SRC

3. For bane.c:
   - pipeline modified to reflect removal of APLLOT and TPLOT

4. To reinstall the lock procedure:
   a) Go to the directory
      /usr/local/cad/stanford/src/PIPELINE83/SRC/BANE
   b) Edit Makefile
      - add lock.c to the command line that creates bane, line #56
   c) Edit bane.c
      - remove the comment tokens from the declaration for lock, line #221
      - remove the comment tokens from the call to lock.c, line #276
      - remove the clean up call for lock.c, line #661
   d) Run "make bane"
   e) Move "bane" to /usr/local/cad/bin
Appendix B. CMOS/BULK Design Cycle

The complete CMOS/BULK design cycle is presented. Figure B-1 shows the cycle.

In Figure B-1, the designer must supply the files ".cll" which is the layout of the circuit used by BANE, and ".net" which describes the network of the circuit for use in NETLIST. All the other files are created by the programs shown in the boxes.

Before using MEXTRA, the designer must edit the ".cif" file. The "/" in the scale number (ie, "DS 1000 125/1;") within the file must be deleted and a space inserted, and the layer names must be changed to those recognized by MOSIS, see Table III-2. The file ".cadrc" with the entry "tech cmos-pw" must also be added to the home directory.

The ".sim" file produced by MEXTRA cannot be used for the event level simulator, RNL, because the binary file produced by PRESIM for use by RNL cannot be guaranteed to be correct (see the section titled "Extraction and Simulation" in Chapter III of this thesis). NETLIST should be used to create the ".sim" file for PRESIM.

When using CIFPLOT, the option -P must be used with the file upat. This file contains the description of the stipple patterns needed by CIFPLOT.
The following are pathnames to the necessary programs. The designer should create aliases for them in the .cshrc file in the home directory, or simply add the paths to the PATH line in the .login file.

- `bane`: `/usr/local/cad/bin/bane`
- `cifplot`: `/usr/local/cad/bin/cifplot`
- `mextra`: `/usr/local/cad/bin/mextra`
- `newdrc`: `/usr/local/cad/lib/bane/drc/drc_filter`
- `netlist`: `/usr/local/cad/uw/bin/netlist`
- `presim`: `/usr/local/cad/uw/bin/presim`
- `rnl`: `/usr/local/cad/uw/bin/rnl`
- `spice`: `/usr/local/cad/bin/spice`

RNL requires two files to be loaded prior to executing a simulation run. These are loaded after invoking RNL by typing "(load "file") ", where "file" is one of the following:

- `/usr/local/cad/uw/lib/rnl/uwstd.1`
- `/usr/local/cad/uw/lib/rnl/uwsim.1`

To use the CMOS/BULK cell library, the term

```
#include "/usr/local/cad/lib/bane/c_ext.cll"
```

must be the first term in the ".cll" file. Also, the BANE option "-1" must be used in conjunction with "c" in the BANE command line; ie, "bane -v cmos -1 c . . . "

To produce the CIF file that is sent for fabrication, the option "-F" must be used; ie,

```
"bane -v cmos -F file.cll".
```
Figure B-1. CMOS/BULK Design Cycle
Appendix C. CMOS/BULK 3um Design Rules

Presented are the design rules developed for CMOS/BULK circuit layout. These rules conform to the MOSIS standard 3um p-well process, (L = lambda).

- Minimum poly width: 2L
- Poly-poly separation: 2L
- Poly gate extension over active area: 2L
- Minimum metal width: 3L (0.7uA/um)
- Metal-metal separation: 3L
- Active area minimum opening: 3L
- Active area separation: 3L
- Poly-diff (active area) separation: 2L
- Minimum contact size: 2Lx2L
- Maximum contact size: 2Lx6L
- Contact-contact separation: 2L
- Pwell minimum width: 5L
- Pwell-Pwell separation, same potential: 6L
  - Different potential: 10L
- P+ active area to Pwell edge: 6L
- P+ mask overlap of Pwell: 3L
- P+ active area to n+ active area separation inside or outside Pwell: 3L
- N+ active area in Pwell to Pwell edge: 3L
- N+ active area in n-sub to Pwell edge: 5L
- Diffusion (active area) cannot cross well boundary
- Scale in "final.cif" can be no smaller than 75/1 so that L = 1.5um
Appendix D. Description and SPICE Outputs of CMOS/BULK Cells

Presented are the schematics, CLL plots and SPICE outputs for the transmission gate (TX_GATE), 2-, 3-, and 4-input NAND gates (NAND2, NAND3, NAND4, respectively), 2-input NOR gate (NOR2), inverter (INV), and the double buffer (DBUF). These cells were designed to allow for vertical tessellation. They are also cross referenced by CIF ID number for the CMOS/BULK cell library, "libc.lib".

The ratios next to each transistor in the schematic correspond to its width : length ratio. All units are in lambda (L).

The SPICE outputs for the NAND gates correspond to different input conditions. These conditions are marked on each respective SPICE output.

The numbers that are included on both the schematic and the CLL plot are the internal SPICE node numbers. The location of each number on the schematic corresponds to the same location on the CLL plot. This provides clarification of electrical continuity in the CLL plot.
Figure D-1. Transmission Gate
a) schematic  b) CLL plot

D-2
**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
***7/25/84 SPICE 26.1 (150CT6) 18:57:50***

**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
***7/25/84 SPICE 26.1 (150CT6) 18:57:50***

**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
***7/25/84 SPICE 26.1 (150CT6) 18:57:50***

**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
***7/25/84 SPICE 26.1 (150CT6) 18:57:50***

**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
***7/25/84 SPICE 26.1 (150CT6) 18:57:50***

**CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
**********7/25/84 ********** SPICE 26.1 (15OCT84) **********11:32:26****

# CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS

**** INPUT LISTING TEMPERATURE = 27.000 DEG C

*******************************************************************************

WIDTH OUT=88
.IC V(4)=5
.OPTIONS ITL1=500 ITL5=0
.MOS NS3 MOS (VT=1V TOX=75NM UD=500 NSUB=1E15 LD=0.7UM) +LEVEL=1
.MOS NS3 MOS (VT=-1V TOX=75NM UD=500 NSUB=2.5E15 LD=0.7UM) +LEVEL=1
.VDD 1 0 DC 5V
.M 6 5 4 0 NMOS L=5.8U W=5.8U
.M 6 7 4 1 PMOS L=5.8U W=18.0U
.C3 6 0 0.072PF
.C4 4 0 0.045PF
.VIN 6 0 DC 0V
.UP 5 0 PULSE (0V 5V INS INS INS 5NS)
.UPB 7 0 PULSE (5V 0V INS INS INS 5NS)
.TRAN 0.5NS INS 1IC
.PLOT TRAN V(S) V(4) (0V,5V)
.END

**********7/25/84 ********** SPICE 26.1 (15OCT84) **********11:32:26****

# CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS

**** MOSFET MODEL PARAMETERS TEMPERATURE = 27.000 DEG C

*******************************************************************************

N MOSFET MODEL PARAMETERS

+LEVEL   1.000  1.000
@VTO     1.000  -1.000
@FP      2.36d-05  1.36d-05
@GTH    0.393  0.626
@PHI    0.576  0.624
@CJ     1.62d-04  1.61d-04
@TOX    7.56d-08  7.56d-08
@NSUB  1.00d+15  2.90d+15
@VD  7.00d-07  7.00d-07
@MU  500.000  300.000

**********7/25/84 ********** SPICE 26.1 (15OCT84) **********11:32:26****

# CMOS/BULK TRANSMISSION GATE TRANSIENT ANALYSIS

**** TRANSIENT ANALYSIS TEMPERATURE = 27.000 DEG C

*******************************************************************************

D-5
\( V(b) \) +: \( V(4) \)

\[ \begin{array}{cccc}
\text{TIME} & \text{v(5)} \\
\hline
\text{time} & \text{area} & 1.25\text{area} & 2.5\text{area} & 3.75\text{area} & 5.0\text{area} \\
5.00000 & 0. & 0. & 0. & 0. & 0. \\
1.00000 & 0. & 0. & 0. & 0. & 0. \\
1.50000 & 2.5\text{area} & 5.0\text{area} & 7.5\text{area} & 10.0\text{area} & 12.5\text{area} \\
2.00000 & 5.0\text{area} & 10.0\text{area} & 15.0\text{area} & 20.0\text{area} & 25.0\text{area} \\
2.50000 & 7.5\text{area} & 15.0\text{area} & 22.5\text{area} & 30.0\text{area} & 37.5\text{area} \\
3.00000 & 10.0\text{area} & 20.0\text{area} & 30.0\text{area} & 40.0\text{area} & 50.0\text{area} \\
3.50000 & 12.5\text{area} & 25.0\text{area} & 37.5\text{area} & 50.0\text{area} & 62.5\text{area} \\
4.00000 & 15.0\text{area} & 30.0\text{area} & 45.0\text{area} & 60.0\text{area} & 75.0\text{area} \\
4.50000 & 17.5\text{area} & 35.0\text{area} & 52.5\text{area} & 70.0\text{area} & 87.5\text{area} \\
5.00000 & 20.0\text{area} & 40.0\text{area} & 60.0\text{area} & 80.0\text{area} & 100.0\text{area} \\
5.50000 & 22.5\text{area} & 45.0\text{area} & 67.5\text{area} & 90.0\text{area} & 112.5\text{area} \\
6.00000 & 25.0\text{area} & 50.0\text{area} & 75.0\text{area} & 100.0\text{area} & 125.0\text{area} \\
6.50000 & 27.5\text{area} & 55.0\text{area} & 82.5\text{area} & 110.0\text{area} & 137.5\text{area} \\
7.00000 & 30.0\text{area} & 60.0\text{area} & 90.0\text{area} & 120.0\text{area} & 150.0\text{area} \\
7.50000 & 32.5\text{area} & 65.0\text{area} & 97.5\text{area} & 135.0\text{area} & 162.5\text{area} \\
8.00000 & 35.0\text{area} & 70.0\text{area} & 105.0\text{area} & 140.0\text{area} & 175.0\text{area} \\
9.00000 & 37.5\text{area} & 75.0\text{area} & 112.5\text{area} & 142.5\text{area} & 187.5\text{area} \\
9.50000 & 40.0\text{area} & 80.0\text{area} & 117.5\text{area} & 150.0\text{area} & 192.5\text{area} \\
1.00000 & 42.5\text{area} & 85.0\text{area} & 122.5\text{area} & 155.0\text{area} & 197.5\text{area} \\
\end{array} \]
Figure D-2. Inverter
   a) schematic    b) CLL plot
**CHOS/BULK INVERTER TRANSIENT ANALYSIS**

```
**** Input Listing  TEMPERATURE =  27.000 DEG C

******************************************************************************
** .W Ljn OUT=as
** .OPTIONS ITL=50 S ITL=S
** .MODEL NMOS NMOS (VT0=TV TOX=75KU W0=500 NSUB=1E15 LD=8.7U)
** +LEVEL=1
** .MODEL PMOS PMOS (VT0=-TV TOX=75KU W0=300 NSUB=2.5E15 LD=8.7U)
** +LEVEL=1
** VDD 1 0 DC 5V
** M1 5 4 0 NMOS L=5.0U W=15.0U
** M2 1 4 5 1 PMOS L=5.0U W=30.0U
** COUT 5 0 .1PF
** VIN1 4 0 PULSE (5V 0V INS INS INS 2NS)
** .TRAN 0.2NS 2NS
** .PLOT TRAN V(4) U(5) (0V,5V)
** END

******8/16/84 *********** SPICE 26.1 (15OCT86) ************1:23:47++++

**CHOS/BULK INVERTER TRANSIENT ANALYSIS**

```
```
**MOSFET MODEL PARAMETERS  TEMPERATURE =  27.000 DEG C

******************************************************************************
** NMOS  PMOS  
** <Type> <NMOS> <PMOS>
** <LEVEL> 1.000  1.000
** <TV0>  1.000  -1.000
** <Kp>  2.300x05  1.360x05
** <UX>  8.396  8.626
** <PHI>  0.576  8.624
** <C>  1.820x04  1.810x04
** <TOX>  7.500x08  7.500x08
** <NSUB> 1.000x15  2.500x15
** <EU>  7.000x07  7.000x07
** <EO>  500.000  300.000

******************************************************************************
```
CMOS/BULK INVERTER TRANSIENT ANALYSIS

***** INITIAL TRANSIENT SOLUTION TEMPERATURE = 27.000 DEG C

******************************************************************************

NODE VOLTAGE   NODE VOLTAGE   NODE VOLTAGE
  1) 5.0000      4) 5.0000      5) 0.0000

VOLTAGE SOURCE CURRENTS

NAME   CURRENT
VDD    -6.93d-12
VIN    0.000

TOTAL POWER DISSIPATION 3.47d-11 WATTS

CMOS/BULK INVERTER TRANSIENT ANALYSIS

***** OPERATING POINT INFORMATION TEMPERATURE = 27.000 DEG C

******************************************************************************

MOSFETS

NAME   M1   M2
MOSDE   NMOS   PMOS
ID    6.93d-12 0.000
VGS    5.000 5.000
VDS    0.000 5.000
VBS    0.000 5.000

CMOS/BULK INVERTER TRANSIENT ANALYSIS

***** TRANSIENT ANALYSIS TEMPERATURE = 27.000 DEG C

******************************************************************************
Figure D-3. 2-Input NAND Gate
   a) schematic  b) CLL plot
### MosFet Model Parameters

<table>
<thead>
<tr>
<th>Type</th>
<th>NMOS</th>
<th>PMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VTHI</td>
<td>1.000</td>
<td>1.000</td>
</tr>
<tr>
<td>VTO</td>
<td>1.000</td>
<td>-1.000</td>
</tr>
<tr>
<td>UKP</td>
<td>2.38d-05</td>
<td>1.38d-05</td>
</tr>
<tr>
<td>B</td>
<td>9.356</td>
<td>8.623</td>
</tr>
<tr>
<td>BPHI</td>
<td>9.576</td>
<td>8.624</td>
</tr>
<tr>
<td>BJ</td>
<td>1.42d-04</td>
<td>1.61d-04</td>
</tr>
<tr>
<td>XO</td>
<td>7.56d-08</td>
<td>7.56d-08</td>
</tr>
<tr>
<td>HSUB</td>
<td>1.00d+15</td>
<td>2.50d+15</td>
</tr>
<tr>
<td>NL</td>
<td>7.00d-07</td>
<td>7.00d-07</td>
</tr>
<tr>
<td>NOX</td>
<td>5.00d+00</td>
<td>5.00d+00</td>
</tr>
</tbody>
</table>

**TEMPERATURE = 27.000 DEG C**
I**********8/8/84 ****** SPICE 20.1 (150CT80) ******81:12:16*****

** CMOS/BULK 2-IN NRD TRANSIENT ANALYSIS **

***** INITIAL TRANSIENT SOLUTION ******** Температура = 27.000 DEG C

******************************************************************************

NODE  VOLTAGE  NODE  VOLTAGE  NODE  VOLTAGE  NODE  VOLTAGE
<  1)  5.0000  <  4)  6.0000  <  5)  5.0000  <  6)  6.0000
<  7)  5.0000

VOLTAGE SOURCE CURRENTS

NAME  CURRENT

WDD  -1.397d-11
VIN1  0.  d+00
VIN2  0.  d+00

TOTAL POWER DISSIPATION  6.93d-11 WATTS

I*******8/8/84 ****** SPICE 20.1 (150CT80) ******81:12:16*****

** CMOS/BULK 2-IN NRD TRANSIENT ANALYSIS **

***** OPERATING POINT INFORMATION ******* Температура = 27.000 DEG C

******************************************************************************

** CMOS/BULK 2-IN NRD TRANSIENT ANALYSIS **

***** MUSFETS ******* Температура = 27.000 DEG C

******************************************************************************

I*******8/8/84 ****** SPICE 20.1 (150CT80) ******81:12:16*****

** CMOS/BULK 2-IN NRD TRANSIENT ANALYSIS **

***** TRANSIENT ANALYSIS ******* Температура = 27.000 DEG C

******************************************************************************

D-13
**CMOS/BULK 2-IN-1 DETECTION TRANSIENT ANALYSIS**

*** INPUT LISTING  TEMPERATURE = 27.000 DEG C

****************************************************************************************************

.WIDTH GUT=68
.OPTIONS ITL1=500 ITL5=8
.MODEL NMOS NMOS (VTO=1V TGx=750m W=500 NSUB=1E15 LD=0.7UM) *LEVEL=1
.MODEL PMOS PMOS (VTO=-1V TGx=750m W=500 NSUB=2.5E15 LD=0.7UM) *LEVEL=1

.VDD 1 0 DC 5V
M1 1 5 4 1 NMOS L=5.0u W=10.0u
M2 2 5 0 0 NMOS L=5.0u W=15.0u
M3 4 7 6 0 NMOS L=5.0u W=15.0u
M4 1 7 4 1 NMOS L=5.0u W=10.0u
COUT 4 8 0,2PF

V1IN 7 # PULSE (5V 8V INS 3NS 10NS) A pulses high-low-high
V2IN 5 # DC 5V B remains high

.1NMOS INS 2NS

.PLOT TRAN V(7) V(4) (V,5V)

.END

**CMOS/BULK 2-IN-1 DETECTION TRANSIENT ANALYSIS**

***** MOSFET MODEL PARAMETERS  TEMPERATURE = 27.000 DEG C

****************************************************************************************************

<table>
<thead>
<tr>
<th>Type</th>
<th>NMOS</th>
<th>PMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LEVEL</td>
<td>1.000</td>
<td>1.000</td>
</tr>
<tr>
<td>VTO</td>
<td>1.000</td>
<td>-1.000</td>
</tr>
<tr>
<td>Kp</td>
<td>2.38d-05</td>
<td>1.38d-05</td>
</tr>
<tr>
<td>GAMA</td>
<td>0.576</td>
<td>0.628</td>
</tr>
<tr>
<td>PHI</td>
<td>0.576</td>
<td>0.624</td>
</tr>
<tr>
<td>CJ</td>
<td>1.62d-04</td>
<td>1.61d-04</td>
</tr>
<tr>
<td>VTOX</td>
<td>7.58d-08</td>
<td>7.58d-08</td>
</tr>
<tr>
<td>NSUB</td>
<td>1.00d+15</td>
<td>2.50d+15</td>
</tr>
<tr>
<td>LD</td>
<td>7.00d-07</td>
<td>7.00d-07</td>
</tr>
<tr>
<td>W</td>
<td>500.000</td>
<td>300.000</td>
</tr>
</tbody>
</table>

D-15
**CMOS/BULK 2-IN NAND TRANSIENT ANALYSIS**

### INITIAL TRANSIENT SOLUTION

**TEMPERATURE** = 27.000 DEG C

<table>
<thead>
<tr>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5.000</td>
<td>4</td>
<td>0.000</td>
<td>5</td>
<td>5.000</td>
<td>6</td>
<td>0.000</td>
</tr>
<tr>
<td>7</td>
<td>3.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**VOLTAGE SOURCE CURRENTS**

<table>
<thead>
<tr>
<th>NAME</th>
<th>CURRENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>-1.387d-11</td>
</tr>
<tr>
<td>VIN1</td>
<td>0. d+00</td>
</tr>
<tr>
<td>VIN2</td>
<td>0. d+00</td>
</tr>
</tbody>
</table>

**TOTAL POWER DISSIPATION** 6.93d-11 WATTS

---

**OPERATING POINT INFORMATION**

**TEMPERATURE** = 27.000 DEG C

**MOSFETS**

<table>
<thead>
<tr>
<th>MODEL</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>PMOS</th>
<th>NMOS</th>
<th>NMOS</th>
<th>PMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>ID</td>
<td>0. d+00</td>
<td>1.39d-11</td>
<td>1.39d-11</td>
<td>0. d+00</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VGS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>0.000</td>
<td>0.000</td>
<td>5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VBS</td>
<td>5.000</td>
<td>0.</td>
<td>-5.000</td>
<td>5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

**CMOS/BULK 2-IN NAND TRANSIENT ANALYSIS**

**TRANSIENT ANALYSIS**

**TEMPERATURE** = 27.000 DEG C
Figure D-4. 3-Input NAND Gate

a) schematic  b) CLL plot
**********08/10/84 ********* SPICE 2G.1 (15OCT80)  **********09:15******

** CMOS/BULK 3-IN MOS TRANSIENT ANALYSIS

**** INPUT LISTING  TEMPERATURE =  27.000 DEG C

*******************************************************************************

.WIDTH OUT=8
.OPTIONS ITL=500 ITL5=0
.MODEL NMOS NMOS (VTO=1V TOX=75NM UG=500 NSUB=1E15 LD=8.7UM)
+LEVEL=1
.MODEL PMOS PMOS (VTO=1V TOX=75NM UG=500 NSUB=2.5E15 LD=8.7UM)
+LEVEL=1
.VDD 1 DC 5V
.M1 1 5 4 1 NMOS L=5.0U W=18.0U
.M2 6 5 4 0 NMOS L=5.0U W=38.0U
.M3 1 7 4 1 NMOS L=5.0U W=18.0U
.M4 8 7 6 0 NMOS L=5.0U W=38.0U
.M5 9 8 0 NMOS L=5.0U W=38.0U
.M6 1 9 4 1 PMOS L=5.0U W=18.0U
.COUT 4 0 0.2PF
.VIN1 9 PULSE (5V 0V INS INS INS INS)
.VIN2 7 PULSE (5V 0V INS INS INS INS)
.VIN3 5 PULSE (5V 0V INS INS INS INS)
.TIN 100NS
.PLOT TRAN V(9) V(4) (AV,5V)
.END

**********08/10/84 ********* SPICE 2G.1 (15OCT80)  **********09:15******

** CMOS/BULK 3-IN MOS TRANSIENT ANALYSIS

**** MOSFET MODEL PARAMETERS  TEMPERATURE =  27.000 DEG C

*******************************************************************************

<table>
<thead>
<tr>
<th>NMOS</th>
<th>PMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>eTYPE</td>
<td>NMOS</td>
</tr>
<tr>
<td>eLEVEL</td>
<td>1.000</td>
</tr>
<tr>
<td>eVTO</td>
<td>1.000</td>
</tr>
<tr>
<td>eKP</td>
<td>2.30d-05</td>
</tr>
<tr>
<td>eGAMMA</td>
<td>0.396</td>
</tr>
<tr>
<td>ePHI</td>
<td>0.576</td>
</tr>
<tr>
<td>eCJ</td>
<td>1.62d-04</td>
</tr>
<tr>
<td>eDK</td>
<td>7.50d-06</td>
</tr>
<tr>
<td>eNSUB</td>
<td>1.000d+15</td>
</tr>
<tr>
<td>eLD</td>
<td>7.00d-07</td>
</tr>
<tr>
<td>eUG</td>
<td>500.000</td>
</tr>
</tbody>
</table>
**** INITIAL TRANSIENT SOLUTION  TEMPERATURE = 27.000 DEG C

VOLTAGE SOURCE CURRENTS

<table>
<thead>
<tr>
<th>Node</th>
<th>Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>V00</td>
<td>-2.888d-11</td>
</tr>
<tr>
<td>VIN1</td>
<td>0.000</td>
</tr>
<tr>
<td>VIN2</td>
<td>0.000</td>
</tr>
<tr>
<td>VIN3</td>
<td>0.000</td>
</tr>
</tbody>
</table>

TOTAL POWER DISSIPATION 1.84d-18 WATTS
MOS/BULK 3-IN WNW TRANSIENT ANALYSIS

** Input Listing **

** Temperature = 27.000 Deg C **

**********************************************************************************************

.WIDTH OUT=5d
.OPTIONS TTL=5% ITL=5%
.MODEL NMOS NMOS (VT0=1V TGx=75mW UD=5% SUB=1E15 LD=0.7um)
*LEVEL=1
.MODEL PMOS PMOS (VT0=-1V TGx=75mW UD=5% SUB=2.5E15 LD=0.7um)
*LEVEL=1
.VDD 1 0 DC 5V
M1 1 5 4 1 NMOS L=5.0u W=10.0u
M2 6 5 4 0 NMOS L=5.0u W=50.0u
M3 7 4 1 PMOS L=5.0u W=10.0u
M4 8 7 6 0 NMOS L=5.0u W=50.0u
M5 9 8 7 0 NMOS L=5.0u W=50.0u
M6 1 9 4 1 PMOS L=5.0u W=10.0u
.COUT 4 8 0.2PF
.VIN 9 8 PULSE (5.0V 6V INS 0NS DNS 1IKNS) A & C pulse high-low-high
.VIN 7 8 DC 5V b remains high
.VIN 5 8 PULSE (5.0V 6V INS 0NS DNS 1IKNS)
.TRAN INS 2IKNS
.PLOT TINV (V(9) V(4) (8,5V)
.END

**********************************************************************************************
**CMOS/BULK 3-IN NANO TRANSIENT ANALYSIS**

**** INITIAL TRANSIENT SOLUTION

**TEMPERATURE = 27.000 DEG C**

<table>
<thead>
<tr>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>(1)</td>
<td>5.0000</td>
<td>(4)</td>
<td>0.0000</td>
<td>(5)</td>
<td>5.0000</td>
<td>(6)</td>
<td>0.0000</td>
</tr>
<tr>
<td>(7)</td>
<td>5.0000</td>
<td>(8)</td>
<td>0.0000</td>
<td>(9)</td>
<td>5.0000</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**VOLTAGE SOURCE CURRENTS**

<table>
<thead>
<tr>
<th>NODE</th>
<th>CURRENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>-2.6800E-11</td>
</tr>
<tr>
<td>VIN1</td>
<td>0.0000</td>
</tr>
<tr>
<td>VIN2</td>
<td>0.0000</td>
</tr>
<tr>
<td>VIN3</td>
<td>0.0000</td>
</tr>
</tbody>
</table>

**TOTAL POWER DISSIPATION** 1.840E-10 WATTS

**CMOS/BULK 3-IN NANO TRANSIENT ANALYSIS**

**** OPERATING POINT INFORMATION

**TEMPERATURE = 27.000 DEG C**

<table>
<thead>
<tr>
<th>NUSFETS</th>
</tr>
</thead>
<tbody>
<tr>
<td>M1</td>
</tr>
<tr>
<td>MODEL</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

**CMOS/BULK 3-IN NANO TRANSIENT ANALYSIS**

**** TRANSIENT ANALYSIS

**TEMPERATURE = 27.000 DEG C**
ANALYSIS OF THE CAPABILITY TO EFFECTIVELY DESIGN
COMPLEMENTARY METAL OXID. (U) AIR FORCE INST OF TECH
WRIGHT-PATTERSON AFB OH SCHOOL OF ENGI. N L MCCONKEY
UNCLASSIFIED DEC 84 AFIT/GE/ENG/84D-44 F/G 9/5 NL
Circuit: MOSFET Model Parameters

<table>
<thead>
<tr>
<th>Type</th>
<th>NMOS</th>
<th>PMOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>ID</td>
<td>1.000</td>
<td>1.000</td>
</tr>
<tr>
<td>ED</td>
<td>1.000</td>
<td>-1.000</td>
</tr>
<tr>
<td>EP</td>
<td>2.38d-05</td>
<td>1.38d-05</td>
</tr>
<tr>
<td>EN</td>
<td>0.396</td>
<td>0.626</td>
</tr>
<tr>
<td>EPH</td>
<td>0.576</td>
<td>0.624</td>
</tr>
<tr>
<td>ECU</td>
<td>1.42d-04</td>
<td>1.61d-04</td>
</tr>
<tr>
<td>ETQ</td>
<td>7.58d-08</td>
<td>7.58d-08</td>
</tr>
<tr>
<td>ESUB</td>
<td>1.00d+15</td>
<td>2.50d+15</td>
</tr>
<tr>
<td>UD</td>
<td>7.00d-07</td>
<td>7.00d-07</td>
</tr>
<tr>
<td>BD</td>
<td>500.000</td>
<td>300.000</td>
</tr>
</tbody>
</table>
SPICE 2G.1 (15OCT61)

**** INITIAL TRANSIENT SOLUTION  TEMPERATURE = 27.000 DEG C

<table>
<thead>
<tr>
<th>Node</th>
<th>Voltage</th>
<th>Node</th>
<th>Voltage</th>
<th>Node</th>
<th>Voltage</th>
<th>Node</th>
<th>Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5.000</td>
<td>4</td>
<td>0.000</td>
<td>5</td>
<td>5.000</td>
<td>6</td>
<td>0.000</td>
</tr>
<tr>
<td>7</td>
<td>5.000</td>
<td>8</td>
<td>0.000</td>
<td>9</td>
<td>5.000</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

VOLTAGE SOURCE CURRENTS

<table>
<thead>
<tr>
<th>Name</th>
<th>Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>-2.608d-11</td>
</tr>
<tr>
<td>VNN1</td>
<td>0. d+88</td>
</tr>
<tr>
<td>VNN2</td>
<td>0. d+88</td>
</tr>
<tr>
<td>VNN3</td>
<td>0. d+88</td>
</tr>
</tbody>
</table>

TOTAL POWER DISSIPATION 1.64d-10 WATTS

CMOS/BULK 3-IN NMOS TRANSIENT ANALYSIS

**** OPERATING POINT INFORMATION  TEMPERATURE = 27.000 DEG C

<table>
<thead>
<tr>
<th>Source</th>
<th>Name</th>
<th>Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>0. d+88</td>
<td></td>
</tr>
<tr>
<td>VNN1</td>
<td>0. d+88</td>
<td></td>
</tr>
<tr>
<td>VNN2</td>
<td>0. d+88</td>
<td></td>
</tr>
<tr>
<td>VNN3</td>
<td>0. d+88</td>
<td></td>
</tr>
</tbody>
</table>

TOTAL POWER DISSIPATION 5.0081 WATTS

CMOS/BULK 3-IN NMOS TRANSIENT ANALYSIS

**** NOSFETS

<table>
<thead>
<tr>
<th>Model</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>M5</th>
<th>M6</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>PMOS MOS</td>
<td>PMOS MOS</td>
<td>PMOS MOS</td>
<td>PMOS MOS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>d+88 -2.88d-11</td>
<td>d+88 -2.88d-11</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDD</td>
<td>5.000 5.000 5.000 5.000 5.000 5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VGS</td>
<td>5.000 5.000 5.000 5.000 5.000 5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VBS</td>
<td>5.000 5.000 5.000 5.000 5.000 5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

CMOS/BULK 3-IN NMOS TRANSIENT ANALYSIS

**** TRANSIENT ANALYSIS  TEMPERATURE = 27.000 DEG C

*******************************************************************************
Figure D-5. 4-Input NAND Gate

a) schematic  b) CLL plot

size:
44L x 65L
CIF ID 24

D-28
*****8/10/84 ***** SPICE 2G.1 (ISOCT88) 1111111111111111

CMOS/BULK 4-IN N-MOS TRANSIENT ANALYSIS

***** INPUT LISTING  TEMPERATURE = 27.000 DEG C

**** MosFET MODEL PARAMETERS  TEMPERATURE = 27.000 DEG C

******************************************************************************

WIDTH OUT=60
OPTIONS ITL=50 ITL=5

MODELS MOS NMOS (VTO=1.0 VG=75K UG=500 NSUB=1E15 LD=0.7UM)

LEVEL=1

MODELS PMOS PMOS (VTO=-1.0 TGX=75K UG=300 NSUB=2.5E15 LD=0.7UM)

LEVEL=1

VDD 1 0 DC 5V
M1 1 5 4 1 PMOS L=5.0U W=10.0U
M2 6 5 4 0 PMOS L=5.0U W=37.5U
M3 8 7 6 0 NMOS L=5.0U W=37.5U
M4 1 7 4 1 PMOS L=5.0U W=10.0U
M5 1 9 4 1 PMOS L=5.0U W=10.0U
M6 10 9 8 0 NMOS L=5.0U W=37.5U
M7 1 11 4 1 PMOS L=5.0U W=37.5U
M8 8 11 10 0 NMOS L=5.0U W=37.5U

COUT 4 0 0.2PF

V1IN1 1 PULSE (5V 0V INS INS INS INS) A-D pulse high-low-high

V1IN2 9 PULSE (5V 0V INS INS INS INS)

V1IN3 7 PULSE (5V 0V INS INS INS INS)

V1IN4 5 PULSE (5V 0V INS INS INS INS)

.TRAN INS 2INS

.PLOT TRAN V(11) V(4) (V(1),5V)

.END

*****8/10/84 ***** SPICE 2G.1 (ISOCT88) 1111111111111111

CMOS/BULK 4-IN N-MOS TRANSIENT ANALYSIS

******************************************************************************

******************************************************************************
**CMOS/BULK 4-IN NAND TRANSIENT ANALYSIS**

**INITIAL TRANSIENT SOLUTION**

**TEMPERATURE = 27.000 DEG C**

**NODE VOLTAGE NODE VOLTAGE NODE VOLTAGE NODE VOLTAGE NODE VOLTAGE**

(1) 5.0000 (4) 5.0000 (5) 5.0000 (6) 8.0000
(7) 5.0000 (8) 8.0000 (9) 5.0000 (10) 8.0000
(11) 5.0000

**VOLTAGE SOURCE CURRENTS**

**NODE CURRENT**

V60 -2.773d-11
VIN1 0. d08
VIN2 0. d08
VIN3 0. d08
VIN4 0. d08

**TOTAL POWER DISSIPATION** 1.39d-10 WATTS

**CMOS/BULK 4-IN NAND TRANSIENT ANALYSIS**

**OPERATING POINT INFORMATION**

**TEMPERATURE = 27.000 DEG C**

**MOSFETS**

<table>
<thead>
<tr>
<th>MODEL</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>M5</th>
<th>M6</th>
<th>M7</th>
</tr>
</thead>
<tbody>
<tr>
<td>VMODEL</td>
<td>PMOS</td>
<td>NMOS</td>
<td>NMOS</td>
<td>PMOS</td>
<td>PMOS</td>
<td>NMOS</td>
<td>PMOS</td>
</tr>
<tr>
<td>ID</td>
<td>0. d08</td>
<td>-2.74d-11</td>
<td>-2.74d-11</td>
<td>0. d08</td>
<td>0. d08</td>
<td>-2.77d-11</td>
<td>0. d08</td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td></td>
</tr>
<tr>
<td>VGS</td>
<td>5.000</td>
<td>-8.000</td>
<td>-8.000</td>
<td>5.000</td>
<td>5.000</td>
<td>-8.000</td>
<td>5.000</td>
</tr>
<tr>
<td>VBS</td>
<td>5.000</td>
<td>-8.000</td>
<td>-8.000</td>
<td>5.000</td>
<td>5.000</td>
<td>-8.000</td>
<td>5.000</td>
</tr>
</tbody>
</table>

| M8 |
| VMODEL | NMOS |
| ID | -2.77d-11 |
| VGS | 5.000 |
| VDS | -8.000 |
| VBS | -8.000 |
### Input Listing

```
TEMPERATURE = 27.000 DEG C

**NMOs**         **PMOS**
**TYPE**         **NMOs**         **PMOS**
**LEVEL**  1.000  1.000
**VTO**    1.000  -1.000
**Kn**    2.30d-05  1.38d-05
**gds**    0.396  0.626
**gds**    0.576  0.524
**CJ**    1.62d-04  1.0d-04
**rTOX**   7.50d-08  7.50d-08
**rSUB**   1.40d+15  2.50d+15
**rLD**    7.00d-07  7.00d-07
**rUD**    5.00d+00  5.00d+00
```
**CHOS/BULK 4-IN NANO TRANSIENT ANALYSIS**

### INITIAL TRANSIENT SOLUTION  TEMPERATURE = 27.000 DEG C

```
VOLTAGE SOURCE CURRENTS

<table>
<thead>
<tr>
<th>NAME</th>
<th>CURRENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>-2.77d-11</td>
</tr>
<tr>
<td>VIN1</td>
<td>0. d####</td>
</tr>
<tr>
<td>VIN2</td>
<td>0. d####</td>
</tr>
<tr>
<td>VIN3</td>
<td>0. d####</td>
</tr>
<tr>
<td>VIN4</td>
<td>0. d####</td>
</tr>
</tbody>
</table>

TOTAL POWER DISSIPATION  1.39d-10 WATTS

**CHOS/BULK 4-IN NANO TRANSIENT ANALYSIS**

### OPERATING POINT INFORMATION  TEMPERATURE = 27.000 DEG C

```
**MOSFETS**

<table>
<thead>
<tr>
<th>ID</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>M5</th>
<th>M6</th>
<th>M7</th>
</tr>
</thead>
<tbody>
<tr>
<td>VGS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
</tr>
<tr>
<td>VBS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>ID</th>
<th>M8</th>
</tr>
</thead>
<tbody>
<tr>
<td>VGS</td>
<td>5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>-0.000</td>
</tr>
<tr>
<td>VBS</td>
<td>-2.77d-11</td>
</tr>
</tbody>
</table>

**CHOS/BULK 4-IN NANO TRANSIENT ANALYSIS**

### TRANSIENT ANALYSIS  TEMPERATURE = 27.000 DEG C

---

**D-33**
**CHIPS/BULK 4-IN MOS TRANSIENT ANALYSIS**

**INPUT LISTING**

**TEMPERATURE = 27.000 DEG C**

```
* WIDTH 'OUT' = 4
* LIMITS (.055, 17.5) =
* MODEL NMOS NMOS (VTH=1V TOX=75nm UD=5e0 NSUB=1E15 LD=8.7um)
  +LEVEL=1
* MODEL PMOS PMOS (VTH=-1V TOX=75nm UD=9e0 NSUB=2.5E15 LD=8.7um)
  +LEVEL=1
VDD 1 @ DC 5V
M1 1 5 4 1 NMOS L=5.8U W=18.8U
M2 6 5 4 0 NMOS L=5.8U W=37.5U
M3 8 7 6 0 NMOS L=5.8U W=37.5U
M4 1 7 4 1 PMOS L=5.8U W=18.8U
M5 1 9 4 1 PMOS L=5.8U W=18.8U
M6 10 9 8 0 NMOS L=5.8U W=37.5U
M7 11 11 4 1 PMOS L=5.8U W=18.8U
M8 # 11 10 # NMOS L=5.8U W=37.5U
COUT 4 @ 0.2PF
VIN1 11 @ PULSE (5V 0V INS INS INS INS)
  A & B pulse high-low-high
VIN2 9 @ PULSE (5V 0V INS INS INS INS)
  C & D remain high
VIN3 7 @ DC 5V
VIN4 5 @ DC 5V
.INS 2INS
.PLOT TIME V(11) V(4) V(2) V(3)
.END
```

**CHIPS/BULK 4-IN MUS TRANSIENT ANALYSIS**

**MOSFET MODEL PARAMETERS**

**TEMPERATURE = 27.000 DEG C**

```
* MUS
* MUS
dHFE NMOS PMOS
eLEVEL 1.000 1.000
eVLO 1.000 1.000
eNP 2.36e-05 1.38e-05
d1min 0.396 0.626
dPHI 0.376 0.324
dG 1.82e-04 1.61e-04
eTUX 7.56e-06 7.56e-06
eSUB 1.49e+15 2.56e+15
eLD 7.88e-07 7.88e-07
VDD 540.000 300.000
```

D-35
**INITIAL TRANSIENT SOLUTION**  \( \text{TEMPERATURE} = 27.000 \ \text{DEG C} \)

<table>
<thead>
<tr>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5.000</td>
<td>4</td>
<td>0.000</td>
<td>5</td>
<td>5.000</td>
<td>6</td>
<td>0.000</td>
</tr>
<tr>
<td>7</td>
<td>5.000</td>
<td>6</td>
<td>0.000</td>
<td>9</td>
<td>5.000</td>
<td>10</td>
<td>0.000</td>
</tr>
<tr>
<td>11</td>
<td>5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**VOLTAGE SOURCE CURRENTS**

<table>
<thead>
<tr>
<th>NODE</th>
<th>CURRENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>-2.773d-11</td>
</tr>
<tr>
<td>VIN1</td>
<td>0.000</td>
</tr>
<tr>
<td>VIN2</td>
<td>0.000</td>
</tr>
<tr>
<td>VIN3</td>
<td>0.000</td>
</tr>
<tr>
<td>VIN4</td>
<td>0.000</td>
</tr>
</tbody>
</table>

**TOTAL POWER DISSIPATION** 1.39d-10 \( \text{WATTS} \)

**OPERATING POINT INFORMATION**  \( \text{TEMPERATURE} = 27.000 \ \text{DEG C} \)

**MOSFETS**

<table>
<thead>
<tr>
<th>D</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>M5</th>
<th>M6</th>
<th>M7</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>d</td>
<td>d</td>
<td>d</td>
<td>d</td>
<td>d</td>
<td>d</td>
<td>d</td>
</tr>
<tr>
<td>VGS</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
<td>5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>-0.000</td>
<td>-0.000</td>
<td>5.000</td>
<td>5.000</td>
<td>-0.000</td>
<td>5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>-0.000</td>
<td>-0.000</td>
<td>5.000</td>
<td>5.000</td>
<td>-0.000</td>
<td>5.000</td>
</tr>
</tbody>
</table>

**MOS**

<table>
<thead>
<tr>
<th>D</th>
<th>M1</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>-2.77d-11</td>
</tr>
<tr>
<td>VGS</td>
<td>5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>-0.000</td>
</tr>
<tr>
<td>VDS</td>
<td>-0.000</td>
</tr>
</tbody>
</table>
**********8/16/84 ******** SPICE 26.1 (150CT80) **********01:14:28*****

* UMOS/BULK 4-IN N/MOS TRANSIENT ANALYSIS

**** INPUT LISTING

** TEMPERATURE = 27.000 DEG C

*********************************************************************

.WIDTH OUT=8
.OPTIONS ITL=500 ITL=5
.MODEL NMOS N/MOS (VTO=1.0 UIX=75UI UD=5.0 NSUB=1E15 LD=0.7UM) LEVEL=1
.MODEL PMOS PMOS (VTO=1.0 UIX=75UI UD=5.0 NSUB=2.5E15 LD=0.7UM) LEVEL=1
.VDD 1 0 DC 5V
M1 1 5 4 1 PMOS L=5.0U W=10.0U
M2 6 7 6 0 NMOS L=5.0U W=37.5U
M3 3 7 6 0 NMOS L=5.0U W=37.5U
M4 1 7 4 1 PMOS L=5.0U W=10.0U
M5 1 9 4 1 PMOS L=5.0U W=10.0U
M6 10 9 8 0 NMOS L=5.0U W=37.5U
M7 1 11 4 1 PMOS L=5.0U W=10.0U
M8 1 11 10 0 NMOS L=5.0U W=37.5U
CONTACT 4 0 0.2PF
VIN1 11 0 PULSE (5V 0V INS 5NS 0NS 5NS) A pulses high-low-high
VIN2 9 0 DC 5V
VIN3 7 0 DC 5V
VIN4 5 0 DC 5V
.TRAN INS 2NS
.PLOT TRAN V(11) V(4) (0V,5V)
.END

**********8/16/84 ******** SPICE 26.1 (150CT80) **********01:14:28*****

* UMOS/BULK 4-IN N/MOS TRANSIENT ANALYSIS

**** MUSFET MODEL PARAMETERS

** TEMPERATURE = 27.000 DEG C

*********************************************************************

MOS Type

** N/MOS PMOS

LEVEL

** 1.000 1.000

UIX

** 1.000 -1.000

NSUB

** 1.38E-05 1.38E-05

WIDTH

** 0.396 0.626

THETA

** 0.576 0.624

ECJ

** 1.02E-04 1.01E-04

GTUX

** 7.50E-08 7.50E-08

NSUB

** 1.00E15 2.50E15

OLD

** 7.00E-07 7.00E-07

OU0

** 500.000 300.000

D-28
CMOS/BULK 4-IN NAND TRANSIENT ANALYSIS

INITIAL TRANSIENT SOLUTION  TEMPERATURE = 27.000 DEG C

NODE VOLTAGE NODE VOLTAGE NODE VOLTAGE NODE VOLTAGE
  1) 5.0000  ( 4) 0.0000  ( 5) 5.0000  ( 6) 0.0000
  7) 5.0000  ( 8) 0.0000  ( 9) 5.0000  (10) 0.0000
 11) 5.0000

VOLTAGE SOURCE CURRENTS

NAME CURRENT
VDD -2.773d-11
VIN  8. d+00
VIN2 8. d+00
VIN3 8. d+00
VIN4 8. d+00

TOTAL POWER DISSIPATION 1.59d-10 WATTS

CMOS/BULK 4-IN NAND TRANSIENT ANALYSIS

OPERATING POINT INFORMATION  TEMPERATURE = 27.000 DEG C

MOSFETS

NAME MODEL PMOS NMOS NMOS PMOS PMOS NMOS PMOS
VDD 0. d+00 -2.74d-11 -2.74d-11 0. d+00 0. d+00 -2.77d-11 0. d+00
VNB 5.000 5.000 5.000 5.000 5.000 5.000 5.000
VBS 5.000 -6.000 -6.000 5.000 5.000 -6.000 5.000
VBS 5.000 -6.000 -6.000 5.000 5.000 -6.000 5.000

M8

MODEL NMOS
ID -2.77d-11
VNB 5.000
VBS -6.000
VBS -6.000

CMOS/BULK 4-IN NAND TRANSIENT ANALYSIS

TRANSIENT ANALYSIS  TEMPERATURE = 27.000 DEG C
**LEGEND:**

* : V(I)
+ : V(II)
× : TIME T(VIII)

<table>
<thead>
<tr>
<th>TIME (S)</th>
<th>0.00s</th>
<th>1.25s</th>
<th>2.5s</th>
<th>3.75s</th>
<th>5.0s</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.000d-09</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>5.000d-09</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>7.000d-09</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>8.000d-09</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>9.000d-09</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>1.000d-08</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>1.100d-08</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>1.200d-08</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
<td>0.000d</td>
</tr>
<tr>
<td>1.300d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.400d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.500d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.600d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.700d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.800d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>1.900d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
<tr>
<td>2.000d-08</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
<td>5.000d</td>
</tr>
</tbody>
</table>

D-40
Figure D-6. 2-Input NOR Gate

a) schematic  b) CLL plot
6/18/84 SPICE 28.1 (ISDCT94) 47:27

**MOS/BULK 2-IN NDR TRANSIENT ANALYSIS**

***** INPUT LISTING

**Temperature = 27.000 DEG C**

----------------------------------------------------------------------------------

.WIDTH OUT=6d
.OPTIONS ITL=500 ITL=5
.MODEL NMOS MNO (VT=-1V T0X=75m UG=5m NSUB=1E15 LD=4.7um)
*LEVEL=1
.MODEL PMOS PMO (VT=-1V T0X=75m UG=5m NSUB=2.5E15 LD=4.7um)
*LEVEL=1
.VDD 1 0 DC 5V
M1 0 5 4 0 NMOS L=5.0U W=5.0U
M2 7 6 1 1 PMOS L=5.0U W=27.5U
M3 4 5 7 1 PMOS L=5.0U W=27.5U
M4 0 4 0 NMOS L=5.0U W=5.0U
COUT 4 0 0.2PF
VIN1 6 & PULSE (VV 5V INS INS INS INS) A & B pulse low-high-low
VIN2 5 & PULSE (VV 5V INS INS INS INS)
.TRAN INS 2ns
.PLOT TRAN U(6) V(4) (VV,5V)
.END

6/18/84 SPICE 28.1 (ISDCT94) 47:27

**MOS/BULK 2-IN NDR TRANSIENT ANALYSIS**

***** MOSFET MODEL PARAMETERS

**Temperature = 27.000 DEG C**

----------------------------------------------------------------------------------

@TYPE NMOS PMOS
@LEVEL 1.000 1.000
@VT0 1.000 -1.000
@X 2.38d-05 1.38d-05
@VTH 0.596 0.626
@PHI 0.576 0.624
@C 1.62d-04 1.61d-04
@T0X 7.56d-06 7.56d-06
@NSUB 1.00d15 2.58d15
@UO 7.00d-07 7.00d-07
@UO 500.000 300.000
**CMOS/BULK 2-IN NOR TRANSIENT ANALYSIS**

**INITIAL TRANSIENT SOLUTION**  TEMPERATURE = 27.000 DEG C

<table>
<thead>
<tr>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
<th>NODE</th>
<th>VOLTAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>5.000</td>
<td>4</td>
<td>5.000</td>
<td>5</td>
<td>0.</td>
<td>6</td>
<td>0.</td>
</tr>
<tr>
<td>7</td>
<td>5.000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**VOLTAGE SOURCE CURRENTS**

**TOTAL POWER DISSIPATION**  6.93d-11 Watts

**CMOS/BULK 2-IN NOR TRANSIENT ANALYSIS**

**OPERATING POINT INFORMATION**  TEMPERATURE = 27.000 DEG C

**MOSFETS**

<table>
<thead>
<tr>
<th>MODEL</th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
</tr>
</thead>
<tbody>
<tr>
<td>NMOS</td>
<td>0.</td>
<td>d++</td>
<td>1.33d-11</td>
<td>1.33d-11</td>
</tr>
<tr>
<td>PMOS</td>
<td>-5.000</td>
<td>-5.000</td>
<td>-5.000</td>
<td>-5.000</td>
</tr>
<tr>
<td>PMOS</td>
<td>-5.000</td>
<td>-0.000</td>
<td>-0.000</td>
<td>-5.000</td>
</tr>
<tr>
<td>PMOS</td>
<td>-5.000</td>
<td>0.</td>
<td>0.000</td>
<td>-5.000</td>
</tr>
</tbody>
</table>

**CMOS/BULK 2-IN NOR TRANSIENT ANALYSIS**

**TRANSIENT ANALYSIS**  TEMPERATURE = 27.000 DEG C
******8/10/84ANSPICE 26.1 (ISCT68) *******01:48:02*****

** CMOS/BULK 2-IN NOR TRANSIENT ANALYSIS

INPUT LISTING

TEMPERATURE = 27.000 DEG C

***********************************************************************

.WIDTH OUT=60
.OPTIONS ITL=5,000 ITL=0
.MODEL NMOS NMOS (VTO=1V TOA=75*10^16 UU=5.00 NSUB=1E15 LD=0.7um)
.LEVEL=1
.MODEL PMOS PMOS (VTO=-1V TOA=75*10^16 UU=5.00 NSUB=2.5E15 LD=0.7um)
.LEVEL=1
VDD 1 0 DC 5V
M1 5 4 0 NMOS L=5.00 W=5.00
M2 7 6 1 1 PMOS L=5.00 W=27.5U
M3 4 5 7 1 PMOS L=5.00 W=27.5U
M4 8 6 4 0 NMOS L=5.00 W=5.00
COUT 4 0 0.2PF
VINO 6 8 PULSE (AV 5V INS IN0 INS IN0)
VIN2 5 0 DC 0V
.TIME INS 2INS
.PLOT TRAC V(6) V(4) (AV, 5V)
.END

******8/10/84ANSPICE 26.1 (ISCT68) *******01:48:02*****

** CMOS/BULK 2-IN NOR TRANSIENT ANALYSIS

** MUSFET MODEL PARAMETERS

TEMPERATURE = 27.000 DEG C

***********************************************************************

@ TYPE NMOS PMOS
@ LEVEL 1.000 1.000
@ VTO 1.000 -1.000
@ IKP 2.30d-05 1.58d-05
@ KDP 8.396 6.26
@ PHI 8.57 6.24
@ CJ 1.02d-04 1.61d-04
@ TOA 7.59d-06 7.59d-06
@ NSUB 1.00d15 2.50d15
@ L0D 7.00d-07 7.00d-07
@ D0 500.000 300.000

D-45
**INITIAL TRANSIENT SOLUTION**  TEMPERATURE = 27.000 DEG C

*****************************************************************************

**NODE VOLTAGE**  **NODE VOLTAGE**  **NODE VOLTAGE**  **NODE VOLTAGE**  **NODE VOLTAGE**

1)  5.0000  4)  5.0000  5)  0.  6)  0.  7)  5.0000

**VOLTAGE SOURCE CURRENTS**

**WTE CURRENT**

VDD  -1.367d-11

VNI  0.  0.000

VNZ  0.  0.000

**TOTAL POWER DISSIPATION**  6.93d-11 WATTS

**OPERATING POINT INFORMATION**  **TEMPERATURE = 27.000 DEG C**

*****************************************************************************

**MOSFETS**

**ID**  **M1**  **M2**  **M3**  **M4**

**MODEL**  **NMOS**  **PMOS**  **PMOS**  **NMOS**

ID  0.  0.000  -1.36d-11  -1.36d-11  0.  0.000

VGS  -5.000  -5.000  -5.000  -5.000

VDS  -5.000  -8.000  -8.000  -5.000

VBS  -5.000  0.  0.000  -5.000

**TEMPERATURE = 27.000 DEG C**

*****************************************************************************
Figure D-7. Double Buffer
a) schematic  b) CLL plot
D-49
***** 8/10/84 SPICE 20.1 (15ACT88) 14:19:58*****

UMOS/BULK DOUBLE BUFFER TRANSIENT ANALYSIS

***** INITIAL TRANSIENT SOLUTION TEMPERATURE = 27.000 DEG C

********************************************************************************

VOLUME SOURCE CURRENTS

VDD -2.088d-11

TOTAL POWER DISSIPATION 1.043d-10 WATTS

********** 8/10/84 SPICE 20.1 (15ACT88) 14:19:58*****

UMOS/BULK DOUBLE BUFFER TRANSIENT ANALYSIS

***** OPERATING POINT INFORMATION TEMPERATURE = 27.000 DEG C

********************************************************************************

MOSFETS

<table>
<thead>
<tr>
<th></th>
<th>M1</th>
<th>M2</th>
<th>M3</th>
<th>M4</th>
<th>M5</th>
</tr>
</thead>
<tbody>
<tr>
<td>diff</td>
<td>NMOS</td>
<td>NMOS</td>
<td>DMOS</td>
<td>DMOS</td>
<td>DMOS</td>
</tr>
<tr>
<td>ID</td>
<td>1.93d-12</td>
<td>1.93d-11</td>
<td>-1.93d-12</td>
<td>0.000</td>
<td>6.93d-12</td>
</tr>
<tr>
<td>VGS</td>
<td>0.000</td>
<td>5.000</td>
<td>-5.000</td>
<td>5.000</td>
<td>-5.000</td>
</tr>
<tr>
<td>VDS</td>
<td>5.000</td>
<td>0.000</td>
<td>-5.000</td>
<td>5.000</td>
<td>0.000</td>
</tr>
<tr>
<td>VDS</td>
<td>0.000</td>
<td>0.000</td>
<td>5.000</td>
<td>0.000</td>
<td>0.000</td>
</tr>
</tbody>
</table>

********** 8/10/84 SPICE 20.1 (15ACT88) 14:19:58*****

UMOS/BULK DOUBLE BUFFER TRANSIENT ANALYSIS

***** TRANSIENT ANALYSIS TEMPERATURE = 27.000 DEG C

********************************************************************************
Appendix E. CIFPLOTS of Group 1 Pads

Presented are the CIFPLOTS for the Group 1 pads that are available for CMOS/BULK design work. All units shown in the figures are in lambda (L). The coordinates for the Vdd and GND buses are not given because they are not necessary for any design work. The pad frames should be used.

A description of the CIF layer names is as follows:

<table>
<thead>
<tr>
<th>CLL Layer</th>
<th>CIF Layer</th>
</tr>
</thead>
<tbody>
<tr>
<td>poly</td>
<td>UP</td>
</tr>
<tr>
<td>metal</td>
<td>UM</td>
</tr>
<tr>
<td>diff</td>
<td>UD</td>
</tr>
<tr>
<td>contact</td>
<td>UC</td>
</tr>
<tr>
<td>glass</td>
<td>UG</td>
</tr>
<tr>
<td>pwell</td>
<td>UPW</td>
</tr>
<tr>
<td>nwell</td>
<td>UNW</td>
</tr>
<tr>
<td>pplug</td>
<td>UPP</td>
</tr>
<tr>
<td>nplug</td>
<td>UNP</td>
</tr>
<tr>
<td>---</td>
<td>XP</td>
</tr>
</tbody>
</table>

A more complete description of the different layers can be found on page III-5 of chapter III of this thesis.
Figure E-1. CMOS/BULK CIF Layers
Figure E-2. padlvdd
Figure E-4. padlin
Figure E-5. padibin
Figure E-6. pad1bin_ttl
Figure E-8. padiout_ttl
- out-enab low, pad is input and signal appears at "in"

- out-enab high, pad is output and signal appears at pin and at "in"

Figure E-9. pads
Appendix F. CMOS/BULK Cell Library

Presented is a listing of the file "c_ext.cll" which shows the available cells in the CMOS/BULK library "libc.lib". To use the library, the designer must include the following line in the "cll" file:

```
#include "/usr/local/cad/lib/bane/c_ext.cll"
```

To invoke the library, the -l option must be used in the BANE command line as follows:

```
bane -v cmos -l c . . .
```
#ifndef STANDARD_LIBRARY_DEFINED
#define STANDARD_LIBRARY_DEFINED

extern Shortboard (cif 012 bounds 0,0 40,020)
extern padout (cif 018 bounds 0,0 300,640)
extern padlin (cif 019 bounds 0,0 300,640)
extern padlbm (cif 022 bounds 0,0 300,640)
extern padlmo (cif 023 bounds 0,0 300,640)
extern padgnd (cif 024 bounds 0,0 300,640)
extern pads (cif 025 bounds 0,0 300,640)
extern Longboard (cif 026 bounds 0,0 300,640)
extern padspace (cif 027 bounds 0,0 300,640)
extern padlbmtti (cif 029 bounds 0,0 300,640)
extern padlomt (cif 036 bounds 0,0 300,640)
extern pad2in (cif 043 bounds 0,0 200,430)
extern pad2in (cif 043 bounds 0,0 200,430)
extern pad2gnd (cif 048 bounds 0,0 200,430)
extern pad2vdd (cif 049 bounds 0,0 200,430)
extern pad2space (cif 050 bounds 0,0 200,430)
extern pad5vdd (cif 058 bounds 0,0 200,300)
extern pad3in (cif 059 bounds 0,0 200,300)
extern pad3gnd (cif 044 bounds 0,0 200,300)
extern padspace (cif 041 bounds 0,0 200,300)
extern padexample (cif 037 bounds 0,0 2400,840)
extern padexample (cif 031 bounds 0,0 2400,430)
extern padexample (cif 042 bounds 0,0 200,300)
extern pt_28P4x34 (cif 065 bounds 0,0 4660,3400)
extern pt_48p4x68 (cif 054 bounds 0,0 4660,6500)
extern pt_40p69x68 (cif 057 bounds 0,0 6900,6400)
extern pt_64p89x68 (cif 058 bounds 0,0 6900,6800)
extern pt_64p99x92 (cif 062 bounds 0,0 7900,9200)
extern pt_84p99x92 (cif 067 bounds 0,0 7900,9200)
extern tran (cif 20 bounds 0,0 35,030)
extern INV (cif 21 bounds 0,0 35,25)
extern NIH2 (cif 22 bounds 0,0 44,28)
extern NIH3 (cif 23 bounds 0,0 44,45)
extern NIH4 (cif 24 bounds 0,0 44,05)
extern BUF (cif 25 bounds 0,0 94,90)
extern NOK2 (cif 26 bounds 0,0 43,37)

#endif

Figure F-1. Listing of "c_ext.cll", available cells in CMOS/BULK library "libc.lib"
Appendix G.  CLL Plot of CMOS/BULK ALU

Presented are the CLL plots for the ALU. The entire ALU is shown in Figure G-1, and the four quarters of it are shown in Figures G-2 through G-5. The quarters permit closer inspection of the ALU.

The definition of terms are as follows:

A0 - A3  Operand A
B0 - B3  Operand B
S0 - S3  Function selection, see Table IV-1
SEL    When "high" selects logic functions, when "low" selects arithmetic functions
F0 - F1  4-bit output
P & G   Carry look-ahead outputs for successive stages
CI      Carry in bit
CO      Carry out bit
Figure G-1. CMOS/BULK ALU
Figure G-2. Upper right corner of ALU
Figure G-3. Lower right corner of ALU
Figure G-4. Lower left corner of ALU
Figure G-5. Upper left corner of ALU
Glossary

ALU
Arithmetic Logic Unit. Combinational circuitry that performs arithmetic and logic operations on two binary numbers.

BANE
A computer-aided-design tool used to layout and plot NMOS or CMOS integrated circuits using CLL, Chip Layout Language. It also generates files that can be used in other computer-aided-design tools such as CIFPLOT and MEXTRA.

CIFPLOT
A computer-aided-design tool used to layout and plot integrated circuits using CIF, Cal-Tech Intermediate Format. CIF is more complex to use than CLL, although final fabrication files are sent in CIF.

CLL
A computer-aided-design tool used to layout and plot NMOS integrated circuits using CLL, Chip Layout Language. It also generates files that can be used in other computer-aided-design tools such as CIFPLOT and MEXTRA. BANE is a new version of CLL.

CMOS
Complementary-Metal-Oxide-Semiconductor. A transistor technology that uses an n-channel field effect transistor (NMOS) and a p-channel field effect transistor (PMOS) in a complementary switching action. CMOS can be used for digital or analog applications.

DRC
A computer-aided-design tool used to verify the layout of an integrated circuit by comparing the actual layout to a set of design rules.

ESIM
An event-level simulator used to verify the switching of an NMOS digital integrated circuit. It requires the simulation file supplied by MEXTRA.
<table>
<thead>
<tr>
<th>Term</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HiCMOS</td>
<td>A subgroup of the CMOS family that uses a twin-well fabrication process with a double layer of polysilicon. It increases the speed and density of conventional CMOS.</td>
</tr>
<tr>
<td>MEXTRA</td>
<td>A computer-aided-design tool that extracts information about the nodes, transistors, and capacitors of an NMOS or CMOS (p-well only) integrated circuit. The extraction creates a simulation file suitable for ESIM (for NMOS) and SIMFILTER/PRESIM/RNL (for CMOS p-well).</td>
</tr>
<tr>
<td>NETLIST</td>
<td>A computer-aided-design tool that takes a network description of the entire integrated circuit, supplied by the designer, and performs an extraction on it. It creates a simulation file suitable for PRESIM/RNL.</td>
</tr>
<tr>
<td>NMOS</td>
<td>N-channel Metal-Oxide-Semiconductor. A field effect transistor that uses n-type doped silicon to form the conducting channel between the source and drain.</td>
</tr>
<tr>
<td>PMOS</td>
<td>P-channel Metal-Oxide-Semiconductor. A field effect transistor that uses p-type doped silicon to form the conducting channel between the source and drain.</td>
</tr>
<tr>
<td>PRESIM</td>
<td>A computer-aided design tool that converts the simulation file supplied by NETLIST into a binary file suitable for use in RNL.</td>
</tr>
<tr>
<td>RNL</td>
<td>An event level simulator that requires the binary output file of PRESIM to do the simulation of the integrated circuit. RNL supports NMOS and CMOS.</td>
</tr>
<tr>
<td>SIMFILTER</td>
<td>A computer-aided-design tool that converts a Berkeley formatted simulation file into an M.I.T. formatted simulation file and vice versa.</td>
</tr>
</tbody>
</table>
SOS  A subgroup of the CMOS family that uses silicon on a sapphire substrate (Silicon On Sapphire). The transistors are formed on islands of silicon grown on a sapphire substrate. This particular subgroup is not susceptible to latch-up.

VHSIC  Very-High-Speed-Integrated-Circuits. This is a DoD sponsored program designed to push the development of integrated circuits that can be dependably used in military, hostile, or space environments.

VLSI  Very-Large-Scale-Integrated (circuits). This is a term used to characterize integrated circuits that contain tens of thousands of transistors on a single substrate.


21. Bassett, Paul. 3-MICRON CMOS MOSIS PADS AND PAD FRAMES. Massachusetts Institute of Technology. Arpanet address LSI.BASSETT@MIT-SPEECH@MIT-MC.

Michael Lee McConkey was born in West Palm Beach, Florida on June 3, 1961. Upon graduation from Lake Worth High School in June of 1979, he attended Virginia Polytechnic Institute and State University, where he was a member of the Virginia Tech Corps of Cadets. He received an Air Force ROTC scholarship, and in June of 1983, he graduated as an AFROTC Distinguished Graduate with a Bachelor of Science degree in Electrical Engineering, cum laude. Through the Air Force Direct Ascension program, he enrolled at the Air Force Institute of Technology in June of 1983 to obtain a graduate degree in Digital Engineering and Very Large Scale Integrated Circuit technology. He is a member of Phi Kappa Phi, Tau Beta Pi, and Eta Kappa Nu.

Permanent address: 1226 W. Broward St.
Lantana, FL 33462
A complete set of SDC macrocells have been developed and are being tested to evaluate the effectiveness in reducing the number of cells in a design. The main goal is to create a library of standard cells that can be used to layout standard cells in the design cycle. This design cycle involves pre-production, prototyping, and testing. Standard cells, although useful in preliminary design, are limited to simple standard cells only. SDC, an industry-standard layout system, has been selected for its ease of use and ability to be used in the layout of complex integrated circuits. It can also be used to layout SDC integrated circuits.

A "library" was developed by using the design cycle from initial layout, through design verification, with the aid of circuit technology. This library includes the standard cell design. A library of cell libraries was designed and implemented to automate the design process. This library includes a complete set of the standard cells in the design cycle.