EMC ENHANCED CONSTANT "Z" MODULATOR

R. E. Reed

ROME AIR DEVELOPMENT CENTER
Air Force Systems Command
Griffiss Air Force Base, NY 13441

84 11 14 013
This report has been reviewed by the RADC Public Affairs Office (PA) and is releasable to the National Technical Information Service (NTIS). At NTIS it will be releasable to the general public, including foreign nations.

RADC-TR-84-117 has been reviewed and is approved for publication.

APPROVED:  
THOMAS E. BAUSTERT  
Project Engineer

APPROVED:  
W. S. TUTHILL, Colonel, USAF  
Chief, Reliability & Compatibility Division

FOR THE COMMANDER:  
JOHN A. RITZ  
Acting Chief, Plans Office

If your address has changed or if you wish to be removed from the RADC mailing list, or if the addressee is no longer employed by your organization, please notify RADC (RBCT) Griffiss AFB NY 13441. This will assist us in maintaining a current mailing list.

Do not return copies of this report unless contractual obligations or notices on a specific document requires that it be returned.
The EMC Enhanced constant "Z" modulator (EECZM) research and development effort at ITT-A/OD was undertaken to provide an amplitude modulation capability for a low-noise, medium power (1 Watt), wideband (225-400 MHz), frequency hopping (1000 hops/sec) synthesizer currently in development at the ITT-A/OD facility for RADC. The primary objective was to amplitude modulate the synthesizer's RF carrier to the required modulation percentage while avoiding frequency modulation of the RF carrier.

AN RF carrier amplitude modulator can seriously degrade synthesizer noise performance through modulator impedance changes during the modulation cycle. This change in impedance causes frequency modulation of the synthesizer's voltage controller oscillator (VCO) resulting in RF carrier FM sidebands extending far beyond the AM sidebands for a large modulation index. Usually the modulator is isolated from the VCO by 20 to 30 dB of buffer amplification to minimize VCO frequency modulation; however, buffer amplifiers tend to degrade...
the overall synthesizer noise performance. By controlling the modulator's impedance to the VCO during the modulation cycle, the VCO buffer stages can be omitted while RF carrier frequency modulation is minimized.

The program approach centered about reviewing a previous IR&D effort at ITT-A/OD relating to a constant impedance amplitude modulation scheme and culminated in a breadboard, and ultimately a feasibility model, to meet the modulator's statement-of-work (SOW) requirements.

A major portion of the R&D effort focused on design and test of the modulator's constant impedance attenuator. Several modulator designs were modeled resulting in adoption of a hybrid coupler/PIN diode attenuation scheme. This type of modulator impresses audio modulation onto the synthesizer's RF carrier via PIN diodes terminating a hybrid coupler while providing a constant impedance to the VCO during the modulation cycle.
Table of Contents

<table>
<thead>
<tr>
<th>Paragraph</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>Introduction</td>
<td>1</td>
</tr>
<tr>
<td>1.2</td>
<td>Program Description</td>
<td>1</td>
</tr>
<tr>
<td>1.3</td>
<td>Report Organization</td>
<td>1</td>
</tr>
<tr>
<td>1.4</td>
<td>Modulator Specifications</td>
<td>1</td>
</tr>
</tbody>
</table>

Section 2

AMPLITUDE MODULATOR SYSTEM REQUIREMENTS - THE EMC PROBLEM 3

Section 3

TECHNICAL APPROACH

3.1        | SYSTEM ANALYSIS                                     | 5    |
3.1.1      | Modulation Analysis                                 | 7    |
3.1.2      | Incidental FM Analysis                              | 8    |
3.1.3      | Noise Analysis                                       | 8    |
3.2        | Modulator Design                                    | 12   |
3.2.1      | Buffer Amplifier                                    | 12   |
3.2.2      | Electronically Controlled Pin Diode Attenuator      | 16   |
3.2.2.1    | Controlled PIN Diode Attenuator                     | 16   |
3.2.2.2    | Hybrid Coupled-Isolated PIN Diode Attenuator        | 19   |
3.2.3      | Forward Power Detector                              | 21   |
3.2.4      | Interface and Control Circuits                      | 28   |
3.2.4.1    | Interface Module                                    | 28   |
3.2.4.2    | Band Shaping Network                                | 30   |
3.2.4.3    | Modulation/ALC Control                              | 30   |
3.2.5      | Mechanical Requirements                             | 33   |
3.2.6      | System Testing                                      | 35   |

Section 4

SYSTEM TESTS

4.1        | Modulator Test Results                              | 37   |
4.1.1      | Frequency Range                                     | 37   |
4.1.2      | Input Power                                         | 37   |
4.1.3      | Input/Output Impedance                              | 37   |
4.1.4      | Insertion Loss                                      | 37   |
4.1.5      | Output Signal-to-Noise (S/N) Degradation            | 39   |
4.1.6      | Incidental FM (IFM)                                 | 39   |
4.1.7      | Modulation Bandwidth                                | 39   |
4.1.8      | Modulation Capability                               | 39   |
4.1.9      | Distortion                                          | 40   |
4.1.10     | Modulation Input Impedance                          | 40   |
4.2        | Test Data Summary                                   | 40   |
Table of Contents (Continued)

<table>
<thead>
<tr>
<th>Paragraph</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Section 5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CONCLUSIONS AND RECOMMENDATIONS</td>
<td></td>
</tr>
<tr>
<td>5.1</td>
<td>Conclusions</td>
<td>41</td>
</tr>
<tr>
<td>5.2</td>
<td>Recommendations</td>
<td>41</td>
</tr>
<tr>
<td></td>
<td>Section 6</td>
<td></td>
</tr>
<tr>
<td></td>
<td>APPENDIX</td>
<td>A-1</td>
</tr>
</tbody>
</table>
### List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1-1</td>
<td>Block Diagram of a Transmitter with the Constant Z Modulator.</td>
<td>6</td>
</tr>
<tr>
<td>3.1.3-1</td>
<td>Noise Model for the Modulator</td>
<td>9</td>
</tr>
<tr>
<td>3.1.3-2</td>
<td>Buffer Amplifier Noise Figure Versus Output</td>
<td>11</td>
</tr>
<tr>
<td>3.2-1</td>
<td>Modulator Detailed Schematic</td>
<td>13</td>
</tr>
<tr>
<td>3.2.1-1</td>
<td>Buffer Amplifier Frequency Response</td>
<td>15</td>
</tr>
<tr>
<td>3.2.2.1-1</td>
<td>Controlled PIN Diode Attenuator</td>
<td>17</td>
</tr>
<tr>
<td>3.2.2.2-1</td>
<td>1-Stage of a 3-Stage Hybrid Coupled-Isolated PIN Diode Attenuator</td>
<td>20</td>
</tr>
<tr>
<td>3.2.2.2-2</td>
<td>Hybrid Coupler, PIN Diode Attenuator</td>
<td>22</td>
</tr>
<tr>
<td>3.2.2.2-3</td>
<td>Attenuator Characteristics</td>
<td>23</td>
</tr>
<tr>
<td>3.2.2.2-4</td>
<td>3-Stage Hybrid Coupled Attenuator Construction</td>
<td>24</td>
</tr>
<tr>
<td>3.2.2.3-1</td>
<td>Voltage Sample</td>
<td>25</td>
</tr>
<tr>
<td>3.2.2.3-2</td>
<td>Current Sample</td>
<td>25</td>
</tr>
<tr>
<td>3.2.2.3-3</td>
<td>Forward Power Detector</td>
<td>27</td>
</tr>
<tr>
<td>3.2.4.1-1</td>
<td>Interface Network</td>
<td>29</td>
</tr>
<tr>
<td>3.2.4.2-1</td>
<td>Band Shading Network</td>
<td>31</td>
</tr>
<tr>
<td>3.2.4.3-1</td>
<td>Control Amplifier/Attenuator Driver</td>
<td>32</td>
</tr>
<tr>
<td>3.2.5-1</td>
<td>Modulator Enclosure</td>
<td>34</td>
</tr>
<tr>
<td>3.2.5-2</td>
<td>Modulator Package Concept</td>
<td>36</td>
</tr>
</tbody>
</table>

### List of Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.4-1</td>
<td>Constant &quot;Z&quot; Modulator Goals and Specifications</td>
<td>2</td>
</tr>
<tr>
<td>3.1.3-1</td>
<td>N/S Degradation/dB</td>
<td>12</td>
</tr>
<tr>
<td>3.1.1-1</td>
<td>N/S Degradation/dB</td>
<td>14</td>
</tr>
<tr>
<td>3.2.2-1</td>
<td>Attenuator Characteristics</td>
<td>16</td>
</tr>
<tr>
<td>3.2.2.1-1</td>
<td>PIN Diode Attenuator Characteristics</td>
<td>19</td>
</tr>
<tr>
<td>3.2.2.4.1-1</td>
<td>Modulation Requirements</td>
<td>28</td>
</tr>
<tr>
<td>4.1-1</td>
<td>System Final Test Results</td>
<td>38</td>
</tr>
</tbody>
</table>
ABSTRACT

This final report covers the design concept and feasibility model for a UHF-medium power (2 watts) EMC Enhanced Constant "Z" Modulator (EECZM). The program augments an on-going developmental effort at ITT-A/OD of a low-noise medium power wideband (225-400 MHz) frequency hopping (1000 hops/sec) synthesizer. The deliverable feasibility model meets, or exceeds, all critical design parameters when tested as a stand-alone equipment or while modulating the low-noise synthesizer's RF carrier.
Final Report
For
EMC Enhanced Constant "Z" Modulator

Section 1

1.1 Introduction

This final report describes the theory, design, and evaluation of an EMC Enhanced Constant "Z" Modulator (EECZM) feasibility model designed to operate in conjunction with a low-noise, UHF frequency hopping synthesizer. The EECZM impresses amplitude modulation onto an RF carrier (225-400 MHz) via hybrid coupler-PIN diode attenuator. The EECZM presents a constant source impedance to prevent incidental frequency modulation. Automatic level control (ALC) guarantees that the modulation percentage is independent of the carrier amplitude.

1.2 Program Description

The program was initiated with the design, construction, and test of critical modulator circuitry. Optimization of the modulator breadboard led to a redesign of the modulator from a controlled PIN diode arrangement to a hybrid coupled isolated PIN diode configuration. Successful modulator breadboard test results were the basis for the construction and test of the modulator feasibility model. The model was evaluated for such critical parameters as insertion loss, source frequency pulling, source signal-to-noise degradation and modulation percentage as a function of input frequency. The feasibility model tests proved the success of the program.

1.3 Report Organization

The EECZM final report is organized as shown:

Section 2 EECZM Requirements - The EMC Problem
Section 3 Program Technical Approach
Section 4 Program Final Test
Section 5 Conclusions and Recommendations
Section 6 Appendix

1.4 Modulator Specifications

Table 1.4-1 lists the modulator's goals and specifications as delineated in the program's statement of work (SOW).
### Table 1.4-1. Constant "Z" Modulator Goals and Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
<th>GOAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency Range</td>
<td>225 to 399.975 MHz</td>
<td></td>
</tr>
<tr>
<td>Input Power</td>
<td>30-33 dBm</td>
<td></td>
</tr>
<tr>
<td>Insertion Loss</td>
<td>&lt;4 dB</td>
<td></td>
</tr>
<tr>
<td>Input Impedance</td>
<td>50Ω Nominal</td>
<td>VSWR &lt;2:1</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>50Ω Nominal</td>
<td>VSWR &lt;2:1</td>
</tr>
<tr>
<td>Output Signal-to-Noise Degradation</td>
<td>≤6 dB</td>
<td>≤3 dB</td>
</tr>
<tr>
<td>Incidental FM</td>
<td>≤2.5 kHz</td>
<td></td>
</tr>
<tr>
<td>Modulation Frequency (3 dB Bandwidth)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband</td>
<td>300 Hz to 3.5 kHz</td>
<td>Nominal</td>
</tr>
<tr>
<td>Wideband</td>
<td>≥300 Hz to 25 kHz</td>
<td>Nominal</td>
</tr>
<tr>
<td>Minimum Modulation Capability</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband (1 kHz at 1.4 Vrms)</td>
<td>+85% - 90%</td>
<td></td>
</tr>
<tr>
<td>Wideband (1 kHz at 12 Vpp)</td>
<td>+85% - 90%</td>
<td></td>
</tr>
<tr>
<td>Distortion (90% Negative Modulation)</td>
<td>10%</td>
<td>5%</td>
</tr>
<tr>
<td>Modulation Input Impedance</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Balanced</td>
<td>150Ω ± 20%</td>
<td></td>
</tr>
<tr>
<td>Unbalanced</td>
<td>150Ω ± 20%</td>
<td></td>
</tr>
<tr>
<td>Wideband</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Balanced</td>
<td>6000Ω ± 10%</td>
<td></td>
</tr>
<tr>
<td>Unbalanced</td>
<td>2000Ω ± 10%</td>
<td></td>
</tr>
</tbody>
</table>
Section 2

AMPLITUDE MODULATOR SYSTEM REQUIREMENTS - THE EMC PROBLEM

Receiver degradation caused by off-channel transmitters is a problem that has been recognized since the early days of radio. The use of solid-state technology in modern communications equipment has, in many cases, made the problem more severe. The low-noise, crystal oscillator has been replaced by the noisy digital synthesizer. The narrowband, vacuum-tube power amplifier has been replaced by a solid-state power amplifier with bandwidths and noise that covers many octaves. The vacuum-tube receiver has given way to the solid-state receiver that, in many cases, has inferior signal handling capabilities. High-Q, mechanically-tuned preselectors are being replaced by varactor-tuned filters, which not only have less selectivity, but also generate additional distortion. At the same time, the number of radio systems has increased and user requirements often dictate collocated operation. The receiver degradation caused by noise and off-channel signals is often referred to as desensitization, one of the major electromagnetic compatibility (EMC) problems.

Transmitter noise poses a particularly difficult problem because output noise is broadband. Unlike a transmitter spurious output broadband noise can degrade performance over a wide frequency range rather than a single channel. The output noise of a transmitter can only be minimized by generating the carrier with a high power oscillator in the synthesizer so that the required gain of the stages following the oscillator is minimized. Low level, low-noise oscillators followed by several stages of gain to produce the required transmitter output power is not a viable approach because the noise contributed by the gain stages degrades the noise performance of the transmitter.

The phase noise associated with a VCO occurs at frequencies near the carrier and hence can not easily be reduced by filtering. Care must be taken in the overall design of a transmitter so that phase noise is held to a minimum.

An amplitude modulator can seriously degrade synthesizer noise performance because the impedance of the modulator changes during the modulation cycle. This change in impedance causes frequency modulation of the Voltage Controlled Oscillator (VCO) in the synthesizer. The FM sidebands can extend beyond the AM sidebands if the modulation index is large.
Experience with this problem at ITT-A/OD has shown that even 20 or 30 dB of isolation between the modulator and the VCO may not be sufficient to reduce the frequency modulation to acceptable levels and that isolation, along with a reduction of the impedance changes in the modulator, is required to reduce the frequency modulation of the VCO to an acceptable level. Therefore, isolation provided by a buffer amplifier and an isolator will not reduce the frequency modulation of the VCO sufficiently to meet the specifications of the EECZM.

The technique of using high-level oscillators and minimum gain following the oscillator to minimize transmitter output noise makes it more difficult to control frequency modulation of the oscillator because there is less isolation between the oscillator and the modulation than in a transmitter using a low-level oscillator.
Section 3

TECHNICAL APPROACH

There are several ways to amplitude modulate a transmitter. The modulation process can be incorporated into a feedback system or it can be accomplished without feedback. An example of the latter technique is to apply the modulating signal to the collectors of the final amplifier and its driver stage. This technique requires a high-power modulator, but the RF amplifiers do not have to be linear. This type of modulation can also be used with the low-power amplifier in the transmitter, but then all stages following the last modulated stage must be linear to preserve the modulation envelope. Modulation can also be applied to the bases of the transistors in the RF amplifier chain, but again all stages following the modulated stages must be linear. In either case, the input impedance of the transistors will change during the modulation cycle and cause incidental FM because the synthesizer is not presented with a constant load impedance.

Another technique uses a 90° hybrid with one of the output ports connected to a device like a PIN diode, which has its impedance change with the modulating signal. The other output port is connected to the antenna terminal or power amplifier. One of the input ports is connected to a matched load while the other is connected to the driver stage. Two cascaded hybrid modulators are required to achieve a high percentage modulation because the isolation of the hybrid over the 225 to 400 MHz band is only about 20 dB. Although this technique offers a reduction in impedance change with modulation, it will not meet the requirements of the EMC Enhanced Constant "Z" Modulator.

Any of these techniques can be used with a feedback loop to reduce distortion. With a feedback loop, the stages following the modulated stage do not have to be linear. However, they will not meet the EECZM requirements because the change in input impedance is too large.

3.1 SYSTEM ANALYSIS

The ITT-A/OD approach utilizes an electronically controlled constant impedance attenuator in the transmitter signal path. See Figure 3.1-1.

To minimize the noise performance degradation caused by the attenuator, a buffer amplifier precedes the attenuator. The gain of the buffer amplifier is equal to the loss in the attenuator so that with a 30 dBm input from the synthesizer, the output of the attenuator is 30 dBm. If the buffer amplifier followed the attenuator, the noise-to-signal ratio at the output of the modulator would be greater than that allowed by the total system.
Figure 3.1-1. Block Diagram of a Transmitter Driving the Constant Z Modulator
The input impedance of the PIN diode attenuator must remain constant over the modulation cycle to ensure that the synthesizer is relatively free of incidental FM.

Automatic level control (ALC) is also incorporated into the design of the modulator. The power detector samples the output signal and the detected sample is used for linearizing the modulator and ALC. Provision is also made for adding a power amplifier inside the feedback loop. The modulator has been integrated into the design of a transmitter rather than just being an add-on to the synthesizer.

PIN diodes are used as the controlled circuit elements in the Constant Z variable attenuator. The only critical consideration when choosing the PIN diodes is the carrier lifetime. The carrier lifetime must be long when compared with the time for an RF cycle, but short when compared with the time for one cycle at baseband. The PIN diode must have a carrier lifetime on the order of 0.6 μs. These diodes are readily available.

3.1.1 Modulation Analysis

The baseline modulator is an electronically controlled attenuator that modulates the carrier by controlling the carrier amplitude. The carrier must be attenuated with no modulation applied so that upward modulation is produced by reducing the attenuation. For example, for 100-percent upward modulation, the unmodulated carrier must be attenuated 6 dB because the peak envelope power of a 100-percent amplitude modulated signal is 6 dB larger than the unmodulated carrier. The attenuation required for any modulation index, \( m \), for upward modulation is:

\[
\alpha_u = 20 \log (m + 1) \tag{1}
\]

This is the amount that the unmodulated carrier must be attenuated.

The attenuation required for any modulation index \( m \), for downward modulation is:

\[
\alpha_p = \alpha_u - 20 \log (1-m) \tag{2}
\]

For 100-percent downward modulation, infinite attenuation is required to reduce the modulation envelope to zero; therefore, 100-percent downwards modulation is not possible with this type of modulator.

To meet the 85% positive and 90% negative modulation specifications required, \( \alpha_u \) is 5.34 dB and \( \alpha_p \) is 25.34 dB. Because most military radios are designed for 95-percent modulation, the EMC Enhanced Constant "Z" modulator is designed to accommodate 95-percent positive and negative modulation, in which case \( \alpha_u = 5.8 \) dB and \( \alpha_p = 31.8 \) dB. To provide ALC, additional attenuation is needed so that \( \alpha_u = 8.0 \) dB and \( \alpha_p = 34 \) dB.
3.1.2 Incidental FM Analysis

Incidental FM is caused by the change in load impedance during the modulation cycle that is presented to the oscillator in the synthesizer. The change in load impedance causes the instantaneous frequency of the oscillator to change with the changing input impedance of the modulator. The amount of frequency deviation depends on the oscillator circuit design, on the amount of isolation between the oscillator and the modulator, and on the change in input impedance of the modulator.

The sidebands generated in this frequency modulation process can extend far beyond the AM sidebands if the frequency deviation is large. Close-in sidebands will be reduced by the synthesizer if they fall within the loop bandwidth of the synthesizer. However, sidebands that fall outside the loop bandwidth of the synthesizer are not reduced.

Breadboard* measurements showed that even 30 dB of isolation is not sufficient to reduce the incidental FM to an acceptable level unless a constant impedance modulator is used.

3.1.3 Noise Analysis

The noise performance of the EMC synthesizer will be degraded by the modulator because any circuit following the synthesizer will add noise. The following analysis describes the mathematics of the degradation and shows how the added noise is held to a minimum. The noise model for the modulator is shown in Figure 3.1.3-1. The noise at the output of the modulator is:

\[ N_0 = G_1 G_2 N_i + (F_1 - 1) G_1 G_2 kT_o + G_2 (F_2 - 1) kT_o \]  

(3)

and the carrier power is given by:

\[ S_0 = S_i G_1 G_2 \]  

(4)

where:

- \( G_1 \) is the gain of the buffer amplifier
- \( G_2 \) is the gain of the modulator
- \( F_1 \) is the noise figure of the buffer amplifier
- \( F_2 \) is the noise figure of the modulator
- \( k \) is Boltzmann's constant
- \( T_o \) is 290K and \( N_i/S_i \) is the noise-to-signal ratio of the synthesizer

Because the modulator is an attenuator, its noise figure is the attenuation (\( \alpha \)), and its gain is 1/\( \alpha \).

*Previous ITT-A/OD IR&D program.
Figure 3.1.3-1. Noise Model for the Modulator
Dividing (3) by (4) yields:

\[
\frac{N_o}{S_o} = \frac{N_1}{S_1} + \frac{(F_1 - 1) kT_o}{S_1} + \frac{(a - 1) kT_o}{S_1 G_1}
\]  

(5)

With \(a = 8\) dB, \(G_1 = 8\) dB, and \(S_1 = 30\) dBm, (5) becomes:

\[
\frac{N_o}{S_o} = \frac{N_1}{S_1} + (F_1 - 1) kT_o + 0.842 kT_o
\]  

(6)

The noise-to-signal ratio specification for the synthesizer at \(\pm 10\) MHz is \(-198\) dBc/Hz. The noise-to-signal ratio at the output of the modulator is then:

\[
\frac{N_o}{S_o} = 4 \times 10^{-21} (F_1 - 1) + 1.92 \times 10^{-20}
\]  

(7)

At \(\pm 5\) MHz, the noise-to-signal ratio of the synthesizer is \(-195\) dBc/Hz and the noise-to-signal ratio at the output of the modulator is:

\[
\frac{N_o}{S_o} = 4 \times 10^{-21} (F_1 - 1) + 3.50 \times 10^{-20}
\]  

(8)

At \(\pm 0.5\) MHz, the noise-to-signal ratio of the synthesizer is \(-180\) dBc/Hz and at the output of the modulator:

\[
\frac{N_o}{S_o} = 4 \times 10^{-21} (F_1 - 1) + 10^{-18}
\]  

(9)

At \(\pm 20\) kHz, the noise-to-signal ratio of the synthesizer is \(-145\) dBc/Hz and at the output of the modulator:

\[
\frac{N_o}{S_o} = 4 \times 10^{-21} (F_1 - 1) + 3.16 \times 10^{-15}
\]  

(10)

The greatest degradation in output noise-to-signal ratio occurs at \(\pm 10\) MHz. Figure 3.1.3-2 is a plot of the output signal-to-noise ratio at the output of the modulator for \(\pm 10\) MHz frequency offsets. Here, at the synthesizer output, the noise-to-signal ratio is \(-198\) dBc/Hz. For a 3 dB degradation, the noise figure of the buffer amplifier must be no larger than 6 dB. For a 6 dB degradation, the noise figure of the buffer amplifier can be as large as 11 dB.
BUFFER AMPLIFIER NOISE FIGURE VS OUTPUT NOISE-TO-SIGNAL RATIO
WITH AN INPUT NOISE-TO-SIGNAL RATIO OF -198 dBc/Hz

Figure 3.1.3-2. Buffer Amplifier Noise Figure Versus Output Noise-to-Signal Ratio
Table 3.1.3-1 shows the degradation in output noise-to-signal ratio caused by the modulator at the four specified frequency offsets for both a 6 dB and 11 dB buffer amplifier noise figure.

Table 3.1.3-1 N/S Degradation/dB.

<table>
<thead>
<tr>
<th>Buffer Amplifier Noise Figure/dB</th>
<th>+ 20 KHz</th>
<th>+ 0.5 MHz</th>
<th>+ 5 MHz</th>
<th>+ 10 MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>0</td>
<td>0.1</td>
<td>1.7</td>
<td>3</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>0.2</td>
<td>4.1</td>
<td>6</td>
</tr>
</tbody>
</table>

3.2 Modulator Design

Figure 3.1-1 is a block diagram of the feasibility modulator model. Figure 3.2-1 is a detailed schematic of the modulator. The individual blocks and their schematic representations are described in this section.

3.2.1 Buffer Amplifier

The buffer amplifier located at the modulator’s RF input port provides an 8 dB nominal gain across the 225-400 MHz band.

It was shown in paragraph 3.1.1 that 8 dB of attenuation is required for modulation. To overcome this loss the buffer amplifier must have a gain of 8 dB.

Because the modulator must present a VSWR of <2:1 to the synthesizer the modulator’s input impedance must be well controlled. The buffer amplifier isolates the PIN diode attenuator’s input VSWR variations as the attenuator impresses amplitude modulation onto the RF carrier.
Figure 3.2-1. Modulator
Modulator Detailed Schematic
Paragraph 3.1.3 analyzes the degradation of the synthesizer noise performance caused by the noise figure of a loading device. The synthesizer S/N degradation goal and requirement along with the required modulator noise figure is derived in paragraph 3.1.3 and shown in Table 3.2.1-1.

Table 3.2.1-1. N/S Degradation/dB

<table>
<thead>
<tr>
<th>Buffer Amplifier</th>
<th>$f_0 + 10$ MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>Noise Figure/dB</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>3</td>
</tr>
<tr>
<td>11</td>
<td>6</td>
</tr>
</tbody>
</table>

The maximum allowable synthesizer N/S degradation of 6 dB places a limit on the buffer amplifier's noise figure of 11 dB.

The buffer amplifier used in the deliverable feasibility model was an Accrian UHF FET amplifier subassembly model PB4013. Amplitude and return loss for this packaged device is shown in Figure 3.2-1. The device's maximum gain of 18 dB is reduced by amplifier automatic level control (ALC); a dc voltage applied to the FET gate. The required 8 dB amplifier gain was achieved by fixing the ALC bias 10 volts. The measured amplifier noise figure is 11 dB. The worst case measured input VSWR occurs at 225 MHz as shown in Figure 3.2.1-1 where an input return loss of 11.5 dB is shown at this frequency. The VSWR is found by:

$$VSWR = \frac{RL + 1}{RL - 1}$$

where $RL$ is the return loss. Hence $RL = 14.13$ (11.5 dB) and

$$VSWR = \frac{15.13}{13.13} = 1.15:1$$

The amplifier was case mounted to a convection cooled heat sink which serves as the mechanical base for the modulator. Long term operation of the amplifier showed no appreciable rise in case temperature for the approximately 30 watts of dc power dissipated in the buffer amplifier.

The amplifier input/output pins are mounted to a microstrip PC board which in turn is coupled to the modulator's input port and electronically controlled attenuator via coaxial cables.
Figure 3.2.1-1. Buffer Amplifier Frequency Response
3.2.2 Electronically Controlled Pin Diode Attenuator

The requirements imposed on the pin diode attenuator were derived in paragraph 3.1.1 and are repeated in Table 3.2.2-1.

<table>
<thead>
<tr>
<th>Modulation</th>
<th>Required Attenuation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Positive 85%</td>
<td>0 dB</td>
</tr>
<tr>
<td>Negative 90%</td>
<td>42 dB</td>
</tr>
</tbody>
</table>

The attenuator bias must provide for 8 dB of attenuation with no modulation. There is a decrease in attenuation during the positive modulation cycle swing and increasing attenuation during the negative modulation cycle excursion. The attenuator's input VSWR must be well controlled within the modulation cycle. A maximum attenuation of 50 dB (allows for system ALC and some margin) across the 225-400 MHz band requires careful attention to PC board layout and input/output isolation. Two attenuator models were constructed and tested during the breadboard phase. The design and test results of these models are discussed in paragraphs 3.2.2.1 and 3.2.2.2.

3.2.2.1 Controlled PIN Diode Attenuator

The variable attenuator must provide up to 50 dB attenuation of the 38 dBm (nominal) signal from the buffer amplifier. The input impedance of the attenuator is controlled to reduce the IFM that would result from a varying load on the synthesizer. A schematic of this circuit is shown in Figure 3.2.2.1-1. The circuit is made up of two cascaded bridged-T attenuators. The bridged-T configuration was chosen for this design because the modulation and impedance can be controlled separately by the shunt and series diodes, respectively.

In a 50 Ohm system, the impedance requirements for the shunt and series diodes of the bridged-T attenuator are:

\[
R_p(\Omega) = 50/ \left(10^\left(\frac{a}{20}\right) - 1\right) \quad (11)
\]

\[
R_s(\Omega) = 50 \left(10^\left(\frac{a}{20}\right) - 1\right) \quad (12)
\]

where

\[
R_p = \text{shunt diode impedance}
\]

\[
R_s = \text{series diode impedance}
\]

\[
a = \text{attenuation in dB per stage}
\]
Figure 3.2.2.1-1. Controlled Pin Diode Attenuator
The system must provide two control loops for the PIN diode attenuator. The first control loop varies the current through the shunt diodes as a function of the modulation and the ALC signals. The second control loop varies the current through the series diodes as a function of the impedance detector signals.

The modulation bandwidth requires that the shunt diodes in the modulator loop operate at frequencies up to 25 KHz. The impedance loop tracks the modulation and therefore, the series diodes must operate at least a factor of ten higher in frequency, or up to 250 kHz. At these frequencies, the effect of minority carrier lifetime must be considered. The minority carrier lifetime must be significantly shorter than the period of the highest control signal frequency and significantly longer than the period of the lowest RF frequency. The requirements for the shunt and series diodes are as follows:

A) Shunt diode requires a minority carrier lifetime shorter than 1/25 KHz or 40 microseconds and longer than 1/225 MHz or 4.4 nanoseconds.

B) Series diodes require a minority carrier lifetime shorter than 1/250 KHz or 4.0 microseconds and longer than 1/225 MHz or 4.4 nanoseconds.

This shows that the requirements for the series diodes are the most demanding. The minority carrier lifetime for the series diodes should be around 400 nanoseconds.

The PIN diode attenuator of Figure 3.2.2.1-1 was carefully fabricated and tested. The circuit was constructed on a di-clad laminated dielectric PC board (Keene Di-Clad 527) using microstrip construction techniques. The 50 ohm resistors used were of thin film berillia ceramic (pyrofilm 300-10-3) construction. The PIN diodes shown in the figure were PILL packages (HP5082-3340) mounted in a shunt configuration for microstrip PC board construction. The bypass capacitors (330 pF) were standard chip capacitors also intended for microstrip installation.

Table 3.2.2.1-1 lists the test results taken from a network analyzer. The control levels (simulating modulation and impedance loops) were dc voltages.
Table 3.2.2.1-1. PIN Diode Attenuator Characteristics

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>Attenuation (dB)</th>
<th>Input VSWR</th>
<th>Control Level (Vdc)</th>
</tr>
</thead>
<tbody>
<tr>
<td>225</td>
<td>2.1</td>
<td>2.6</td>
<td>0</td>
</tr>
<tr>
<td>225</td>
<td>10.2</td>
<td>2.1</td>
<td>4.46</td>
</tr>
<tr>
<td>225</td>
<td>22.1</td>
<td>1.5</td>
<td>5.94</td>
</tr>
<tr>
<td>225</td>
<td>52.4</td>
<td>1.3</td>
<td>6.31</td>
</tr>
<tr>
<td>225</td>
<td>52.4</td>
<td>1.12</td>
<td>10</td>
</tr>
<tr>
<td>400</td>
<td>2.3</td>
<td>2.43</td>
<td>0</td>
</tr>
<tr>
<td>400</td>
<td>9.6</td>
<td>1.98</td>
<td>4.46</td>
</tr>
<tr>
<td>400</td>
<td>20.1</td>
<td>1.43</td>
<td>5.94</td>
</tr>
<tr>
<td>400</td>
<td>25.3</td>
<td>1.23</td>
<td>6.31</td>
</tr>
<tr>
<td>400</td>
<td>39.6</td>
<td>1.06</td>
<td>10</td>
</tr>
</tbody>
</table>

The tabulated results show a marginal attenuation level at the 400 MHz frequency while the VSWR at the low frequency end of the band was greater than required (VSWR < 2.1).

A subsequent investigation showed the degraded VSWR stemmed from approximately 1.5 pF of stray capacitance across the 50 ohm power resistors. Modeling the circuit on COMPACT and inserting the resistor's stray capacitance into the computer program simulation circuit confirmed the results of Table 3.2.2.1-1.

3.2.2.2 Hybrid Coupled-Isolated PIN Diode Attenuator

Figure 3.2.2.2-1 is a detailed schematic of one stage of a three stage hybrid coupled-isolated PIN diode attenuator. The purpose of the hybrid coupler is to isolate the input port (No. 1) from the output ports (Nos. 2 and 3). Port No. 4 is terminated in the coupler's characteristic impedance and absorbs any power mismatch introduced by the loads at ports 2 and 3. The impedance variations of the PIN diodes and the stray capacity of the 50 ohm power resistor (discussed in paragraph 3.2.2.1) are isolated from the input port resulting in an excellent attenuator input VSWR across the frequency band.

A desirable characteristic of the hybrid attenuator is the isolation of the PIN diode impedance variation from the source. This permits control of the diodes in only one control loop (ALC) instead of the two loops (impedance and ALC). The dc bias for the PIN diodes is fed into the input port (No. 1) permitting the diodes to terminate the output ports (Nos. 2 and 3) directly rather than through a dc blocking capacitor. The breadboard and subsequent feasibility model used an ANAREN (ICO 260-3) 90 degree-hybrid coupler.
A three stage attenuator, shown in Figure 3.2-1, was constructed. The attenuation and reflection coefficient of the three stage attenuator as a function of frequency are shown in Figure 3.2.2.2-2. This network analyzer plot shows the attenuation (S21) across the 225-400 MHz band to range from -0.9 dB to -1.5 dB for zero volt modulation level while the maximum attenuation shows a range of -65 to -62 dB at the same frequencies for a 2 Vdc input level (V_M in Figure 3.2.2.2-1). A constant attenuation level across the frequency band is not critical to modulator performance due to error correction by the system ALC. The minimum and maximum attenuation of 1.5 dB and 62 dB respectively are more than adequate for the modulator's percentage modulation requirements.

The input VSWR across the band is calculated, as before, from the input reflection coefficient. The worst case input VSWR calculated from a 12 dB reflection coefficient (S11) at 360 MHz is then 1.13:1.

The attenuation as a function of drive (modulation) voltage of the 3 stage attenuator is plotted in Figure 3.2.2.2-3. It has good linearity over the 2 to 40 dB attenuation range.

Construction of the attenuator, as discussed previously, is critical. Figure 3.2.2.2-4 is a drawing of the 3-stage attenuator showing isolation (aluminum plates) between PIN diodes (D1/D2 and D3/D4 in Figure 3.2.2.2-1) and also between the 3 stages. The nano-hex input/output connectors and miniature 50 ohm coaxial cable are used. The construction of the attenuator permits ease of installation via card guides mounted on the modulator's side walls (see mechanical considerations in paragraph 3.2.6).

3.2.3 Forward Power Detector

A power level detector provides information for the attenuator control circuit to adjust modulation depth and provide automatic level control (ALC).

Detectors sample the voltage and the current on a transmission line as shown in Figure 3.2.3-1. The voltage sample can be derived from either a resistive or capacitive voltage divider between the transmission line and ground. In the 225-400 MHz band, a capacitive divider is preferred because it is less susceptible to stray capacitance than a resistive divider. As long as the voltage sample output is not loaded, it has the same phase as the line voltage. The magnitude of the sample voltage is

\[
V_1 = \frac{C_1}{C_1 + C_2} \cdot V_T, \text{ where } V_T \text{ is the line voltage.}
\]

The current is sampled with a toroidal transformer as illustrated in Figure 3.2.3-2.
Figure 3.2.2.2-2. Hybrid Coupled, Pin Diode Attenuator Characteristics
MODULATION CHARACTERISTICS OF THE 3 STAGE ATTENUATOR

Figure 3.2.2.2-3. Attenuator Characteristic
Figure 3.2.3-1. Voltage Sample

Figure 3.2.3-2. Current Sample
The current in the secondary winding is

\[ I_2 = \frac{I_T}{N}, \]

where \( I_2 \) is the secondary current, \( N \) is the turns ratio, and \( I_T \) is the primary current.

When this current is loaded by a resistor, \( R \), the voltage across this resistor is approximately

\[ V_2 = I_2R = I_T\left(\frac{R}{N}\right) \]

\( V_2 \) is a voltage proportional to the current in the transmission line and in phase, or 180° out of phase, depending on the winding sense of the transformer. Figure 3.2.3-3 is a schematic of a completed forward power detector.

The operation of the forward power detector is straightforward. The voltage and current samples are equal when the impedance (Z) is 50 Ω. The two samples are added together as phasors at RF. The transformer is phased so that voltages add when driving 50 Ω. The output voltage is therefore proportional to the square root of the forward power on the line. The square root function is a result of the fact that the voltage and current samples are added and not multiplied. This is necessary to provide the modulation information to the control circuit that supplies the current to the attenuator's shunt diodes. The dc component of the detector output which is a measure of the carrier level provides an automatic level control (ALC) signal to the modulator.

The detector is located between the modulator and the 50 ohm load (antenna). The bias voltage is supplied by the control module to pre-bias the 1N5711 detector diode. The detected output which is sent to the control module consists of a dc level, corresponding to the RF carrier level, for system ALC and the audio modulation envelope to aid in maintaining low distortion in its modulated RF output signal.

Tests were conducted on the detector module with a 6 watt PEP RF input drive and a modulating frequency varying from 300 Hz to 25 kHz. The detected output level consisted of a 300 mV P-P audio envelope riding on an 800 mV dc voltage. The corresponding carrier distortion was less than 5 percent while the input VSWR was noted to be 1.03:1.

The foregoing test showed that performance of the detector was satisfactory.
Figure 3.2.3-3. Forward Power Detector
3.2.4 Interface and Control Circuits

Requirements of the interface, band shaping, and control circuits are discussed in the following paragraphs.

3.2.4.1 Interface Module

The interface module converts wide and narrowband modulating signals to a constant level for driving the control module. In addition to level control of the input signals the module provides both a balanced and an unbalanced input port, front panel mode selection switching, port input impedance control and output port isolation. These requirements are summarized in Table 3.2.4.1-1.

Table 3.2.4.1-1. Modulation Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Balanced</th>
<th>Unbalanced</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Impedance:</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband (300 to 3500 Hz)</td>
<td>150 ± 30</td>
<td>150 ± 30</td>
<td>Ohms</td>
</tr>
<tr>
<td>Wideband (300 to 2500 Hz)</td>
<td>6 ± 0.6</td>
<td>2 ± 0.2</td>
<td>K Ohms</td>
</tr>
<tr>
<td>Input Voltage:</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband</td>
<td>1.4</td>
<td>1.4</td>
<td>Vrms</td>
</tr>
<tr>
<td>Wideband</td>
<td>12</td>
<td>12</td>
<td>V p-p</td>
</tr>
</tbody>
</table>

The interface module converts the different input voltage levels (4 and 12V p-p) to a constant 1 volt p-p drive level to the control module to maintain a constant modulation percentage.

Figure 3.2.4.1-1 is a detailed schematic of the interface network module. The figure shows the balanced and unbalanced input ports terminated in the required input impedances (per table 3.2.4.1-1), via the T1/T2 and T3 FET stages, conversion of the balanced input port to an unbalance mode through amplifier A1, and combining both balanced and unbalanced modes in summing amplifier A2. FET T6 is enabled in the wideband operational mode to assure a constant modulating signal level output regardless of input mode. Amplifier A4 is an output buffer which provides a low impedance drive to the band shaping network. FET's T4 and T5 provide port isolation to the unused port. FET T6 is enabled by the selection of the unbalanced mode which grounds the output of A1, the balanced input port, thus isolating signals coupled into the modulator's balanced port. FET T4 is enabled in the balanced mode to produce similar results. Measurements show greater than 60 dB of input port isolation is obtained in this manner. A CD4069 integrated circuit provides the wideband/narrowband gates to the switching FET stages (VN10LE). The operational modes (wideband/narrowband - balanced/unbalanced) are front panel controlled by panel mounted toggle switches. Zener diodes, Z1 through Z4, bias switching FET stages T1 through T5 to prevent high level modulation swings turning the FET stages to their on condition. Module testing showed:
• The input voltages are converted to a constant 1 V p-p output level.
• The input impedances are within tolerance.
• A port to port isolation of 60 dB.
• Signal balance is preserved at the balanced input.

3.2.4.2 Band Shaping Network

Figure 3.2.4.2-1 shows the band shaping network schematic. The module contains the 2 pole high pass and 2 pole low pass filters required to meet the band shaping requirements.

The high-pass filtering for a 300 Hz lower 3 dB frequency is provided by the input/output C-R (1 μF-750 ohm) networks. The low-pass filtering for either a 3500 Hz or a 25 kHz upper 3 dB cutoff frequency, is provided by active two-pole filters. Operational amplifier A1 is a 3500 Hz low pass filter while A2 is a 25 kHz low pass cutoff filter. Filter path gains are identical, thus preserving the modulating signal level. Switches S1 through S4 (CD4066 integrated circuit), controlled by the selected operational mode, choose the appropriate low pass filter. Module test results show:

• The cutoff frequencies to be within ±5% of the required value shown in Table 3.2.4.1-1.
• The frequency roll-off is 9 dB per octave or greater at frequencies below the lower cutoff frequency (300 Hz) and above the upper cutoff frequencies (3.5 kHz and 25 kHz).
• Input signals of 6 V p-p can be tolerated at the input port. This results in a desirable margin for the nominal 1 V p-p input modulation level.

3.2.4.3 Modulation/ALC Control

Modulation and automatic level control in the EMC Enhanced Constant "Z" Modulator are provided in the same loop. A schematic of the control circuit for this loop is shown in Figure 3.2.4.3-1. The signal from the power detector is a voltage that is a function of the square root of the forward power. This voltage contains the modulation and a dc level representing the average power. This circuit can be analyzed by considering it to be a negative feedback linear amplifier. Applying the principle of superposition, the loop is set up with no modulation first to set the dc bias and then the modulation is applied and adjusted for the proper percent modulation.
Figure 3.1.3-1. Control Amplifier/Attenuator Driver
The control module breadboard test results showed a frequency response of 230 kHz and a peak modulating input drive capability of 10 volts. The balanced FET drivers (IRF 122/9120) can reliably source and sink several amperes of drive current without heatsinks.

The >200 kHz frequency response is adequate to process the 25 kHz input modulating signals while the 1 volt peak modulating drive signals are well within the operational amplifiers (TL074) range. The 39 pF feedback capacitor enhances the drive linearity. A measured distortion of less than 0.5 percent for this stand-alone circuit is well within the modulator's overall distortion requirement.

The 50 kilohm potentiometer which is located on the front panel controls the ALC level. Provisions have been made for an optional power amplifier (see Figure 3.1-1) to be inserted between the attenuator and the power detector.

3.2.5 Mechanical Requirements

The constant Z modulator is self-contained in an aluminum housing mounted on an aluminum heatsink. Figure 3.2.5-1 is a picture of the complete modulator housing, the base heatsink, the input/output connectors and the front panel hardware.

Figure 3.2.5-2 is a detailed drawing of the assembled modulator showing the front panel assembly and the module locations. The amplifier is horizontally mounted to the modulator's base heatsink. Each module, except the RF amplifier, is card guide mounted for ease of maintenance. The front panel contains mode switches, the ALC control, and the modulation input ports. The RF connectors interface the modulator between the synthesizer (RF IN) and the antenna (RF OUT). The optional power amplifier (see Figure 3.1-1) would replace the cabling marked PA. The system test point (see Figure 3.2.4.3-1) permits examination of the modulating signal's characteristics such as amplitude, pass band and stop band parameters.

Operationally the packaged modulator showed the following:

- The amplifier heatsink was adequate to dissipate the 25-30 watts of dc power.
Figure 3.2.5-1. Modulator Enclosure
- The PIN diodes mounted in the first stage of the attenuator registered a high heat rise due to inadequate heatsinking. This stage attenuates the 6 watt carrier level prior to further attenuation by the succeeding stages. The heatsink for these glass diodes (unitrode 6200B) consists of a 1/8 inch aluminum plate connected to the aluminum sidewalls through the metal card guides. Modulator testing showed that the overheating PIN diodes resulted in increased PIN diode resistance which ultimately decreased the modulation percentage. The modulator's final tests were conducted utilizing a small bench fan cooling the housing's 'hot spot'.

- The RF isolation through the modulator was adequate as was the power supply bypasses.

### 3.2.6 System Testing

Breadboard system tests resulted in the replacement of the HP5082-3340 shunt mounted PIN diodes due to a carrier lifetime inadequacy. The typical carrier lifetime of 400 nanoseconds (HP data sheet parameter) was found to be deficient when the modulating frequency was greater than 10 kHz. A PIN diode with a typical carrier lifetime of 800 nanoseconds (UM6200B) was substituted for the HP device. This resulted in excellent dynamic results. The attenuator was retested on the network analyzer for swept frequency insertion loss and input VSWR as a function of modulating voltage. The measured results were similar to the responses of Figure 3.2.2.2-2 taken with the HP diodes.

System test results are discussed in Section 4 of this report.
Section 4
SYSTEM TESTS

4.1 Modulator Test Results

System testing, including the final test, covered the system parameters shown earlier in Table 1.4-1. The final test results are given in Table 4.1-1 and each parameter is discussed in detail in this section.

4.1.1 Frequency Range

The specified 225 to 400 MHz frequency range requirement was easily met. The actual usable range extends from 210 MHz to 450 MHz, being restricted on the low frequency band edge by the modulation distortion arising from the PIN diode minority carrier lifetime and on the high band edge by the buffer amplifier's frequency response.

4.1.2 Input Power

The input power handling capability exceeded the required 30~33 dBm range by a comfortable margin of +3 dB minimum. Testing over the frequency range showed the system ALC capable of maintaining the required modulation percentage over an input power as low as 0.25 watts (+24 dBm) to as large as 6 watts (+38 dBm). The input power level was not increased beyond the 6 watt limit due to possible buffer amplifier permanent degradation.

4.1.3 Input/Output Impedance

The modulator's nominal 50 ohm impedance level showed a VSWR of 1.4:1 maximum over the operating frequency range. The 1.4:1 VSWR represents a resistive impedance level of 35 or 70 ohms. The measurement was made with audio modulation. With a +85, -90 percent modulation at the modulator the measured incidental AM at the output of the synthesizer was 0.2%. This modulation isolation is necessary to prevent incidental frequency modulation of the synthesizer source drive.

4.1.4 Insertion Loss

The measured insertion loss was less than 2 dB.
<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
<th>GOAL</th>
<th>FINAL TEST</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency Range</td>
<td>225 to 399.975 MHz</td>
<td></td>
<td>225–400 MHz</td>
</tr>
<tr>
<td>Input Power</td>
<td>30–33 dBm</td>
<td>30–33 dBm</td>
<td></td>
</tr>
<tr>
<td>Insertion Loss</td>
<td>&lt;4 dB</td>
<td>1.8 dB Max.</td>
<td></td>
</tr>
<tr>
<td>Input Impedance</td>
<td>50Ω Nominal</td>
<td>VSWR ≤2:1</td>
<td>1.4:1 Max.</td>
</tr>
<tr>
<td>Output Impedance</td>
<td>50Ω Nominal</td>
<td>VSWR ≤2:1</td>
<td>1.4:1 Max.</td>
</tr>
<tr>
<td>Output Signal-to-Noise Degradation</td>
<td>≤6 dB</td>
<td>≤3 dB</td>
<td>6 dB Max.</td>
</tr>
<tr>
<td>Incidental FM</td>
<td>≤2.5 kHz</td>
<td></td>
<td>1.25 kHz Max.</td>
</tr>
<tr>
<td>Modulation Frequency (3 dB Bandwidth)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband</td>
<td>300 Hz to 3.5 kHz</td>
<td>Nominal</td>
<td>290 Hz to 3.6 kHz</td>
</tr>
<tr>
<td>Wideband</td>
<td>300 Hz to 25 kHz</td>
<td>Nominal</td>
<td>317 Hz to 25 kHz</td>
</tr>
<tr>
<td>Minimum Modulation Capability</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband (1 kHz at 1.4 Vrms)</td>
<td>+85% - 90%</td>
<td>85% - 90%</td>
<td>84.7% - 89.7%*</td>
</tr>
<tr>
<td>Wideband (1 kHz at 12 Vpp)</td>
<td>+85% - 90%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Distortion (90% Negative Modulation)</td>
<td>10%</td>
<td>5%</td>
<td>2.5% Max.</td>
</tr>
<tr>
<td>Modulation Input Impedance</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Narrowband</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Balanced</td>
<td>150Ω ± 20%</td>
<td>140 Ohms</td>
<td>140 Ohms</td>
</tr>
<tr>
<td>Unbalanced</td>
<td>150Ω ± 20%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Wideband</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Balanced</td>
<td>6000Ω ± 10%</td>
<td>6650 Ohms*</td>
<td>2180 Ohms</td>
</tr>
<tr>
<td>Unbalanced</td>
<td>2000Ω ± 10%</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Exceeded specifications
4.1.5 Output Signal-to-Noise (S/N) Degradation

The output S/N degradation was carried out by measuring the modulator's noise figure. Table 3.1.3-1 relates the device noise figure to the synthesizer S/N degradation parameter while paragraph 3.1.3 derives the mathematics for the table.

The modulator's noise figure, measured at 246, 312, and 360 MHz, ranges from 10.8 to 11 dB. The calculated S/N degradation was shown to be <6 dB at the measured low, mid, and high band frequency ranges.

4.1.6 Incidental FM (IFM)

The incidental FM requirement of <2.5 kHz was demonstrated by monitoring the modulated carrier with the modulator driven by the low noise synthesizer. The measured frequency deviation of 1.25 kHz maximum resulted from responses taken at 10 MHz increments over the synthesizers 225-400 MHz frequency range. The 1.25 kHz represents a 0.0003 percent induced frequency error in the synthesizer's selected frequency.

4.1.7 Modulation Bandwidth

The nominal 300 to 3500 Hz narrowband and 300 to 2500 Hz wideband bandwidth requirements were slightly exceeded as shown in the table. These non-critical responses are governed by the low and high pass filter sections located on the band shaping module. Judicious component selection (or variable resistors) would be necessary to meet the exact frequency responses as stated.

In addition the SOW also required stopband responses of 6 dB/octave minimum outside the nominal pass bands shown in Table 4.1-1. Measured stop band results taken at octave increments above and below the pass bands show a >8 dB roll off characteristic.

4.1.8 Modulation Capability

The +85%, -90% minimum modulation capability at the narrow and wideband voltage levels shown were met in the narrowband modulation mode but were 0.3% under the minimum in the wideband mode.

This deficiency is easily corrected by initiation of the front panel ALC control. During the final tests the under-modulation condition was found to exist during the exercise of the wideband-balanced input modulation mode; thus correcting the level by the ALC potentiometer adjustment would influence the previous modulation mode test results and this corrective action was not taken.
4.1.9 Distortion

Measured distortion levels of the modulated RF carrier (1 kHz modulation) showing 2.5 percent maximum over the RF frequency band were well under the 5% goal, 10% max criteria. This parameter is linked to the carrier's modulation percentage and modulator insertion loss. Care must be taken in the set-up of the ALC control to prevent an over modulation condition derived from large (>15 V p-p) input modulating signals.

4.1.10 Modulation Input Impedance

The modulation input impedances at the narrow and wideband ports were met except in the wideband-balanced operational mode.

These non-critical parameters are set by the input shunt resistors loading the input ports. Careful selection of the 6.2K ohm resistor in the balanced input port (see Figure 3.2.4.1-1) would be required to meet the 6000 ohm nominal input impedance.

4.2 Test Data Summary

The measured data of Table 4.1-1 shows most of the test requirements being met. In the case of the critical parameters (input power, insertion loss, IFM, S/N degradation, distortion, and modulation capability) only the modulation requirements of the wideband-balanced mode were compromised and then only by 0.3%. All non-critical parameters except the wideband-balanced modulation input impedance were met. As discussed in paragraph 4.1.11 action could be taken to guarantee the impedance to be within specification as well.

In summary, the final testing of the modulator resulted in excellent correlation with the program's stated goals and specifications.
Section 5
CONCLUSIONS AND RECOMMENDATIONS

5.1 Conclusions

The program goal of the EMC Enhanced Constant "Z" Modulator was the development of an amplitude modulator operating in the UHF region as a companion modulation scheme for a low phase noise frequency hopping synthesizer presently under development at ITT-A/OD.

The 12 month RADC sponsored program encompassed research, breadboard and feasibility model stages that resulted in accomplishment of the SOW goals and specifications. The program drew upon results from a previous ITT-A/OD sponsored IR&D program investigating the amplitude modulation scheme eventually employed in the EECZM.

5.2 Recommendations

Recommendations for a modulator follow-on study include:

- Repackaging of the electronic attenuator to eliminate the input stage PIN diode 'hot spot'. This task could be accomplished by testing various 'shunt' type diodes similar in configuration to the HP5082-3340 microstrip power switching diodes or by designing a more optimum heatsink configuration for the presently used Unitrode UM6200B diodes.

- Further development of a low noise figure input buffer amplifier to reduce the synthesizer S/N degradation to meet the 3 dB goal.

- Conduct environment testing on the modulator in areas of vibration, shock, temperature and altitude to determine compliance with MIL-standard requirements.
Section 6

APPENDIX

This section includes the following vendor data sheets.

- Unitrode UM6200B PIN diode.
- Hewlett Packard HP5082-3340 microstrip PIN diode.
- ANAREN IC0260-3 3 dB, 90° hybrid coupler.
PIN DIODE

Features
- Capacitance specified as low as 0.4 pF (UM6600)
- Resistance specified as low as 0.4Ω (UM6200)
- Voltage ratings to 1000V
- Power dissipation to 6W

Description
These series of PIN diodes are designed for applications requiring small package size and moderate average power handling capability. The low capacitance of the UM6000 and UM6600 allows them to be used as series switching elements to 1 GHz. The low resistance of the UM6200 is useful in applications where forward bias current must be minimized.

Because of its thick I-region width and long lifetime the UM6000 and UM6600 have been used in distortion sensitive and high peak power applications, including receiver protectors, TACAN, and IFF equipment. Their low capacitance allows them to be useful as attenuator diodes at frequencies greater than 1 GHz. The UM6200 has been used successfully in switches in which low insertion loss at low bias current is required.

The “A” style package for this series is the smallest Unitrode PIN diode package. It has been used successfully in many microwave applications using coaxial, microstrip, and stripline techniques at frequencies beyond X-Band. The “B” and “E” style, leaded packages offer the highest available power dissipation for a package this small. They have been used extensively as series switch elements in microstrip circuits. The “C” style package duplicates the physical outline available in conventional ceramic-metal packages but incorporates the many reliability advantages of the Unitrode construction.

MAXIMUM RATINGS

Average Power Dissipation and Thermal Resistance Ratings

<table>
<thead>
<tr>
<th>Package</th>
<th>Condition</th>
<th>UM6000</th>
<th>UM6200</th>
<th>UM6600</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>P₀</td>
<td>θ</td>
<td>P₀</td>
</tr>
<tr>
<td>A&amp;C (Axial Leads)</td>
<td>25°C Pin Temperature</td>
<td>6W</td>
<td>25°C/W</td>
<td>4W</td>
</tr>
<tr>
<td>B&amp;E (Axial Leads)</td>
<td>1/8 in. Total Lead Length to (12.7mm) to 25°C Contact</td>
<td>2.5W</td>
<td>60°C/W</td>
<td>2.0W</td>
</tr>
<tr>
<td>B&amp;E (Axial Leads)</td>
<td>Free Air</td>
<td>0.5W</td>
<td>—</td>
<td>0.5W</td>
</tr>
</tbody>
</table>

Peak Power Dissipation Rating

<table>
<thead>
<tr>
<th>All Packages</th>
<th>1 μs Pulse (Single) at 25°C Ambient</th>
<th>UM6000 - 25 KW</th>
<th>UM6200 - 10 KW</th>
<th>UM6600 - 13 KW</th>
</tr>
</thead>
</table>

Operating and Storage Temperature Range: -65°C to +175°C
Voltage Ratings (25°C)

<table>
<thead>
<tr>
<th>Reverse Voltage (V_r) — Volts (I_r = 10 μA)</th>
<th>Types</th>
</tr>
</thead>
<tbody>
<tr>
<td>100V</td>
<td>UM6001</td>
</tr>
<tr>
<td>200V</td>
<td>UM6002</td>
</tr>
<tr>
<td>400V</td>
<td>UM6204</td>
</tr>
<tr>
<td>600V</td>
<td>UM6006</td>
</tr>
<tr>
<td>1000V</td>
<td>UM6010</td>
</tr>
</tbody>
</table>

Electrical Specifications (25°C)

<table>
<thead>
<tr>
<th>Test</th>
<th>Symbol</th>
<th>UM6600</th>
<th>UM6000</th>
<th>UM6200</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total Capacitance (Max)</td>
<td>C_T</td>
<td>0.4 pF</td>
<td>0.5 pF</td>
<td>1.1 pF</td>
<td>0V, 1 GHz</td>
</tr>
<tr>
<td>Series Resistance (Max)</td>
<td>R_s</td>
<td>2.5Ω</td>
<td>1.7Ω</td>
<td>0.4Ω</td>
<td>100 mA, 1 GHz</td>
</tr>
<tr>
<td>Parallel Resistance (Min)</td>
<td>R_P</td>
<td>10 KΩ</td>
<td>15 KΩ</td>
<td>10 KΩ</td>
<td>100V, 1 GHz</td>
</tr>
<tr>
<td>Carrier Lifetime (Min)</td>
<td>T</td>
<td>1.0 μs</td>
<td>1.0 μs</td>
<td>0.6 μs</td>
<td>I_r = 10 mA</td>
</tr>
<tr>
<td>Reverse Current (Max)</td>
<td>I_r</td>
<td>10 μA</td>
<td>10 μA</td>
<td>10 μA</td>
<td>V_r = Rating</td>
</tr>
<tr>
<td>I-Region Width (Min)</td>
<td>W</td>
<td>150 μm</td>
<td>150 μm</td>
<td>40 μm</td>
<td></td>
</tr>
</tbody>
</table>

TYPICAL SERIES RESISTANCE VS FORWARD CURRENT (F = 100 MHz)

DC CHARACTERISTICS FORWARD VOLTAGE VS CURRENT

PRINTED IN U.S.A.
**TYPICAL Rp VS VOLTAGE & FREQUENCY**

**TYPICAL CAPACITANCE VS VOLTAGE AND FREQUENCY**

**ORDERING INSTRUCTIONS**

Part numbers of Unitrode PIN diodes consist of the letters UM followed by four digits and one or two letters. The first two digits indicate the diode series, the next two digits specify the minimum breakdown voltage in hundreds of volts. The remaining letters denote the package style. Reverse polarity (anode large end cap) is available for the C style and denoted by adding second letter R.

For Example: UM6000 [Series 5000] 600 [Volts] C [Reverse Polarity]
MECHANICAL SPECIFICATIONS

STYLE A

0.05 (20) MIN.
TO GLASS

1.78
DIA.
MAX.

BLACK
CATHODE DOT

0.225
-0.064
1.313
0.064

STYLE B

0.04
(1.02)
DIA.
MAX.

YELLO W CATHODE BAND

0.149-0.21
(1.92-3.38)

STYLE C

CARTRIDGE

0.064
0.060
0.064
0.060
1.630
1.630
0.125
0.125
0.064
0.060
1.313
1.313
0.115
0.115

CATHODE

STYLE E

RIBBON LEADS

0.095
0.083
0.095
0.083
0.064
0.060
1.630
1.630
0.125
0.125
0.064
0.060
1.313
1.313
0.115
0.115

0.181
MAX.

0.050
0.040
0.050
0.040

PRINTED IN U.S.A

A-6
Features

HERMETIC (5082-3140, 3141, 3170)
BROADBAND OPERATION
HF through X-band
LOW INSERTION LOSS
Less than 0.5 dB to 10 GHz (5082-3140, 3170)
HIGH ISOLATION
Greater than 20 dB to 10 GHz (5082-3140, 3170)
FAST SWITCHING/MODULATING
5 ns typical (5082-3141)
LESS DRIVE CURRENT REQUIRED
Less than 20 mA for 20 dB isolation (5082-3141)

Description

When forward biased these PIN diodes will appear as current variable resistors in shunt with a 50 ohm transmission line. The resistance varies between less than 1 ohm at high forward bias to greater than 10,000 ohms at zero or reverse bias.

The HP 5082-3040, -3046, -3340, -3140 and -3170 are passivated planar devices. The HP 5082-3041, -3071 and -3141 are passivated mesa devices. All of the devices are in a shunt configuration in stripline packages. These diodes are optimized for good continuity of characteristic impedance which allows a continuous transition when used in 50 ohm microstrip or stripline circuits.

Of these devices, the HP 5082-3040, -3041, -3046, -3071 and -3340 are in HP Package Outline 60.

The HP 5082-3140, -3141 and -3170 are in HP Package Outline 60. This package is hermetic and can be used for Hi-Rel applications. The HP 5082-3140, -3141 and -3170 are direct mechanical replacements for Outline 61 (with top cap in place) diodes HP 5082-3040, -3041, and -3340 respectively. The only electrical difference is the location of the chip in each package. Except in those few applications where the difference in phase relationship is important, the Outline 60 devices can be used as replacements.

The HP 5082-3071 passive limiter chip is functionally integrated into a 50 ohm transmission line to provide a broadband, linear, low insertion loss transfer characteristic for small signal levels. At higher signal levels self-rectification reduces the diode resistance to provide limiting as shown in Figure 6. Limiter performance is practically independent of temperature over the rated temperature range.

A-7
Applications

SWITCHES/ATTENUATORS

These diodes are designed for applications in microwave and HF-UHF systems using stripline or microstrip transmission line techniques.

Typical circuit functions performed consist of switching, duplexing, multiplexing, leveling, modulating, limiting, or gain control functions as required in TR switches, pulse modulators, phase shifters, and amplitude modulators operating in the frequency range from HF through Ku-Band.

These diodes provide nearly ideal transmission characteristics from HF through Ku-Band.

The 5082-3340 and 5082-3170 are reverse polarity devices with characteristics similar to the 5082-3040 and 5082-3140 respectively.

The 5082-3041 and 5082-3141 are recommended for applications requiring fast switching or high frequency modulation of microwave signals, or where the lowest bias current for maximum attenuation is required.

The 5082-3046 has been developed for high peak power handling as required in TR switches for distance measurement and TACAN equipment. The long effective minority carrier lifetime provides for low intermodulation products down to 10 MHz.

More information is available in HP Application Note 922 (Applications of PIN Diodes) and 929 (Fast Switching PIN Diodes).

Maximum Ratings at $T_{CASE}=25^\circ C$

<table>
<thead>
<tr>
<th>Part No. 5082-3140</th>
<th>-3170</th>
<th>-3141</th>
<th>-3040</th>
<th>-3041</th>
<th>-3046</th>
<th>-3146</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction Operating and Storage Temperature Range</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
<td>$-65^\circ C$ to $125^\circ C$</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>1.75 W</td>
<td>1.5 W</td>
<td>1.5 W</td>
<td>1.5 W</td>
<td>1.5 W</td>
<td>1.5 W</td>
</tr>
<tr>
<td>Peak Pulsetime Power</td>
<td>225 W</td>
<td>180 W</td>
<td>225 W</td>
<td>180 W</td>
<td>225 W</td>
<td>180 W</td>
</tr>
<tr>
<td>Peak Inverse Voltage</td>
<td>150 V</td>
<td>70 V</td>
<td>150 V</td>
<td>70 V</td>
<td>150 V</td>
<td>70 V</td>
</tr>
<tr>
<td>Soldering Temperature</td>
<td>230$^\circ C$ for 5 min</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Devices properly mounted in sufficient heat sink, derate linearly to zero at maximum operating temperature.
2. $I_p = 1$ mA, $f = 10$ GHz, $D_u = .001$, $Z_0 = 50\Omega$. (Exception: 3071 is tested at 8.4 GHz.)
### Electrical Specifications at $T_A=25^\circ C$ - Attenuator Diodes

<table>
<thead>
<tr>
<th>Part. Number (EMI)</th>
<th>Package/Outline</th>
<th>Heat Sink</th>
<th>Minimum Insertion Loss (dB)</th>
<th>Maximum Insertion Loss (dB)</th>
<th>Maximum SWR</th>
<th>Maximum Reverse Recovery Time</th>
<th>Typical Carrier Output Power</th>
<th>Typical ON Power Switching Capability</th>
</tr>
</thead>
<tbody>
<tr>
<td>3346</td>
<td>E2</td>
<td>Anode</td>
<td>20</td>
<td>0.5</td>
<td>1.5</td>
<td>10</td>
<td>400</td>
<td>30</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Cathode</td>
<td>20</td>
<td>1.0</td>
<td>1.5</td>
<td>10</td>
<td>15</td>
<td>13</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Cathode</td>
<td>20</td>
<td>0.5</td>
<td>1.5</td>
<td>10</td>
<td>400</td>
<td>30</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Anode</td>
<td>20</td>
<td>0.5</td>
<td>1.5</td>
<td>10</td>
<td>400</td>
<td>30</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Cathode</td>
<td>20</td>
<td>1.0</td>
<td>1.5</td>
<td>10</td>
<td>15</td>
<td>13</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Anode</td>
<td>20</td>
<td>1.0</td>
<td>1.5</td>
<td>10</td>
<td>1000</td>
<td>60</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td>Cathode</td>
<td>20</td>
<td>0.5</td>
<td>1.5</td>
<td>10</td>
<td>1000</td>
<td>60</td>
</tr>
</tbody>
</table>

Note: Test Frequencies: 6 GHz 5062-3041, -3048 and -3141, 10 GHz 8062-3046, -3140, 3170 and -3545.

### Electrical Specifications at $T_A=25^\circ C$ - Limiter Diode

<table>
<thead>
<tr>
<th>Part Number (EMI)</th>
<th>Package/Outline</th>
<th>Heat Sink</th>
<th>Maximum Insertion Loss (dB)</th>
<th>Maximum SWR</th>
<th>Maximum RF Leakage Power (W)</th>
<th>Typical Recovery Time (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3346</td>
<td>E2</td>
<td>Cathode</td>
<td>1.2</td>
<td>2.0</td>
<td>1.0</td>
<td>100</td>
</tr>
<tr>
<td>3346</td>
<td>E2</td>
<td></td>
<td>$P_{in} = 9.5$ dBm, $f=3.84$ GHz</td>
<td>$P_{in} = 0$ dBm, $f=3.84$ GHz</td>
<td>$P_{in} = 60$ W</td>
<td>$P_{in} = 85$ W</td>
</tr>
</tbody>
</table>

A-9
Equivalent Circuits

Typical Equivalent Circuit Parameters - Forward Bias

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Lp (pF)</th>
<th>Rp (Ω)</th>
<th>R1 (KΩ)</th>
<th>L1 (pF)</th>
<th>E1 (mm)</th>
<th>E2 (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3040, 3340</td>
<td>200</td>
<td>0.25</td>
<td>1.0</td>
<td>20</td>
<td>2.4</td>
<td>5.0</td>
</tr>
<tr>
<td>3041</td>
<td>220</td>
<td>0.25</td>
<td>1.0</td>
<td>20</td>
<td>2.4</td>
<td>5.0</td>
</tr>
<tr>
<td>3048</td>
<td>220</td>
<td>0.25</td>
<td>0.6</td>
<td>17</td>
<td>2.4</td>
<td>5.0</td>
</tr>
<tr>
<td>3140, 3170</td>
<td>150</td>
<td>0.0</td>
<td>0.65</td>
<td>30</td>
<td>3.8</td>
<td>3.8</td>
</tr>
<tr>
<td>3141</td>
<td>150</td>
<td>0.0</td>
<td>0.6</td>
<td>20</td>
<td>3.8</td>
<td>3.8</td>
</tr>
</tbody>
</table>

Typical Equivalent Circuit Parameters - Zero Bias

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Lp (pF)</th>
<th>Rp (Ω)</th>
<th>R1 (KΩ)</th>
<th>L1 (pF)</th>
<th>E1 (mm)</th>
<th>E2 (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3040, 3340</td>
<td>200</td>
<td>0.25</td>
<td></td>
<td>0</td>
<td>5.0</td>
<td>0.10</td>
</tr>
<tr>
<td>3041</td>
<td>220</td>
<td>0.25</td>
<td></td>
<td>0</td>
<td>1.8</td>
<td>0.18</td>
</tr>
<tr>
<td>3048</td>
<td>220</td>
<td>0.25</td>
<td></td>
<td>0</td>
<td>1.8</td>
<td>0.18</td>
</tr>
<tr>
<td>3140, 3170</td>
<td>30</td>
<td>0.0</td>
<td>1.2</td>
<td>16</td>
<td>0.0</td>
<td>0.20</td>
</tr>
<tr>
<td>3141</td>
<td>200</td>
<td>0.0</td>
<td></td>
<td>0</td>
<td>0.4</td>
<td>0.14</td>
</tr>
</tbody>
</table>

Typical Parameters

Figure 1. Typical Forward Characteristics

A-10
Figure 2. Typical Insertion Loss vs. Frequency.

Figure 3. Typical SWR vs. Frequency.

Figure 4. Typical Isolation vs. Frequency.

Figure 5. Typical Attenuation Above Zero Bias Insertion Loss vs. Bias Current at 1 GHz.

Figure 6. Typical Pulse Limiting Characteristics.

Figure 7. HP Package 50 Outline.

Figure 8. HP Package 61 Outline.

Figure 9. Suggested Stripline Assembly.
Typical Switching Parameters

RF SWITCHING SPEED

HP 5092-3141 and HP 5092-3041

The RF switching speed of the HP 5092-3141 and HP 5092-3041 may be considered in terms of the change in RF isolation at 2 GHz. This switching speed is dependent upon the forward bias current, reverse bias drive pulse, and characteristics of the pulse source. The RF switching speed for the shunt-mounted stripline diode in a 50Ω system is considered for two cases: one driving the diode from the forward bias state to the reverse bias state (isolation to insertion loss), second, driving the diode from the reverse bias state to the forward bias state (insertion loss to isolation).

The total time it takes to switch the shunt diode from the isolation state (forward bias) to the insertion loss state (reverse bias) is shown in Figure 10. These curves are for three forward bias conditions with the diode driven in each case with three different reverse voltage pulses (V_R). The total switching time for each case includes the delay time (pulse initiation to 20 dB isolation) and transition time (20 dB isolation to 0.9 dB isolation). Slightly faster switching times may be realized by spiking the leading edge of the pulse or using a lower impedance pulse driver.

The time it takes to switch the diode from reverse bias to a given isolation is less than the time from isolation to the insertion loss case. For all cases of forward bias generated by the pulse generator (positive pulse), the RF switching time from the insertion loss state to the isolation state was less than 2 nanoseconds. A more detailed treatise on switching speed is published in AN828; Fast Switching PIN Diodes.

REVERSE RECOVERY TIME

Shown below is reverse recovery time, (t_r) vs. forward current, (I_f) for various reverse pulse voltages (V_R). The circuit used to measure t_r is shown in Figure 11.
Features

For installation directly in microstrip circuits
Largest selection of frequency ranges and case styles
Lowest cost
Smallest size, lightest weight
Laminated stripline construction
High isolation with low VSWR
Rugged aluminum cases
Meets MIL-E-5400 Class 3 requirements

Applications

Inexpensive power dividers and combiners
Low cost balanced amplifier designs
Matrix amplifiers
Voltage variable PIN diode attenuators
Balanced mixers and modulators
Switching networks
Balanced detectors
Antenna feed networks
Phase shifters and comparators

Description

This ultra-miniature series of 3 dB, 90° hybrid couplers is available in 34 standard models and 15 case styles to cover the frequency range 30 MHz to 4.0 GHz. The popular 225-400 MHz band is covered by 4 standard case styles.

Anaren ultra-miniature, 3 dB, 90° hybrid couplers are well suited for a variety of applications: power dividers and combiners, balanced amplifier circuits with low input and output VSWR, matrix amplifiers, voltage variable PIN diode attenuators, balanced mixers and modulators, switching networks, balanced detectors, antenna feed networks and phase shifters and comparators.

There are a number of techniques available for constructing microwave quadrature hybrids, but Anaren uses the backward wave 3 dB, 90° hybrid coupler in stripline form. This stripline version is smaller, provides better performance and can cover wider bandwidths than other types. The single-section, backward wave, 3 dB hybrid allows octave bandwidth coverage and multi-section versions can easily be designed to cover multi-octave and decade bandwidths.

All Anaren ultra-miniature couplers are printed on stable teflon-glass substrates using shielded stripline techniques. They are laminated under heat and pressure using a low loss dielectric bonding compound. The package assures high reliability and is capable of withstanding extreme environmental stress.

The couplers are designed to mate with 30 mil microstrip and mounting holes are provided for attaching the coupler ground plane. A reliable electrical ground contact is necessary for optimum performance.

The Anaren ultra-miniature coupler is a reciprocal four-port network.

An input signal applied to any port (port 1, for example) will divide equally to the two opposite ports (3 and 4) with port 2 remaining isolated. The voltage at port 4 lags the voltage at port 3 by 90°. This phase quadrature relationship is independent of frequency and is the unique property which makes the 90° coupler so versatile.

See pages 45 and 71 for additional information.
## Electrical Specifications

<table>
<thead>
<tr>
<th>Model No.</th>
<th>Frequency (GHz)</th>
<th>Isolation Min/Typ (dB)</th>
<th>VSWR Max/Typ</th>
<th>Insertion Loss Max (dB)</th>
<th>Amplitude Balance Max (dB)</th>
<th>Phase Balance (deg)</th>
<th>Case Style</th>
</tr>
</thead>
<tbody>
<tr>
<td>10230-3</td>
<td>.030-076</td>
<td>15/20</td>
<td>1.40/1.20</td>
<td>0.35</td>
<td>±0.75</td>
<td>±1.5</td>
<td>102</td>
</tr>
<tr>
<td>10270-3</td>
<td>.030-076</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.35</td>
<td>±0.75</td>
<td>±1.5</td>
<td>103</td>
</tr>
<tr>
<td>A0270-3</td>
<td>.040-080</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>103</td>
</tr>
<tr>
<td>A0230-3</td>
<td>.054-088</td>
<td>20/22</td>
<td>1.20/1.10</td>
<td>0.35</td>
<td>±0.50</td>
<td>±1.5</td>
<td>102</td>
</tr>
<tr>
<td>10261-3</td>
<td>.0625-125</td>
<td>20/27</td>
<td>1.20/1.10</td>
<td>0.35</td>
<td>±0.50</td>
<td>±1.5</td>
<td>104</td>
</tr>
<tr>
<td>A0260-3</td>
<td>.090-180</td>
<td>20/27</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>104</td>
</tr>
<tr>
<td>H0260-3</td>
<td>.090-180</td>
<td>18/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>118</td>
</tr>
<tr>
<td>10280-3</td>
<td>.116-150</td>
<td>20/27</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.30</td>
<td>±1.5</td>
<td>104</td>
</tr>
<tr>
<td>10282-3</td>
<td>.125-250</td>
<td>20/27</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>105</td>
</tr>
<tr>
<td>10260-3</td>
<td>.225-400</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>106</td>
</tr>
<tr>
<td>A0260-3</td>
<td>.225-400</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>107</td>
</tr>
<tr>
<td>10286-3</td>
<td>.225-400</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>108</td>
</tr>
<tr>
<td>10260-3</td>
<td>.225-400</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>110</td>
</tr>
<tr>
<td>H0263-3</td>
<td>.250-500</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>106</td>
</tr>
<tr>
<td>D0263-3</td>
<td>.300-550</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>106</td>
</tr>
<tr>
<td>A0263-3</td>
<td>.400-600</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>108</td>
</tr>
<tr>
<td>B0263-3</td>
<td>.400-700</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>108</td>
</tr>
<tr>
<td>H0264-3</td>
<td>.440-880</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>111A</td>
</tr>
<tr>
<td>10264-3</td>
<td>.500-1.0</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>111</td>
</tr>
<tr>
<td>10264-3</td>
<td>.500-1.0</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>112</td>
</tr>
<tr>
<td>A0264-3</td>
<td>.600-1.2</td>
<td>20/25</td>
<td>1.20/1.10</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>111</td>
</tr>
<tr>
<td>10230-3</td>
<td>.700-1.4</td>
<td>20/25</td>
<td>1.25/1.15</td>
<td>0.30</td>
<td>±0.30</td>
<td>±1.5</td>
<td>113</td>
</tr>
<tr>
<td>10265-3</td>
<td>.950-1.225</td>
<td>20/25</td>
<td>1.25/1.15</td>
<td>0.30</td>
<td>±0.30</td>
<td>±1.5</td>
<td>112</td>
</tr>
<tr>
<td>B0265-3</td>
<td>1.0-2.0</td>
<td>20/24</td>
<td>1.25/1.15</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>112</td>
</tr>
<tr>
<td>E0260-3</td>
<td>1.3-2.6</td>
<td>20/25</td>
<td>1.30/1.15</td>
<td>0.30</td>
<td>±0.50</td>
<td>±2.0</td>
<td>113</td>
</tr>
<tr>
<td>10320-3</td>
<td>1.7-2.5</td>
<td>20/23</td>
<td>1.30/1.20</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>113</td>
</tr>
<tr>
<td>B0320-3</td>
<td>1.7-2.5</td>
<td>20/25</td>
<td>1.30/1.15</td>
<td>0.30</td>
<td>±0.50</td>
<td>±1.5</td>
<td>112</td>
</tr>
<tr>
<td>10266-3</td>
<td>2.0-4.0</td>
<td>18/21</td>
<td>1.30/1.20</td>
<td>0.30</td>
<td>±0.50</td>
<td>±2.0</td>
<td>114</td>
</tr>
</tbody>
</table>

**Power:** 200 W @ 85°C. Derate to 100 W @ 100°C. Derate to Zero Watts @ 150°C. These specifications apply for tests performed with properly designed microstrip test fixtures.

Power rating applies when solder tab/coupler interface has been conformally coated to eliminate voltage breakdown. Couplers meet environmental requirements of MIL-E-5400, Class 3, as applicable.

Nominal Impedance: 50 ohms, non-reactive. Specifications subject to change without notice.
MISSION
of
Rome Air Development Center

RADC plans and executes research, development, test and selected acquisition programs in support of Command, Control, Communications and Intelligence (C3I) activities. Technical and engineering support within areas of technical competence is provided to ESP Program Offices (POs) and other ESP elements. The principal technical mission areas are communications, electromagnetic guidance and control, surveillance of ground and aerospace objects, intelligence data collection and handling, information fusion techniques, ionospheric propagation, solid state science, electronic physics and electronics reliability, maintainability and compatibility.