DEFENSE SYSTEMS
MANAGEMENT SCHOOL

PROGRAM MANAGEMENT COURSE
INDIVIDUAL STUDY PROGRAM

MICROPROCESSOR TECHNOLOGY FOR MANAGERS
STUDY PROJECT REPORT
STUART G. MITCHELL
LTC USA
Fort Belvoir, Virginia 22060
STUDY TITLE: MICROPROCESSOR TECHNOLOGY FOR MANAGERS

STUDY PROJECT GOALS:
TO EXPLORE IN NARRATIVE FORM MICROPROCESSOR TECHNOLOGY, TO INCLUDE ARCHITECTURE, ORGANIZATION, MEMORIES AND THE GENERAL CAPABILITIES AND LIMITATIONS IN THIS NEW FIELD.

TO PROVIDE MANAGEMENT PERSONNEL WITH A CURRENT GUIDE TO MICROPROCESSOR REFERENCES.

STUDY REPORT ABSTRACT:
THIS REPORT REPRESENTS THE EFFORTS OF THE AUTHOR TO GAIN A BETTER UNDERSTANDING OF MICROPROCESSOR TECHNOLOGY IN EARLY 1976. THIS FIELD IS ONLY SIX YEARS OLD AND IS DEVELOPING RAPIDLY. BY 1980 THE MICROPROCESSOR/MICROCOMPUTER INDUSTRY WILL REPRESENT APPROXIMATELY $1 BILLION ANNUALLY. A LITERATURE SURVEY AND INTERVIEWS WITH MANUFACTURERS AND APPLICATION ENGINEERS PROVIDED A TIMELY UPDATE ON THIS TECHNOLOGY.

THE NARRATIVE DISCUSSES MICROPROCESSOR STRUCTURE AND ORGANIZATION, INTERFACING, CAPABILITIES, LIMITATIONS, AND TYPICAL APPLICATIONS. SINCE THERE ARE MANY MICROPROCESSORS, THE MOTOROLA 6800 WAS CHOSEN AS A REPRESENTATIVE SYSTEM. THE 6800 DOES NOT REPRESENT A LARGE SHARE OF THE MARKET CURRENTLY BUT APPEARS TO BE ONE OF THE MOST LIKELY MICROPROCESSORS TO BE USED IN THE NEXT FEW YEARS.

IN ADDITION TO THE NARRATIVE DISCUSSION OF MICROPROCESSOR TECHNOLOGY, A GLOSSARY OF MICROPROCESSOR TERMINOLOGY, A COMPREHENSIVE LIST OF MICROPROCESSOR COMPANIES AND AN ANNOTATED BIBLIOGRAPHY BY YEAR ARE APPENDED.

THIS REPORT PROVIDES THE MANAGER WITH A BRIEF UPDATE ON MICROPROCESSOR TECHNOLOGY IN THE 1976 TIME FRAME. THIS INFORMATION SHOULD BE UPDATED PERIODICALLY TO BE OF MAXIMUM VALUE.

KEY WORDS: MICROPROCESSOR, MICROCOMPUTER

DATA PROCESSING

MATERIEL DESIGN AND DEVELOPMENT COMPUTERS SYSTEMS MANAGEMENT MINICOMPUTERS

NAME, RANK, SERVICE STUART G. MITCHELL, LTC, USA CLASS PMC 76-1

DATE MAY 1976
EXECUTIVE SUMMARY

THE AGE OF VACUUM TUBES WAS REPLACED BY THE AGE OF TRANSISTORS IN THE THIRD QUARTER OF THIS CENTURY. THE FOURTH QUARTER WILL BE KNOWN AS THE AGE OF MICROPROCESSORS. WHAT IS A MICROPROCESSOR? A MICROPROCESSOR/MICROCOMPUTER CAN BE THOUGHT OF AS A SMALL COMPUTER. IT DIFFERS FROM A DESK CALCULATOR IN THAT IT HAS: A RANDOM ACCESS MEMORY; A CONTROLLABLE INPUT/OUTPUT SYSTEM; A REPERTORY OF INSTRUCTION TO ALLOW; MANIPULATION OF WORDS STORED IN MEMORY; MODIFICATION OF ANY BIT IN A WORD; TRANSFERRING THE CONTROLS OF A PROGRAM BY BRANCHING; AND CONTROLLING EXTERNAL EQUIPMENT WITH THE AID OF AN INTERRUPTION FACILITY. THE 1976 COST OF A TYPICAL MICROPROCESSOR INTEGRATED CIRCUIT IS $25. A TYPICAL MICROCOMPUTER SYSTEM WOULD BE IN THE ORDER OF $500.

FROM AN ARCHITECTURAL STANDPOINT, MICROPROCESSORS ARE DIVIDED INTO: SINGLE-CHIP CONTROLLERS, 4-BIT, 8-BIT, 16-BIT, AND BIT-SLICE CONFIGURATIONS. THE MOST COMMON BEING THE 8-BIT FAMILY AND BIT-SLICE TYPES BEING USED TO BUILD MACHINES OF VARYING BIT LENGTHS.

SINCE MICROPROCESSORS CURRENTLY DO NOT CONTAIN THEIR OWN MEMORY, SEMICONDUCTOR MEMORIES ARE IMPORTANT TO A DISCUSSION OF MICROPROCESSORS. SEMICONDUCTOR MEMORIES ARE DIVIDED INTO THREE CATEGORIES: RANDOM ACCESS; READ ONLY; AND SERIAL. RANDOM ACCESS MEMORIES ARE OF TWO TYPES: STATIC AND DYNAMIC. READ ONLY MEMORIES CAN BE MADE ELECTRICALLY PROGRAMMABLE OR
PERMANENTLY PROGRAMMED. SERIAL MEMORIES ARE MOSTLY OF THE SHIFT REGISTER TYPE. THE STATE OF THE ART IS BETWEEN 4K AND 16K BITS PER INTEGRATED CIRCUIT CHIP.

MICROPROCESSOR SELECTION VERSUS SELECTION OF A LARGER COMPUTER SHOULD BE BASED ON INPUT/OUTPUT PARAMETER, PROCESSING SPEED, AND SPECIAL CONSTRAINTS SUCH AS SIZE, TEMPERATURE AND COST.

MICROPROCESSORS ARE BEING USED IN FOUR APPLICATIONS AREAS: DATA ACQUISITION AND CONTROL; DATA COMMUNICATION; HUMAN INTERFACE EQUIPMENT (TERMINALS, POINT-OF-SALE, ETC.); AND COMPUTATION. EACH OF THESE AREAS STRESSES CERTAIN MICROPROCESSOR CHARACTERISTICS SUCH AS WORD LENGTH, NUMBER CRUNCHING ABILITY, SPEED, ABILITY TO REACT IN REAL TIME, INTERRUPT CAPABILITY, LOW COST, HIGH RELIABILITY, BCD ARITHMETIC ABILITIES, USER PROGRAMMABILITY, AND EASE OF INTERFACING TO ANALOG SIGNAL SOURCES.

ADVANCED CHEMISTRY ANALYZERS, ELECTRONIC CONTROL SYSTEM FOR BARS, TALKING CALCULATORS FOR THE BLIND, ROBOT INDUSTRIAL TOOLS, AUTOMATIC SCORERS FOR USE IN BOWLING ALLEYS ARE PRACTICAL EXAMPLES OF EXISTING MICROPROCESSOR APPLICATIONS. FUTURE APPLICATIONS APPEAR TO BE BOUNDLESS; HOWEVER, CURRENT EFFORT APPEARS TO BE IN THE APPLICATION OF MICROPROCESSORS TO THE HOME APPLIANCE/CONTROL AREA. EXAMPLES BEING COOKING RANGES, WASHING MACHINES, AND AUTOMATIC UTILITY METER READERS. THE 1980 PROJECTED MARKET FOR MICROPROCESSORS IS $450 MILLION.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>EXECUTIVE SUMMARY</td>
<td>1</td>
</tr>
<tr>
<td>INTRODUCTION</td>
<td>1</td>
</tr>
<tr>
<td>MICROPROCESSOR HIERARCHY</td>
<td>2</td>
</tr>
<tr>
<td>STRUCTURE AND ORGANIZATION</td>
<td>5</td>
</tr>
<tr>
<td>MICROPROCESSOR MEMORIES</td>
<td>11</td>
</tr>
<tr>
<td>MICROPROCESSOR SELECTION</td>
<td>17</td>
</tr>
<tr>
<td>APPLICATIONS AND PROJECTED DEVELOPMENTS</td>
<td>21</td>
</tr>
<tr>
<td>APPENDIX A - GLOSSARY OF COMMON WORDS</td>
<td>25</td>
</tr>
<tr>
<td>APPENDIX B - LIST OF MICROPROCESSOR COMPANIES</td>
<td>37</td>
</tr>
<tr>
<td>APPENDIX C - EDUCATION COURSE OUTLINE</td>
<td>40</td>
</tr>
<tr>
<td>LIST OF REFERENCES</td>
<td></td>
</tr>
<tr>
<td>INTERVIEWS</td>
<td>44</td>
</tr>
<tr>
<td>ANNOTATED BIBLIOGRAPHY</td>
<td>45</td>
</tr>
</tbody>
</table>
MICROPROCESSOR TECHNOLOGY FOR MANAGERS

GETTING A GOOD GRIP ON THE SUBJECT OF MICROPROCESSORS IS THE BIGGEST AND MOST EXCITING CHALLENGE FACING AN ELECTRONICS MANAGER TODAY. FOR ALL ITS FASCINATION AND ALLURE, THE SUBJECT IS SO COMPLEX AND ITS IMPACT SO FAR REACHING THAT A LOT OF ENERGY IS NEEDED TO ENCOMPASS IT ALL. COMPOUNDING THE PROBLEM IS THE DYNAMIC NATURE OF MICROPROCESSOR DEVELOPMENTS. NEW COMPONENTS, NEW TECHNIQUES, NEW APPLICATIONS AND NEW MARKETS ARE APPEARING AT A STEADILY ACCELERATING PACE. {46, 37, 17, 15} A MICROPROCESSOR IS A TOOL WHOSE VERSATILITY AND POWER EXCEED ANYTHING ELECTRONIC ENGINEERS HAVE EVER HAD AT THEIR DISPOSAL. FOR THOSE WHO ARE JUST GETTING ON BOARD, THIS REPORT WILL BE A HELPFUL GUIDE TO THE REALITIES OF MICROPROCESSORS. IT IS THE INTENT OF THE REPORT TO FAMILIARIZE THE READER WITH MICROPROCESSOR HIERARCHY, STRUCTURE AND ORGANIZATION, INTERFACING CAPABILITIES, LIMITATIONS AND APPLICATIONS. APPENDIX A IS A GLOSSARY OF MICROPROCESSOR TERMS. {61}*

IN EVERYDAY TERMS, THE MEANING OF MICROPROCESSOR TECHNOLOGY IS THREEFOLD: 1. CHEAP DIGITAL COMPUTING CAPABILITY CAN BE PUT ANYWHERE; 2. FOR ANY DIGITAL SYSTEM, MICROPROCESSORS CAN GREATLY REDUCE THE COMPONENT COUNT; 3. ENGINEERING TURNAROUND TIME IS CUT DRAMATICALLY. THESE SIMPLE TRUTHS ACCOUNT FOR THE CURRENT EXPLOSION IN MICROPROCESSOR ACTIVITY. PRACTICALLY ALL

* {61} ALL REFERENCES ARE IN THE LIST OF REFERENCES SECTION ALPHABETICALLY BY YEAR. THE NUMBER IN { } IS THE SAME AS THE NUMBER IN THE REFERENCE SECTION.
NEW DATA PROCESSING SYSTEMS AT OR BELOW WHAT ONE COULD CALL THE MINICOMPUTER LEVEL OF COMPLEXITY ARE BEING DESIGNED WITH MICROPROCESSORS. IT HAS BEEN ESTIMATED THAT BY 1980 MICROPROCESSOR-BASED SYSTEMS AND EQUIPMENT WILL EXCEED $1 BILLION IN SALES. [7, 58]

MICROPROCESSOR HIERARCHY

LESS THAN THIRTY YEARS AGO, ELECTRICAL ENGINEER J. PRESPER ECKERT, JR. AND PHYSICIST JOHN W. MAUCHLY, AT TIMES ASSISTED BY AS MANY AS FIFTY HELPERS, LABORIOUSLY BUILT THE WORLD’S FIRST ELECTRONIC DIGITAL COMPUTER. THEIR ELECTRONIC NUMERICAL INTEGRATOR AND COMPUTER (ENIAC) WAS A FICKLE MONSTER THAT WEIGHED THIRTY TONS AND RAN ON EIGHTEEN THOUSAND VACUUM TUBES — WHEN IT RAN. BUT IT STARTED THE COMPUTER REVOLUTION.

SUCH THAT THE FINAL QUARTER OF THIS CENTURY SURELY WILL BE KNOWN, IN ITS TURN, AS THE "AGE OF THE MICROPROCESSOR."(6, 8, 21, 27)

THERE ARE THREE TYPES OF COMPUTERS: ANALOG, DIGITAL AND HYBRID. MICROPROCESSORS ARE OF THE DIGITAL TYPE AND ARE CAPABLE OF STORING AND PROCESSING INFORMATION IN DIGITAL FORM. THIS DEFINITION IS NOT SUFFICIENT BECAUSE IT WOULD IMPLY THAT A DESK CALCULATOR WAS A MEMBER OF THE COMPUTER FAMILY. THIS IS INCORRECT BECAUSE THERE IS AN ESSENTIAL DIFFERENCE BETWEEN A COMPUTER AND THE CALCULATOR: THE FIRST IS CAPABLE OF CARRYING OUT ANY OPERATION WHEREAS THE SECOND CAN ONLY PERFORM THE FUNCTION THAT WAS PERMANENTLY ASSIGNED TO IT WHEN IT WAS BUILT. THE ABILITY OF THE COMPUTER TO ACCOMPLISH A VARIETY OF TASKS DICTATED BY A SERIES OF INSTRUCTIONS HAS A COUNTER PART: THE NEED TO PROGRAM IT AND THEREFORE TO KNOW THE LANGUAGE WHICH THE COMPUTER CAN ACCEPT. THIS DISTINCTION BETWEEN THE COMPUTER AND THE CALCULATOR ALLOWS US TO MAKE A BETTER DEFINITION. A HARDWARE SYSTEM WILL BE DESIGNATED "COMPUTER" WHEN: 1. IT HAS A RANDOM ACCESS MEMORY FOR READ/WRITE OPERATIONS; 2. IT HAS A CONTROLLABLE INPUT/OUTPUT SYSTEM; 3. ITS REPERTORY OF INSTRUCTIONS ALLOW: {A} THE MANIPULATION OF WORDS STORED IN MEMORY, {B} THE MODIFICATION OF ANY BIT IN A WORD, {C} TRANSFERRING THE CONTROLS OF A PROGRAM BY BRANCING, {D} CONTROLLING EXTERNAL EQUIPMENT WITH THE AID OF AN INTERRUPTION FACILITY. (12, 24)

COMPUTERS - MINICOMPUTERS - MICROCOMPUTERS - MICROPROCESSORS
APPEARS TO BE THE NORMAL HIERARCHY. THE DIVIDING LINE BETWEEN THESE RELATED MACHINES IS NORMALLY EXPRESSED IN SIZE, DOLLARS OR BOTH. FOR THE PURPOSE OF THIS REPORT, A MICROCOMPUTER WILL, BY DEFINITION, CONTAIN AT LEAST ONE MICROPROCESSOR. DEC'S ANDREW C. KNOWLES HAS QUIPPED THAT, "MINICOMPUTER VENDORS MAKE MINICOMPUTERS AND SEMICONDUCTOR VENDORS MAKE MICROCOMPUTERS." \{10, 44\} IN 1975 A MINICOMPUTER INCLUDED A CPU WITH AT LEAST 4K WORDS OF MEMORY AND COST $1600 OR MORE AND HAD A SPEED LIMITED BY THE SPEED OF THE MEMORY. A MICROCOMPUTER CONSISTED OF A CPU OF 1K WORDS OF MEMORY, COST LESS THAN $1000 AND HAD A SPEED LIMITED BY THE PROCESSOR. CURRENTLY THE COST DIFFERENTIAL HAS BEEN REDUCED TO $500. IF ONE IS TO CONSIDER ONLY THE MICROPROCESSOR/CPU CHIP, THE COSTS ARE CURRENTLY RUNNING BETWEEN $15 AND $69. PROJECTIONS FOR 1979 INDICATE THAT COST OF THE MICROPROCESSOR CHIP WILL BE BETWEEN $2 AND $10. THIS REDUCTION IN COST IS ATTRIBUTABLE TO INCREASED SALES VOLUME AND PARALLELS THE COST REDUCTION IN THE SEMICONDUCTOR MARKET. AT THE PRESENT TIME, THE COST OF A TYPICAL MICROCOMPUTER SYSTEM, WHICH IS IN THE ORDER OF $500, CONSISTS MAINLY OF SUPPORT EQUIPMENT COSTS, I.E., POWER SUPPLIES, MEMORY, INTERFACE DEVICES, CABINETS, ETC. FUTURE PROJECTIONS FOR MICROCOMPUTER SYSTEMS DO NOT INDICATE SUBSTANTIAL REDUCTION IN COST SINCE THE PRICES FOR SUPPORT EQUIPMENT HAVE ALREADY BOTTOMED OUT. IT SHOULD BE NOTED THAT THE COST OF THE MICROPROCESSOR IS ALREADY LESS THAN 5% OF THE SYSTEM COST. \{44, 45\}
STRUCTURE AND ORGANIZATION

THE STRUCTURE AND ORGANIZATION OF MICROPROCESSORS IS STILL IN AN EVOLUTIONARY PHASE SINCE THE FIRST MICROPROCESSOR IS ONLY SEVEN YEARS OLD. THE ARCHITECTURE AND PERFORMANCE OF TODAY'S MICROPROCESSORS IS AIMED AT SPECIFIC APPLICATIONS. THE SMALLEST SYSTEMS ARE DESIGNED TO REPLACE ELECTRO-MECHANICAL CONTROLLERS. THE LARGER MICROPROCESSOR SYSTEMS ARE AIMED AT MINICOMPUTER APPLICATIONS. {22} FROM AN ARCHITECTURAL STANDPOINT, TODAY'S MICROPROCESSORS ARE DIVIDED INTO FIVE MAJOR DIVISIONS: 1. THE SINGLE CHIP CONTROLLER (NOT UNLIKE A CALCULATOR); 2. THE FOUR-BIT FAMILY; 3. THE EIGHT-BIT FAMILY; 4. THE SIXTEEN-BIT FAMILY; 5. THE BIT-SLICE FAMILY. THE FIRST FOUR ARE READILY APARENT, HOWEVER, THE FIFTH MAY NEED SOME EXPLANATION. THE BIT-SLICE FAMILY ARCHITECTURE CONSISTS OF A MICROPROCESSOR CHIP WHICH CONTAINS AND PROCESSES TYPICALLY FOUR BITS AT A TIME. THESE SLICES MAY BE PARALLELED TO PRODUCE A MACHINE OF ANY SIZE; FOR EXAMPLE, EIGHT FOUR-BIT SLICES WOULD YIELD A THIRTY-TWO-BIT MICROPROCESSOR. THE UNIVERSE OF MICROPROCESSORS CURRENTLY ON THE MARKET IS SHOWN IN FIGURE 1. {41,54,55}

AS CAN BE SEEN FROM FIGURE 1, THE EIGHT-BIT FAMILY IS BY FAR THE MOST POPULAR. {32} THE MICROPROCESSORS MANUFACTURED BY INTEL, MOTOROLA AND TEXAS INSTRUMENT OCCUPY 95% OF THE CURRENT MARKET. {03,04} APPENDIX B CONTAINS A LIST OF ALL KNOWN MICROPROCESSOR MANUFACTURERS. {11}
FIGURE 1. THE MICROPROCESSOR UNIVERSE APRIL 1976

FIGURE 2. INTERNAL ORGANIZATION OF THE MOTOROLA 6800
RETURNING TO THE PERFORMANCE CHARACTERISTICS, DATA WORD SIZE \{\text{BITS} \} INDICATES THE LIMITS OF INFORMATION UNITS THAT CAN BE CONVENIENTLY PROCESSED, SINCE FEW CURRENT MICROPROCESSORS CAN OPERATE UPON MULTIPLE WORDS WITHOUT EMPLOYING MULTIPLE INSTRUCTIONS.

INSTRUCTION WORD SIZE IS AN INDICATION OF THE NUMBER OF BITS REQUIRED TO CONSTRUCT AN EXECUTABLE INSTRUCTION. IT IS NEARLY ALWAYS SOME MULTIPLE OF THE DATA WORD SIZE. USUALLY ONE-WORD INSTRUCTIONS REQUIRE LESS EXECUTION TIME THAN TWO-WORD INSTRUCTIONS WHICH IN TURN TAKE LESS TIME THAN THREE-WORD INSTRUCTIONS. BUT, THE LONGER THE INSTRUCTION, THE MORE COMPLEX THE OPERATION ITS EXECUTION CAN ACCOMPLISH.

ADD TIME \{\text{REGISTER TO REGISTER} \} IS THE MINIMUM TIME, IN MICRO SECONDS, THAT IT TAKES TO ADD TWO OPERANDS ALREADY PRESENT IN REGISTERS, LEAVING THE SUM IN ONE REGISTER. DO NOT FORGET THAT IT TAKES TIME TO PLACE THE OPERAND IN THE REGISTER.

THE NUMBER OF REGISTERS IS AN IMPORTANT CATEGORY BECAUSE THEY DETERMINE THE EASE WITH WHICH COMPUTATION MAY TAKE PLACE. DEPENDING UPON THE APPLICATION, ONE SHOULD INVESTIGATE ARITHMETIC REGISTERS, INDEX REGISTERS, GENERAL PURPOSE REGISTERS, AS WELL AS STACKED REGISTERS.

THE NUMBER OF DIRECTLY ADDRESSABLE INSTRUCTION WORDS INDICATES THE MAXIMUM SIZE OF A TASK WHERE INDIRECT ADDRESSING IS NOT USED. DIRECT ADDRESSING IS ACCESSING MEMORY WITH AN ADDRESS THAT IS EITHER EXPLICIT IN AN INSTRUCTION OR ARRIVED AT
THROUGH AUTOMATIC COMBINATION OF A REGISTER'S CONTENTS AND A PORTION OF AN INSTRUCTION. THE LATTER IS KNOWN AS INDEXING. THIS IS IN CONTRAST TO INDIRECT ADDRESSING, IN WHICH THE COMPUTER IS DIRECTED TO A MEMORY LOCATION WHEREIN LIES THE ADDRESS THAT WILL BE USED TO LOCATE AN OPERAND.

CLOCK FREQUENCY {HERTZ} IS THE NUMBER OF CLOCK CYCLES PER SECOND OF THE FUNDAMENTAL DRIVING CIRCUIT. DO NOT CONFUSE THIS CLOCK WITH A REAL-TIME CLOCK. THE NUMBER OF PHASES PER CYCLE TELLS YOU HOW MANY CLOCK PERIODS ARE REQUIRED TO COMPLETE ONE BASIC CPU OPERATION. FOR EXAMPLE, A MICROPROCESSOR USING A FIVE MEGAHERTZ CLOCK WOULD HAVE A CLOCK PERIOD OF 200 NANO- SECONDS; IF THE CPU USED FOUR PHASES PER CYCLE, THEN 800 NANO- SECONDS WOULD BE REQUIRED FOR A BASIC CPU OPERATION.

INTERRUPT CAPABILITY INDICATES HOW THE CPU RESPONDS TO THE ENVIRONMENT. IF THE CPU CANNOT BE INTERRUPTED, IT CANNOT BE USED EFFECTIVELY IN A REAL-TIME ENVIRONMENT.

DIRECT MEMORY ACCESS IS THE CAPABILITY OF THE PROCESSOR TO ALLOW INPUT/OUTPUT TO PROCEED CONCURRENTLY WITH, AND INDEPENDENTLY FROM, ITS OWN PROCESSING OPERATION. WITHOUT DIRECT MEMORY ACCESS, A PROCESSOR MUST PERFORM A NONCONCURRENT SUBROUTINE FOR EACH CHARACTER OF I/O DATA TRANSFERRED IN OR OUT. THIS PROCESS IS CALLED PROGRAMMED I/O.

USING THESE CRITERIA, THE MOTOROLA 6800 WOULD BE DESCRIBED AS HAVING EIGHT-BIT DATA WORD SIZE; EIGHT, SIXTEEN OR TWENTY-FOUR-BIT INSTRUCTION SIZE; TWO-PHASE, ONE MEGAHERTZ CLOCK;
TWO MICRO SECOND ADD TIME; TWO EIGHT-BIT ARITHMETIC REGISTERS; ONE SIXTEEN-BIT INDEX REGISTER; TWO EIGHT-BIT GENERAL PURPOSE REGISTERS; AND 65K WORDS OF DIRECTLY ADDRESSABLE MEMORY. SEE FIGURE 2.

REFERENCE (48) PROVIDES THE SPECIFICATIONS IN TABULAR FORM FOR THE CURRENT MICROPROCESSORS. THIS LIST IS UPDATED ANNUALLY AND CAN BE FOUND IN MOST TECHNICAL LIBRARIES.

SINCE THE MICROPROCESSOR/CPU IS OF LITTLE VALUE WITHOUT MEMORY, WE WILL LOOK AT THE VARIOUS TYPES OF MEMORY DEVICES NEXT.

MICROPROCESSOR MEMORIES

DEVELOPMENTS IN THE SEMICONDUCTOR INDUSTRY DURING THE LAST SIX YEARS HAVE CAUSED MAJOR SHIFTS IN THE TYPE OF STORAGE TECHNOLOGY USED IN DIGITAL SYSTEMS. SEMICONDUCTOR MEMORIES USED TODAY ARE LOWER IN COST, HIGHER IN DENSITY, FASTER IN ACCESS AND CYCLE TIME, HIGHER IN RELIABILITY AND MORE MODULAR IN INCREMENTAL SIZE THAN THE COMPARABLE CORE MEMORY MODULES THAT ARE AVAILABLE. THE ADVANTAGES OF SEMICONDUCTOR MEMORIES HAVE BEEN SO WIDELY ACCEPTED THAT SEMICONDUCTOR MEMORY SHIPMENTS EXCEEDED CORE MEMORY SHIPMENTS IN LATE 1975. FIGURE 3 SHOWS THE CHANGE IN THE MEMORY MARKET AND THE INCREASING IMPORTANCE OF SEMICONDUCTOR MEMORY. THIS SHIFT IS THE RESULT OF MICROPROCESSOR BASED SYSTEMS. (43, 48, 56)

SEMICONDUCTOR MEMORIES ARE DIVIDED INTO THE THREE BROAD
FIGURE 3. TOTAL AVAILABLE MEMORY MARKET (03)
CATEGORIES DEPICTED IN FIGURE 4. WITH TWO EXCEPTIONS, EACH OF THESE GENERIC CATEGORIES CAN BE IMPLEMENTED UTILIZING EITHER OF THE TWO MAJOR SEMICONDUCTOR TECHNOLOGIES: MOS OR BIPOLAR. THESE EXCEPTIONS ARE THE CHARGE COUPLED DEVICES (CCD) AND THE ERASABLE PROGRAMMABLE READ ONLY MEMORIES (EPROM) WHICH ARE UNIQUELY IMPLEMENTED WITH MOS TECHNOLOGY.


THE READ ONLY MEMORY (ROM), LIKE THE RANDOM ACCESS MEMORY, HAS GONE THROUGH EVOLUTIONARY CHANGES IN A SHORT PERIOD OF TIME. INNOVATIONS IN BIPOLAR AND MOS TECHNOLOGY HAVE RESULTED IN PROGRAMMABLE AND ERASABLE PROGRAMMABLE ROM'S, CALLED PROM'S AND EPROM'S RESPECTIVELY. THESE TWO TYPES OF DEVICES HAVE GREATLY INCREASED THE USEFULNESS AND ACCEPTABILITY OF READ ONLY MEMORIES IN SYSTEM APPLICATIONS. READ ONLY MEMORIES ARE NORMALLY MANUFACTURED IN LARGE QUANTITIES USING A MASK PROCESS. THE PROM'S ARE MANUFACTURED AND THEN PROGRAMMED BY BLOWING FUSABLE ELEMENTS OR ALTERING THE ROM STRUCTURE ELECTRICALLY. THE EPROM'S CAN BE
FIGURE 4. SEMICONDUCTOR MEMORY FAMILY TREE
15

RESTORED TO THEIR UNPROGRA MMED STATE BY EXPOSURE TO ULTRA
VIOLET LIGHT. SMALL DEVELOPMENTAL SYSTEMS NORMALLY USE PROM'S
AND EPROM'S; WHEREAS, MASS PRODUCTION SYSTEMS USE ROM'S (NON-
ALTERABLE OR MASK PROGRAMMABLE).

SERIAL MEMORIES OF EITHER THE SHIFT REGISTER OR CCD TYPE
MAKE UP THE HIGH DENSITY AND LOW COST MEMORY SYSTEMS. THEY ARE
SUITABLE FOR DRUM REPLACEMENT AS WELL AS OTHER MASS STORAGE
APPLICATIONS. FOR EXAMPLE, INTEL ANNOUNCED A MEGA-BIT STORAGE
SYSTEM ON A SINGLE PRINTED CIRCUIT CARD IN EARLY 1976.

INTERFACING THE MICROPROCESSOR WITH THE VARIOUS TYPES OF
MEMORIES IS VERY STRAIGHT FORWARD WHEN USING THE MOTOROLA 6800.
REFERRING TO FIGURE 5, IT IS OBVIOUS THAT THE VARIOUS MEMORY
DEVICES ARE SIMPLY CONNECTED TO THE THREE BUSSES. IT SHOULD BE
NOTED THAT THE DATA BUS IS IN REALITY EIGHT SPEARATE LINES JUST
AS THE ADDRESS BUS IS SIXTEEN LINES. IN OTHER SYSTEMS A SIMI-
LAR BUS STRUCTURE IS USED. THE SIMPLICITY OF THE MOTOROLA BUS
IS THE RESULT OF THE DECODER AND DRIVERS BEING LOCATED WITHIN
THE ACTIVE CHIPS. IT SHOULD BE NOTED THAT THE BUSSES CAN BE
CONNECTED TO ANY SERIES OF DEVICES SINCE THE MOTOROLA SYSTEM
ALLOWS INTERFACING DIRECTLY TO THE MEMORY THROUGH THE BUS
STRUCTURE. FIGURE 5 SHOWS TWO TYPES OF INTERFACE ADAPTERS.
THE FIRST ADAPTER, KNOWN AS THE PERIPHERAL INTERFACE ADAPTER,
ALLOWS TRANSFER OF EIGHT BITS IN PARALLEL TO THE PERIPHERAL
DEVICES. (57) THE SECOND DEVICE, THE ASYNCHRONOUS COMMUNICA-
TION ADAPTER, STORES THE EIGHT BITS TEMPORARILY AND TRANSFERS
FIGURE 5. THE MOTOROLA M6800 MICROPROCESSOR SYSTEM
THE DATA TO A TELETYPewriter MACHINE. These two adapters can transfer information into the microprocessor as well as to the outside world; obviously, in a microprocessor system only one action occurs during each clock cycle.

MICROPROCESSOR SELECTION

Notwithstanding earlier comments about the age of microprocessors, one should insure that a microprocessor is really the best way to get the job done. There should be a logical process for selecting random logic or microprocessors. If during the system design process, the decision has been made to incorporate digital electronics into the design, then one should consider the magnitude of the problem and then the specific decision criteria outlined in the flow diagram in Figure 6. Assuming that the microprocessor solution is practical, the next step is consideration of the input/output parameters, how long it takes to get the data processed, and special constraints such as size, temperature and cost. Assuming the programmable processor is the choice, there are many type available at many levels of integration. They range from MOS and bipolar microprocessor chip set-ups, through modular cards, on up to minicomputers containing microprocessors. Most processors are used in four application areas: data acquisition and control; data communication; human interface equipment (terminals, point-of-sale, etc.); and computation. Each of
Figure 6. Microprocessor vs Random Logic Decision Chart
THESE AREAS STRESS CERTAIN MICROPROCESSOR CHARACTERISTICS.

FOR DATA ACQUISITION AND CONTROL, THE PROCESSOR SHOULD OFFER: WIDE WORD LENGTH, "NUMBER-CRUNCHING" ABILITY, SPEED, ABILITY TO REACT IN REAL TIME, INTERRUPT CAPABILITY, AND EASE OF INTERFACING WITH ANALOG SIGNAL SOURCES.

FOR DATA COMMUNICATIONS, PRIMARY CHARACTERISTICS ARE: HIGH SPEED DATA HANDLING, GOOD FILE SEARCH, ERROR CODE GENERATION AND CHECKING, AND INTERFACING TO SERIAL DATA LINES. (20-23)

FOR HUMAN INTERFACE, CONSIDERATIONS ARE: LOW COST, SMALL PARTS COUNT, HIGH RELIABILITY, BCD ARITHMETIC CAPABILITIES, LOW SPEED, SOME USER PROGRAMMABILITY, AND SMALL WORD LENGTH.

FOR COMPUTATION, PROCESSOR CAPABILITIES SHOULD INCLUDE: LARGE WORD LENGTH, "NUMBER-CRUNCHING," LOW COST, INTERFACE TO MASS STORAGE, HIGH SPEED, AND HIGHER LEVEL LANGUAGES.

THE INPUT/OUTPUT ANALYSIS CAN BE ACCOMPLISHED BY DETERMINING HOW MANY BIT WIDE THE DATA PATHS ARE, WHAT THE DATA RATE IS, HOW MANY SEPARATE SIGNALS THERE ARE ON THE INPUT TO THE PROCESSOR, ARE THEY SERIAL OR BIT PARALLEL, HOW MANY PERIPHERAL DEVICES MUST BE CONNECTED, CAN THE I/O BE POLLED OR ARE INTERRUPTS REQUIRED, AND FINALLY, IS BLOCK TRANSFER DMA (DIRECT MEMORY ACCESS) NEEDED. WITH THIS ANALYSIS ONE SHOULD CONSULT REFERENCES (14, 33, 38, 39, 45, 47, 49, 52) TO CHOOSE AN APPROPRIATE MICROPROCESSOR SYSTEM.

THE CHOICE OF THE MICROPROCESSOR HARDWARE IS NOT COMPLETE WITHOUT A THOROUGH ANALYSIS OF THE SOFTWARE AVAILABLE FOR THE
MICROPROCESSOR SOFTWARE IS PROBABLY THE SINGLE MOST IMPORTANT FACTOR IN SYSTEM DESIGN.

SINCE WE ARE IN THE BEGINNING OF "THE AGE OF MICROPROCESSORS" - THE EMPHASIS IS ON THE NEW HARDWARE BEING DEVELOPED. WE ARE JUST STARTING TO PLACE SOME EMPHASIS ON SOFTWARE. FOR EXAMPLE, FEWER THAN TWO HUNDRED PROGRAMS FOR THE INTEL 8080 MICROPROCESSOR ARE ON FILE. IT HAS BEEN ESTIMATED THAT BY 1980, 80% OF THE SYSTEM COST WILL BE SOFTWARE COSTS. CURRENTLY, SOFTWARE COSTS ARE APPROXIMATELY 50%. (18, 26, 34, 53)

THOSE MICROPROCESSOR SYSTEMS WHICH HAVE BEEN FIELDDED IN 1975 AND EARLY 1976 AND WHICH ARE SUCCESSFUL ARE THOSE THAT THE DESIGNERS WERE EXTREMELY CAREFUL IN SOFTWARE DEVELOPMENT. (30, 31, 40, 42) THERE HAVE BEEN SEVERAL SYSTEMS FIELDDED WHICH HAVE BEEN TOTALLY UNSUCCESSFUL BECAUSE OF SLOPPY SOFTWARE DESIGN. A NEW CONCEPT IN SOFTWARE ANALYSIS HAS BEEN DEVELOPED BY MR. OGDIN. HIS CONCEPT, BRIEFLY, IS TO DEVELOP THE SOFTWARE FROM THE SYSTEM SPECIFICATION; TEST IT ON THE PROTOTYPE HARDWARE; PROVIDE THE SYSTEM SOFTWARE AND HARDWARE TO AN INDEPENDENT AGENCY; AND HAVE THEM DETERMINE THE SYSTEM SPECIFICATION FROM THE SOFTWARE/HARDWARE CONFIGURATION. THIS SPECIFICATION IS THEN COMPARED TO THE ORIGINAL REQUIREMENT AND THE DIFFERENCES NOTED. IF ACCEPTABLE, THE SYSTEM CAN THEN BE PUT INTO PRODUCTION.

CHARGES FOR PERFORMING THIS REVERSE ANALYSIS ARE RUNNING IN THE ORDER OF $1 PER BIT FOR MICROPROCESSOR SYSTEMS. THESE COSTS
WILL INCREASE FOR SMALLER SYSTEMS AND DECREASE FOR THE LARGER SYSTEMS. {07}

SINCE WE ARE DISCUSSING COST, IT MIGHT BE INTERESTING TO NOTE WHAT TYPICAL JOBS COST AS OF APRIL 1976. SIMPLE CONTROLLERS AND APPLIANCE CONTROLS WITH ONE OR TWO PACKAGES COST $10. POINT-OF-SALE TERMINALS WITH TEN PACKAGES COST APPROXIMATELY $150. SMART COMMUNICATIONS TERMINALS WITH TEN TO FIFTEEN PACKAGES COST $400. DEDICATED MINICOMPUTERS (MICROPROCESSOR CPU'S) WITH TWENTY TO THIRTY PACKAGES COST $600. NOTE: COST, NOT PRICES, WERE STATED.

MICROPROCESSOR SELECTION CAN BE AIDED BY SENDING ENGINEERS AND MANAGERS TO APPROPRIATE SHORT COURSES OFFERED BY MANUFACTURERS, UNIVERSITIES, AND PRIVATE CONSULTANTS. APPENDIX C IS A SAMPLE CURRICULUM OFFERED BY A CONSULTANT FIRM. {59} IT IS TYPICAL OF THOSE AVAILABLE AND EMPHASIZES HARDWARE SELECTION AND PROGRAMMING. OTHER SHORT SEMINARS ARE APPLICATIONS ORIENTED AND STRESS MICROPROCESSOR APPLICATION TECHNOLOGY. {19}

APPLICATIONS AND PROJECTED DEVELOPMENTS

TODAY'S APPLICATIONS OF MICROPROCESSORS/MICROCOMPUTERS ARE TILTED HEAVILY TOWARD DATA PROCESSING EQUIPMENT OF VARIOUS KINDS, INCLUDING COMPUTER TERMINALS AND OTHER ACCESSORIES. THE OTHER MAJOR MARKET IS RETAILING EQUIPMENT, I.E., CASH REGISTERS AND POINT-OF-SALE TERMINALS. THE PICTURE IS EXPECTED TO CHANGE WITHIN THE NEXT FEW YEARS AS MICROPROCESSORS INVADE CONSUMER
PRODUCTS IN FORCE. {15} By 1980 the consumer products are predicted to account for one-third of the predicted $450 million microprocessor market. Other markets will undoubtedly develop as indicated by the following sketch. {16}

The sergeant turned to the lieutenant and said, "The enemy has us surrounded on all sides. What should we do?" The lieutenant answered, "Don't worry, Sarge, I've just unpacked our new battlefield microcomputer, complete with user instruction manual. Headquarters says it can figure out the best solution to any battlefield problem."

Within a few minutes, the battlefield microcomputer was fed the appropriate data concerning the deployment of the enemy. The lieutenant fed in the question, "What should we do now?" Immediately, the LED readout on the microcomputer flashed "yes."

The lieutenant turned to the sergeant and said, "What does it mean by 'yes'?"

The sergeant replied, "Maybe we're not using it properly. Instead of asking it a question, why don't we give it a choice of answers and have it pick the best one?"

The lieutenant agreed and rephrased the input to the microcomputer as follows: "Consider the enemy force on our left flank as OOD, the enemy in front of us as OOD, the enemy on our right flank as ODD, and the enemy in back of us as ODD. Which of these enemy positions should we attack?"

Once again, the computer flashed "yes."

Frustrated, the lieutenant screamed out, "What the hell do you mean, 'yes'?"

Suddenly, the microcomputer screen lit up and flashed, "Sorry. YES, SIR." {60}

Even though microprocessors have not really reached the battlefield, there are many practical applications for them. A few examples of highly successful applications would serve to demonstrate the current state of the art in microprocessor technology.

Chemetrics Corporation of Burlingame, California, has recently brought out an advanced blood chemistry analyzer. Electro Units Corporation of San Jose, California, has
DEVELOPED AN ELECTRONIC CONTROL SYSTEM FOR BARS; IT DOLES OUT PRECISELY MEASURED DRINKS AND SERVES AS AN ATTENTIVE INVENTORY CONTROLLER, TOO. TELESENSORY SYSTEM, INC. OF PALO ALTO, CA., HAS INTRODUCED A TALKING CALCULATOR FOR THE BLIND, WITH A RECORDED VOCABULARY OF 24 WORDS FOR SPOKEN VERIFICATION OF CALCULATION STEPS AND RESULTS.

LARGE COMPANIES ARE ALSO TURNING OUT NEW PRODUCTS. GENERAL ELECTRIC RECENTLY INTRODUCED A ROBOT INDUSTRIAL TOOL RUN BY A TINY COMPUTER. AMF, WITH THE AID OF MOTOROLA, DEVELOPED AN AUTOMATIC SCORER FOR USE IN BOWLING ALLEYS. TAPPAN COMPANY HAS DESIGNED A MICROWAVE OVEN WITH TOUCH AND COOK CONTROL USING A SINGLE CHIP MICROCOMPUTER BY TEXAS INSTRUMENT. FORD MOTOR COMPANY HAS DEVELOPED MICROCOMPUTER CONTROLS FOR AUTOMOBILES WHICH REDUCE FUEL CONSUMPTION BY 20% (TO BE INTRODUCED IN THE 1979 MODELS).

SYSTEMS UNDER DEVELOPMENT INCLUDE A RADAR POSITION COORDINATE CONVERTER BY RCA WHICH WILL CONVERT RADAR DATA TO A FIXED REFERENCE COORDINATE SYSTEM. ENVIRONMENT CANADA·FISHERIES AND MARINE SERVICE, IS BUILDING A DIGITAL INTEGRATOR TO ENHANCE THE ACCURACY OF ECHO SOUNDERS TO PROVIDE ESTIMATES OF THE HERRING SCHOOLS TO HELP SET HARVEST RATES THAT WILL INSURE THAT ENOUGH FISH REACH THE SPAWNING AREAS TO MAINTAIN THE SPECIES. FRIST COMMUNICATIONS IS DEVELOPING A RADIO TELEPHONE SYSTEM USING MICROPROCESSORS FOR CONTROL, SWITCHING AND BILLING. THERE IS ONE MICROPROCESSOR IN EACH MOBILE UNIT AND SEVERAL
USED IN EACH BASE STATION OF THE RADIO TELEPHONE SYSTEM. THIS SYSTEM PERMITS THE MOBILE TELEPHONE TO BE USED AS A CONVENTIONAL TELEPHONE. {05}

ANOTHER AREA NOT PREVIOUSLY MENTIONED THAT ACCOUNTS FOR MANY DEVELOPMENTAL HOURS IS THE APPLICATION OF MICROPROCESSORS TO VIDEO GAMES SUCH AS PING PONG, HANDBALL, SPACE WAR GAMES, AND COWBOYS AND INDIANS. MANY MANUFACTURERS OF PINBALL MACHINES ARE CONVERTING TO THEIR ELECTRONIC COUNTERPARTS TO INCREASE PROFITS BY REDUCING SERVICE CALLS AND MAINTENANCE COSTS. {62}

LOOKING INTO THE FUTURE OF MICROPROCESSORS IS DIFFICULT AT BEST BECAUSE THE APPLICATIONS APPEAR BOUNDLESS AND LIMITED ONLY BY THE IMAGINATION OF MANAGEMENT AND ENGINEERING PERSONNEL. {50} FUTURE HARDWARE DEVELOPMENTS OBVIOUSLY INCLUDE THE REDUCTION OF MEMORY AND I/O PHYSICAL SIZE TO THE POINT WHERE IT IS INCLUDED ON THE CHIP WITH THE MICROPROCESSOR. {63} THIS ONE-CHIP COMPUTER WILL HAVE MANY APPLICATIONS IN THE APPLIANCE/CONTROL AREA. OTHER SIGNIFICANT HARDWARE DEVELOPMENTS WILL INCLUDE THE INCREASE IN SIZE OF THE VARIOUS MEMORIES. THE EVENTUAL REPLACEMENT OF ROTATING STORAGE DEVICES IS INEVITABLE. {29}

WELCOME TO "THE AGE OF MICROPROCESSORS."
APPENDIX A

GLOSSARY OF COMMON WORDS

ACCUMULATOR: One or more registers associated with the ALU which temporarily store sums and other arithmetical and logical results of the ALU.

ACIA (ASYNCHRONOUS COMMUNICATIONS INTERFACE ADAPTER): A MOTOROLA device which interfaces the microprocessor's bus-organized system with incoming serial synchronous communication information. The parallel data of the multi-bus system is serially transmitted by the asynchronous data terminal. The ACIA interfaces directly with low-speed modems to enable microprocessor communication over telephone lines.

ADDRESSING MODES: An address is a coded instruction designating the location of data or program segments in storage. The address may refer to storage in registers or memories or both. The address code itself may be stored so that a location may contain the address of data rather than the data itself. This form of addressing is common in microprocessors. Addressing modes vary considerably because of efforts to reduce program execution time.

ALU (ARITHMETIC AND LOGIC UNIT): The ALU is one of the three essential components of a microprocessor...the other two being the registers and the control block. The ALU performs various forms of addition and subtraction; the logic mode performs such logic operations as ANDing the contents of two registers, or masking the contents of a register.

ARCHITECTURE: Any design or orderly arrangement perceived by man: the architecture of the microprocessor. Since the extant microprocessors vary considerably in design, their architecture has become a bone of contention among the specialists.

ASSEMBLER PROGRAM: The assembler program translates man-readable source statements (mnemonics) into machine understandable object code.

ASSEMBLY LANGUAGE: A machine oriented language. Normally the program is written as a series of source statements using mnemonic symbols that suggest the definition of the instruction and is then translated into machine language.

BAUD RATE: A measure of data flow. The number of signal elements per second based on the duration of the shortest
ELEMENT. WHEN EACH ELEMENT CARRIES ONE BIT, THE BAUD RATE IS NUMERICALLY EQUAL TO BITS PER SECOND (BPS). THE BAUD RATES ON UART DATA SHEETS ARE INTERCHANGEABLE WITH BPS.

BCD (BINARY CODED DECIMAL): EACH DECIMAL DIGIT IS BINARY CODED INTO 4-BIT WORDS. THE DECIMAL NUMBER 11 WOULD BECOME 0001 0001 IN BCD. ALSO KNOWN AS THE 8421 CODE.

BENCHMARK: ORIGINALLY A SURVEYOR'S MARK USED AS A REFERENCE POINT IN SURVEYS. IN CONNECTION WITH MICROPROCESSORS, THE BENCHMARK IS A FREQUENTLY USED ROUTINE OR PROGRAM SELECTED FOR THE PURPOSE OF COMPARING DIFFERENT MAKES OF MICROPROCESSORS. A FLOW CHART IN ASSEMBLY LANGUAGE IS WRITTEN OUT FOR EACH MICROPROCESSOR AND THE EXECUTION OF THE BENCHMARK BY EACH UNIT IS EVALUATED ON PAPER. IT IS NOT NECESSARY TO USE HARDWARE TO MEASURE CAPABILITY BY BENCHMARK.

BIDIRECTIONAL: A TERM APPLIED TO A PORT OR BUS LINE THAT CAN BE USED TO TRANSFER DATA IN EITHER DIRECTION.

BRANCH: REFERS TO THE CAPABILITY OF A MICROPROCESSOR TO MODIFY THE FUNCTION OR PROGRAM SEQUENCE. SUCH MODIFICATION DEPENDS ON THE ACTUAL CONTENT OF THE DATA BEING PROCESSED AT ANY GIVEN INSTANT.

BUFFER: A CIRCUIT INSERTED BETWEEN OTHER CIRCUIT ELEMENTS TO PREVENT INTERACTIONS, TO MATCH IMPEDANCES, TO SUPPLY ADDITIONAL DRIVE CAPABILITY, OR TO DELAY RATE OF INFORMATION FLOW. BUFFERS MAY BE INVERTING OR NON-INVERTING.

BUS SYSTEM: A NETWORK OF PATHS INSIDE THE MICROPROCESSOR WHICH FACILITATE DATA FLOW. THE IMPORTANT BUSSES IN A MICROPROCESSOR ARE IDENTIFIED AS DATA BUS, ADDRESS BUS, AND CONTROL BUS.

BYTE: INDICATES A PRE-DETERMINED NUMBER OF CONSECUTIVE BITS TREATED AS AN ENTITY. FOR EXAMPLE, 4-BIT OR 8-BIT BYTES. "WORD" AND "BYTE" ARE USED INTERCHANGEABLY.

CLOCK: A GENERATOR OF PULSES WHICH CONTROLS THE TIMING OF SWITCHING CIRCUITS IN A MICROPROCESSOR. CLOCK FREQUENCY IS NOT THE ONLY CRITERION OF DATA MANIPULATION SPEED. HARDWARE ARCHITECTURE AND PROGRAMMING SKILL ARE MORE IMPORTANT. CLOCKS ARE A REQUISITE FOR MOST MICROPROCESSORS AND MULTIPLE PHASED CLOCKS ARE COMMON IN MOS PROCESSORS.

COMPILERS: COMPILERS TRANSLATE HIGHER-LEVEL LANGUAGES INTO MACHINE CODE.
CONTROL BLOCK: This is the circuitry which performs the control functions of the CPU. It is responsible for decoding microprogrammed instructions, and then generating the internal control signals that perform the operations requested.

CONTROL BUS: Conveys a mixture of signals which regulate system operation. These "traffic" signals are commands which may also originate in peripherals for transfer to the CPU or the reverse.

CONTROL PROGRAM: The control program is a sequence of instructions that will guide the CPU through the various operations it must perform. This program is stored permanently in ROM memory where it can be accessed by the CPU during operations.

CPU (CENTRAL PROCESSING UNIT): The heart of any computer system. Basically the CPU is made up of storage elements called registers, computational circuits in the ALU, the control block, and I/O. As soon as LSI technology was able to build a CPU on an IC chip, the microprocessor became a reality. The one-chip microprocessors have limited storage space, so memory implementation is added in modular fashion. Most current microprocessors consist of a set of chips, one or two of which form the CPU.

CROSS-ASSEMBLER: When the program is assembled by the same microprocessor that it will run on, the program that performs the assembly is referred to simply as an assembler. If the program is assembled by some other microprocessor, the process is referred to as cross-assembly. Occasionally the phrase "native assembler" will be used to distinguish it from a cross-assembly.

DAISY CHAIN: A bus line which is interconnected with units in such a way that the signal passes from one unit to the next in serial fashion. The architecture of the Fairchild F-8 provides an example of daisy-chained memory chips. Each chip connects to its neighbors to accomplish daisy-chaining of interrupt priorities beginning with the chip closest to the CPU.

DATA BUS: The microprocessor communicates internally and externally by means of the data bus. It is bidirectional and can transfer data to and from the CPU, memory storage, and peripheral devices.

DEBUG: As used in connection with microprocessor software, debugging involves searching for and eliminating sources
OF ERROR IN PROGRAMMING ROUTINES. FINDING A BUG IN SOFTWARE ROUTINE IS SAID TO BE AS DIFFICULT AS FINDING A NEEDLE IN THE PROVERBIAL HAYSTACK. A SINGLE STEP TESTER IS THE SUGGESTED METHOD, SO THAT EACH INSTRUCTION OPERATION CAN BE CHECKED INDIVIDUALLY.

DECREMENT: A PROGRAMMING INSTRUCTION WHICH DECREASES THE CONTENTS OF A STORAGE LOCATION. (SEE ALSO INCREMENT AND DECREMENT.)

DEDICATED: TO SET APART FOR SOME SPECIAL USE. A DEDICATED MICROPROCESSOR IS ONE THAT HAS BEEN SPECIFICALLY PROGRAMMED FOR A SINGLE APPLICATION SUCH AS WEIGHT MEASUREMENT BY SCALE, TRAFFIC LIGHT CONTROL, ETC. ROM'S BY THEIR VERY NATURE (READ-ONLY) ARE "DEDICATED" MEMORIES.

DIRECT ADDRESSING: THIS IS THE STANDARD ADDRESSING MODE. IT IS CHARACTERIZED BY AN ABILITY TO REACH ANY POINT IN MAIN STORAGE DIRECTLY. DIRECT ADDRESSING IS SOMETIMES RESTRICTED TO THE FIRST 256 BITS IN MAIN STORAGE.

DMA (DIRECT MEMORY ACCESS): A METHOD OF GAINING DIRECT ACCESS TO MAIN STORAGE TO ACHIEVE DATA TRANSFER WITHOUT INVOLVING THE CPU. THE MANNER IN WHICH CPU IS DISABLED WHILE DMA IS IN PROGRESS DIFFERS IN DIFFERENT MODELS AND SOME USE SEVERAL METHODS TO ACCOMPLISH DMA.

EXECUTION TIME: USUALLY EXPRESSED IN CLOCK CYCLES NECESSARY TO CARRY OUT AN INSTRUCTION. SINCE THE CLOCK FREQUENCY IS KNOWN, THE ACTUAL TIME CAN BE CALCULATED. CLOCK FREQUENCIES CAN BE VARIED.

EXTENDED ADDRESSING: REFERS TO AN ADDRESSING MODE THAT CAN REACH ANY PLACE IN MEMORY. SEE ALSO DIRECT ADDRESSING.

FETCH: TO GO AFTER AND RETURN WITH THINGS. IN A MICROPROCESSOR, THE "OBJECTS" Fetched ARE INSTRUCTIONS WHICH ARE ENTERED IN THE INSTRUCTION REGISTER. THE NEXT, OR A LATER STEP IN THE PROGRAM, WILL CAUSE THE MACHINE TO EXECUTE WHAT IT WAS PROGRAMMED TO DO WITH THE Fetched INSTRUCTIONS. OFTEN REFERRED TO AS AN "INSTRUCTION FETCH."

FIRMWARE: SOFTWARE INSTRUCTIONS WHICH HAVE BEEN PERMANENTLY FROZEN INTO A ROM ARE SOMETIMES REFERRED TO AS FIRMWARE.

FLAG BIT: AN INFORMATION BIT WHICH INDICATES SOME FORM OF DEMARCATION HAS BEEN REACHED SUCH AS OVERFLOW OR CARRY. ALSO AN INDICATOR OF SPECIAL CONDITIONS SUCH AS INTERRUPTS.

FLOW CHART OR FLOW DIAGRAM: A SEQUENCE OF OPERATIONS CHARTED.
WITH THE AID OF SYMBOLS, DIAGRAMS, OR OTHER REPRESENTATIONS TO INDICATE AN EXECUTIVE PROGRAM. FLOWCHARTS ENABLE THE DESIGNER TO VISUALIZE THE PROCEDURE NECESSARY FOR EACH ITEM ON THE PROGRAM. A COMPLETE FLOWCHART LEADS DIRECTLY TO THE FINAL CODE.

HANDSHAKING: A COLLOQUIAL TERM WHICH DESCRIBES THE METHOD USED BY A MODEM TO ESTABLISH CONTACT WITH ANOTHER MODEM AT THE OTHER END OF A TELEPHONE LINE. OFTEN USED INTERCHANGEABLY WITH BUFFERING AND INTERFACING, BUT WITH A FINE LINE OF DIFFERENCE IN WHICH HANDSHAKING IMPLIES A DIRECT PACKAGE CONNECTION REGARDLESS OF FUNCTIONAL CIRCUITRY.

HARDWARE: THE INDIVIDUAL COMPONENTS OF A CIRCUIT, BOTH PASSIVE AND ACTIVE, HAVE LONG BEEN CHARACTERIZED AS HARDWARE IN THE JARGON OF THE ENGINEER. TODAY, ANY PIECE OF DATA PROCESSING EQUIPMENT IS INFORMALLY CALLED HARDWARE.

HARD-WIRED LOGIC: RANDOM LOGIC DESIGN SOLUTIONS REQUIRE INTERCONNECTION OF NUMEROUS INTEGRATED CIRCUITS REPRESENTING THE LOGIC ELEMENTS. AN EXAMPLE OF HARD-WIRED LOGIC IS THE USE OF A HAND-WIRED DIODE MATRIX INSTEAD OF A ROM. THESE INTERCONNECTIONS, WHETHER DONE WITH SOLDERING IRON OR BY PRINTED CIRCUIT BOARD, ARE REFERRED TO AS HARD-WIRED LOGIC IN CONTRAST TO THE SOFTWARE SOLUTIONS ACHIEVED BY A PROGRAMMED ROM OR MICROPROCESSOR.

HIGH LEVEL LANGUAGE: THIS IS A PROBLEM-ORIENTED PROGRAMMING LANGUAGE AS DISTINGUISHED FROM A MACHINE-ORIENTED PROGRAMMING LANGUAGE. THE FORMER'S INSTRUCTION APPROACH IS CLOSER TO THE NEEDS OF THE PROBLEMS TO BE HANDLED THAN THE LANGUAGE OF THE MACHINE ON WHICH THEY ARE TO BE IMPLEMENTED.

IMMEDIATE ADDRESSING: IN THIS MODE OF ADDRESSING, THE OPERAND CONTAINS THE VALUE TO BE OPERATED ON, AND NO ADDRESS REFERENCE IS REQUIRED.

INCREMENT (AND DECREMENT): THESE TWO WORDS ARE SOFTWARE OPERATIONS MOST OFTEN ASSOCIATED WITH THE STACK AND STACK POINTER. BYTES OF INFORMATION ARE STORED IN THE STACK REGISTER AT THE ADDRESSES CONTAINED IN THE STACK POINTER. THE STACK POINTER IS DECREMENTED AFTER EACH BYTE OF INFORMATION IS ENTERED INTO THE STACK; IT IS INCREMENTED AFTER EACH BYTE IS REMOVED FROM THE STACK. THE TERMS CAN ALSO REFER TO ANY ADDRESSABLE REGISTER.

INDEX REGISTER: THE INDEX REGISTER CONTAINS ADDRESS INFORMATION SUBJECT TO MODIFICATION BY THE CONTROL BLOCK WITHOUT AFFECTING THE INSTRUCTION IN THE MEMORY. THE IR
INFORMATION IS AVAILABLE FOR LOADING ONTO THE STACK POINTER WHEN NEEDED.

INDIRECT ADDRESSING: ADDRESSING A MEMORY LOCATION WHICH CONTAINS THE ADDRESS OF DATA RATHER THAN THE DATA ITSELF.

INSTRUCTION SET: CONSTITUTES THE TOTAL LIST OF INSTRUCTIONS WHICH CAN BE EXECUTED BY A GIVEN MICROPROCESSOR AND IS SUPPLIED TO THE USER TO PROVIDE THE BASIC INFORMATION NECESSARY TO ASSEMBLE A PROGRAM.

INTERFACE: INDICATES A COMMON BOUNDARY BETWEEN ADJACENT COMPONENTS, CIRCUITS, OR SYSTEMS ENABLING THE DEVICES TO YIELD AND/OR ACQUIRE INFORMATION FROM ONE ANOTHER. IN THE FACE OF COMMON USAGE, ONE MUST REGRETFULLY ADD THAT THE WORDS BUFFER, HANDSHAKE, AND ADAPTER ARE INTERCHANGEABLE WITH INTERFACE.

INTERRUPT: AN INTERRUPT INVOLVES THE SUSPENSION OF THE NORMAL PROGRAMMING ROUTINE OF A MICROPROCESSOR IN ORDER TO HANDLE A SUDDEN REQUEST FOR SERVICE. THE IMPORTANCE OF THE INTERRUPT CAPABILITY OF A MICROPROCESSOR DEPENDS ON THE KIND OF APPLICATIONS TO WHICH IT WILL BE EXPOSED. WHEN A NUMBER OF PERIPHERAL DEVICES INTERFACE THE MICROPROCESSOR, ONE OR SEVERAL SIMULTANEOUS INTERRUPTS MAY OCCUR ON A FREQUENT BASIS. MULTIPLE INTERRUPT REQUESTS REQUIRE THE PROCESSOR TO BE ABLE TO ACCOMPLISH THE FOLLOWING: TO DELAY OR PREVENT FURTHER INTERRUPTS; TO BREAK INTO AN INTERRUPT IN ORDER TO HANDLE A MORE URGENT INTERRUPT; TO ESTABLISH A METHOD OF INTERRUPT PRIORITIES; AND, AFTER COMPLETION OF INTERRUPT SERVICE, TO RESUME THE INTERRUPTED PROGRAM FROM THE POINT WHERE IT WAS INTERRUPTED.

INTERRUPT MASK BIT: THE INTERRUPT MASK BIT PREVENTS THE CPU FROM RESPONDING TO FURTHER INTERRUPT REQUESTS UNTIL CLEARED BY EXECUTION OF PROGRAMMED INSTRUCTIONS. IT MAY ALSO BE MANIPULATED BY SPECIFIC MASK BIT INSTRUCTIONS.

I/O (INPUT/OUTPUT): PACKAGE PINS WHICH ARE TIED DIRECTLY TO THE INTERNAL BUS NETWORK TO ENABLE I/O TO INTERFACE THE MICROPROCESSOR WITH THE OUTSIDE WORLD.

JUMP: THE JUMP OPERATION, LIKE THE BRANCH OPERATION IS USED TO CONTROL THE TRANSFER OF OPERATIONS FROM ONE POINT TO A MORE DISTANT POINT IN THE CONTROL PROGRAM. JUMPS DIFFER FROM BRANCHING IN NOT USING THE RELATIVE ADDRESSING MODE.

LABEL: A LABEL MAY CORRESPOND TO A NUMERICAL VALUE OR A MEMORY LOCATION IN THE PROGRAMMABLE SYSTEM. THE SPECIFIC ABSOLUTE ADDRESS IS NOT NECESSARY SINCE THE INTENT OF THE
LABEL IS A GENERAL DESTINATION. LABELS ARE A REQUISITE FOR JUMP AND BRANCH INSTRUCTIONS.

LIFO: LAST-IN-FIRST-OUT BUFFER. (SEE PUSH DOWN STACK.)

LOGIC: A MATHEMATICAL TREATMENT OF FORMAL LOGIC IN WHICH A SYSTEM OF SYMBOLS IS USED TO REPRESENT QUANTITIES AND RELATIONSHIPS. THE SYMBOLS OR LOGICAL FUNCTIONS ARE CALLED AND, OR, NOT, TO MENTION A FEW EXAMPLES. EACH FUNCTION CAN BE TRANSLATED INTO A SWITCHING CIRCUIT, MORE COMMONLY REFERRED TO AS A "GATE." SINCE A SWITCH (OR GATE) HAS ONLY TWO STATES — OPEN OR CLOSED — IT MAKES POSSIBLE THE APPLICATION OF BINARY NUMBERS FOR THE SOLUTION OF PROBLEMS. THE BASIC LOGIC FUNCTIONS OBTAINED FROM GATE CIRCUITS IS THE FOUNDATION OF COMPLEX COMPUTING MACHINES.

LOOPING: REPETITION OF INSTRUCTIONS AT DELAYED SPEEDS UNTIL A FINAL VALUE IS DETERMINED (AS IN A WEIGHT SCALE INDICATION) IS CALLED LOOPING. THE LOOPED REPETITIONS ARE USUALLY FROZEN INTO A ROM MEMORY LOCATION AND THEN JUMPED TO WHEN NEEDED. LOOPING ALSO OCCURS WHEN THE CPU IS IN A WAIT CONDITION.

LSI (LARGE SCALE INTEGRATION): AT THE BEGINNING OF THE LSI ERA A COUNT OF 100 GATES QUALIFIED FOR LSI. TODAY AN 8-BIT CPU CAN BE FABRICATED ON A SINGLE CHIP.

MACHINE LANGUAGE: THE ONLY LANGUAGE THE MICROPROCESSOR CAN UNDERSTAND IS BINARY. ALL OTHER PROGRAMMING LANGUAGES MUST BE TRANSLATED INTO BINARY CODE BEFORE ENTERING THE PROCESSOR AND DECODED BACK INTO THE ORIGINAL LANGUAGE AFTER LEAVING IT.

MAIL BOX: THE MAIL BOX IS A SET OF LOCATIONS IN A COMMON RAM STORAGE AREA RESERVED FOR DATA ADDRESSED TO SPECIFIC PERIPHERAL DEVICES AS WELL AS OTHER MICROPROCESSORS IN THE IMMEDIATE ENVIRONMENT. SUCH AN ARRANGEMENT ENABLES THE CO-ORDINATOR CPU AND THE SUPPLEMENTARY MICROPROCESSORS TO TRANSFER DATA AMONG THEMSELVES IN AN ORDERLY FASHION WITH MINIMAL HARDWARE.

MICROPROGRAM: THIS WORD PRE-DATES THE MICROPROCESSOR AND REFERS TO COMPUTER INSTRUCTIONS WHICH DO NOT REFERENCE THE MAIN MEMORY STORAGE. IT IS A COMPUTER TECHNIQUE WHICH PERFORMS SUBROUTINES BY MANIPULATING THE BASIC COMPUTER HARDWARE AND IS OFTEN REFERRED TO AS "COMPUTER WITHIN COMPUTER." THE WORD HAS NOT CHANGED ITS BASIC MEANING WHEN USED IN CONNECTION WITH MICROPROCESSORS, BUT IS NOT TO BE CONSTRUED AS NATIVE TO MICROPROCESSORS. A SERIES OF INSTRUCTIONS STORED IN A ROM, ANY PORTION OF WHICH CAN IMPLEMENT
A HIGHER LANGUAGE PROGRAM IS LABELED A MICROPROGRAM.

MEMORY: THE PART OF A COMPUTER SYSTEM INTO WHICH INFORMATION CAN BE INSERTED AND HELD FOR FUTURE USE. STORAGE AND MEMORY ARE INTERCHANGEABLE EXPRESSIONS. MEMORIES ACCEPT AND HOLD BINARY NUMBERS ONLY. MEMORY TYPES ARE CORE, DISK, DRUM, AND SEMICONDUCTOR.

MOS (METAL OXIDE SEMICONDUCTOR): THE STRUCTURE OF AN MOS FIELD EFFECT TRANSISTOR (FET) IS METAL OVER SILICON OXIDE OVER SILICON. THE METAL ELECTRODE IS THE GATE; THE SILICON OXIDE IS THE INSULATOR; AND CARRIER DOPED REGIONS IN THE SILICON SUBSTRATE BECOME THE DRAIN AND SOURCE. THE RESULT IS A SANDWICH VERY MUCH LIKE A CAPACITOR, WHICH EXPLAINS WHY MOS IS SLOWER THAN BIPOLAR SINCE THE "CAPACITOR SANDWICH" MUST CHARGE UP BEFORE CURRENT CAN FLOW. THE THREE GREAT ADVANTAGES OF MOS ARE ITS PROCESS SIMPLICITY BECAUSE OF REDUCED FABRICATION STAGES; THE SAVINGS IN CHIP REAL ESTATE RESULTING IN FUNCTIONAL DENSITY; AND THE EASE OF INTERCONNECTION ON CHIP. THESE QUALITIES ENABLED MOS TO BREAK THE LSI BARRIER, SOMETHING BIPOLAR IS JUST BEGINNING TO ACHIEVE. THE HAND-HELD CALCULATOR AND THE MICROPROCESSOR ARE TRIUMPHS OF MOS-LSI TECHNOLOGY.

MICROPROCESSOR: THE MICROPROCESSOR IS A CENTRAL PROCESSING UNIT FABRICATED ON ONE OR TWO CHIPS. WHILE NO STANDARD DESIGN IS VISIBLE IN EXISTING UNITS, A NUMBER OF WELL-DELINEATED AREAS ARE PRESENT IN ALL OF THEM: ARITHMETIC & LOGIC UNIT, CONTROL BLOCK, AND REGISTER ARRAY. WHEN JOINED TO A MEMORY STORAGE SYSTEM, THE RESULTING COMBINATION IS REFERRED TO IN TODAY'S USAGE AS A MICROPROCESSOR. IT SHOULD BE ADDED THAT EACH MICROPROCESSOR IS SUPPLIED WITH AN INSTRUCTION SET, AND THIS SOFTWARE MANUAL MAY BE JUST AS IMPORTANT TO THE USER AS THE HARDWARE.

MULTIPLEXING: MULTIPLEXING DESCRIBES A PROCESS OF TRANSMITTING MORE THAN ONE SIGNAL AT A TIME OVER A SINGLE LINK, ROUTE, OR CHANNEL. OF THE TWO METHODS IN USE, ONE FREQUENCY-SHARES THE BANDWIDTH OF A CHANNEL IN THE SAME WAY HURDLERS RUN AND JUMP IN THEIR ASSIGNED LANES, AND MULTIPLE SIGNALS IN THE SAME WAY POLE VAULTERS JUMP OVER THE SAME BAR ONE AFTER THE OTHER. THE TWO METHODS MAY BE DESCRIBED AS PARALLEL AND SERIAL PROCESSING. TIME-SHARING MAY NOT SEEM "SIMULTANEOUS," BUT IT SHOULD BE REMEMBERED THAT THE SIGNAL SPEED IS SO FAST THAT IT IS POSSIBLE TO MULTIPLEX FOUR DIFFERENT NUMBERS THROUGH A SINGLE DECODER-DRIVER AND HAVE THEM APPEAR ON FOUR DIFFERENT DISPLAYS WITHOUT A FLICKER TO DISTURB THE EYE.
OBJECT PROGRAM: THE END RESULT OF THE SOURCE LANGUAGE PROGRAM AFTER IT HAS BEEN TRANSLATED INTO MACHINE LANGUAGE.

OPERAND: A QUANTITY ON WHICH A MATHEMATICAL OPERATION IS PERFORMED. ONE OF THE INSTRUCTION FIELDS IN AN ADDRESSING STATEMENT. USUALLY THE STATEMENT CONSISTS OF AN OPERATOR AND AN OPERAND. THE OPERATOR MAY INDICATE AN "ADD" INSTRUCTION; THE OPERAND WILL INDICATE WHAT IS TO BE ADDED.

OVERFLOW: OVERFLOW RESULTS WHEN AN ARITHMETIC OPERATION GENERATES A QUANTITY BEYOND THE CAPACITY OF THE REGISTER. ALSO REFERRED TO AS ARITHMETICAL OVERFLOW. AN OVERFLOW STATUS BIT IN THE CONDITION CODE REGISTER CAN BE CHECKED TO DETERMINE IF THE PREVIOUS OPERATION CAUSED THE OVERFLOW.

OPERATING CODE {OPCODE}: SOURCE STATEMENTS WHICH GENERATE MACHINE CODES AFTER ASSEMBLY ARE REFERRED TO AS OPERATING CODES.

PARALLEL OPERATION: PROCESSING ALL THE DIGITS OF A WORD OR BYTE SIMULTANEOUSLY BY TRANSMITTING EACH DIGIT ON A SEPARATE CHANNEL OR BUS LINE.

PARTY-LINE: PARTY-LINE AS USED IN ITS TELEPHONE SENSE TO INDICATE A LARGE NUMBER OF DEVICES CONNECTED TO A SINGLE LINE ORIGINATING IN THE CPU.

POLLING: POLLING IS THE METHOD USED TO IDENTIFY THE SOURCE OF INTERRUPT REQUESTS. WHEN SEVERAL INTERRUPTS OCCUR AT ONE TIME, THE CONTROL PROGRAM DECIDES WHICH ONE TO SERVICE FIRST.

PORT: DEVICE TERMINALS WHICH PROVIDE ELECTRICAL ACCESS TO A SYSTEM OR CIRCUIT. THE POINT AT WHICH THE I/O IS IN CONTACT WITH THE OUTSIDE WORLD.

PROGRAM: A PROCEDURE FOR SOLVING A PROBLEM AND FREQUENTLY REFERRED TO AS SOFTWARE.


PUSH DOWN STACK: A REGISTER THAT RECEIVES INFORMATION FROM THE PROGRAM COUNTER AND STORES THE ADDRESS LOCATIONS OF THE INSTRUCTIONS WHICH HAVE BEEN PUSHED DOWN DURING AN INTERRUPT. THIS STACK CAN BE USED FOR SUBROUTINING. ITS SIZE DETERMINES THE LEVEL OF SUBROUTINE NESTING.
{ONE LESS THAN ITS SIZE OR 15 LEVELS OF SUBROUTINE NESTING IN A 16 WORD REGISTER.} WHEN INSTRUCTIONS ARE RETURNED THEY ARE POPPED BACK ON A LAST-IN-FIRST-OUT (LIFO) BASIS.

RAM {RANDOM ACCESS MEMORY}: RANDOM IN THE SENSE OF PROVIDING ACCESS TO ANY STORAGE LOCATION POINT IN THE MEMORY IMMEDIATELY BY MEANS OF VERTICAL AND HORIZONTAL CO-ORDINATES. INFORMATION MAY BE "WRITTEN" IN OR "READ" OUT IN THE SAME RAPID WAY.

RANDOM LOGIC DESIGN: DESIGNING A SYSTEM USING DISCRETE LOGIC CIRCUITS. NUMEROUS GATES ARE REQUIRED TO IMPLEMENT THE LOGIC EQUATIONS UNTIL THE PROBLEM IS SOLVED. EVEN THEN, THE DESIGN IS NOT COMPLETED UNTIL ALL REDUNDANT GATES ARE WEeded OUT. RANDOM LOGIC DESIGN IS NO GUARANTEE OF OPTIMUM GATE COUNT.

REAL TIME OPERATION: DATA PROCESSING TECHNIQUE USED TO ALLOW THE MACHINE TO UTILIZE INFORMATION AS IT BECOMES AVAILABLE, AS OPPOSED TO BATCH PROCESSING AT A TIME UNRELATED TO THE TIME THE INFORMATION WAS GENERATED.

REGISTER: A REGISTER IS A MEMORY ON A SMALLER SCALE. THE WORDS STORED THEREIN MAY INVOLVE ARITHMETICAL, LOGICAL, OR TRANSFERRAL OPERATIONS. STORAGE IN REGISTERS MAY BE TEMPORARY, BUT EVEN MORE IMPORTANT IS THEIR ACCESSIBILITY BY THE CPU. THE NUMBER OF REGISTERS IN A MICROPROCESSOR IS CONSIDERED ONE OF THE MOST IMPORTANT FEATURES OF ITS ARCHITECTURE.

ROM {READ ONLY MEMORY}: IN ITS VIRGIN STATE THE ROM CONSISTS OF A MOSAIC OF UNDIFFERENTIATED CELLS. ONE TYPE OF ROM IS PROGRAMMED BY MASK PATTERN AS PART OF THE LAST MANUFACTURING STAGE. ANOTHER, MORE POPULAR TYPE BETTER KNOWN AS P/ROM, IS PROGRAMMABLE IN THE FIELD WITH THE AID OF PROGRAMMER EQUIPMENT. PROGRAM DATA STORED IN ROM'S ARE OFTEN CALLED FIRMWARE BECAUSE THEY CANNOT BE ALTERED. HOWEVER, ANOTHER TYPE OF P/ROM IS NOW ON THE MARKET CALLED EPROM WHICH IS ERASIBLE BY ULTRA VIOLET IRRADIATION AND ELECTRICALLY REPROGRAMMABLE.

SCRATCHPAD: THIS TERM IS APPLIED TO INFORMATION WHICH THE PROCESSING UNIT STORES OR HOLDS TEMPORARILY. IT IS A MEMORY CONTAINING SUBTOTALS FOR VARIOUS UNKNOWNS WHICH ARE NEEDED FOR FINAL RESULTS.

SOFTWARE: WHAT SHEET MUSIC IS TO THE PIANO, SOFTWARE IS TO THE COMPUTER. LOOKED AT FROM A PRACTICAL POINT OF VIEW, ONE MIGHT SAY THAT SOFTWARE IS THE COMPUTER'S INSTRUCTION MANUAL. THE NAME, SOFTWARE, WAS OBVIOUSLY CHOSEN TO
CONTRAST WITH THE FORMIDABLE HARDWARE WHICH CONFRONTED THE FIRST PROGRAMMERS. SOFTWARE IS THE LANGUAGE USED BY A PROGRAMMER TO COMMUNICATE WITH THE COMPUTER. SINCE THE ONLY LANGUAGE SPOKEN BY A COMPUTER IS MATHEMATICAL, THE PROGRAMMER MUST CONVERT HIS VERBAL INSTRUCTIONS INTO NUMBERS. IN THE CASE OF MICROPROCESSORS, WHICH VARY FROM MAKER TO MAKER, SOFTWARE LIBRARIES ARE ASSEMBLED BY THE MANUFACTURER FOR THE BENEFIT OF THE USER.

SOURCE STATEMENT: A PROGRAM WRITTEN IN OTHER THAN MACHINE LANGUAGE, USUALLY IN THREE-LETTER MNEMONIC SYMBOLS, THAT SUGGEST THE DEFINITION OF THE INSTRUCTION. THERE ARE TWO KINDS OF SOURCE STATEMENTS: "EXECUTIVE INSTRUCTIONS" WHICH TRANSLATE INTO OPERATING MACHINE CODE {OPCODE}; AND "ASSEMBLY DIRECTIVES" WHICH ARE USEFUL IN DOCUMENTING THE SOURCE PROGRAM BUT GENERATE NO CODE.

SIMULATOR: A SPECIAL PROGRAM THAT SIMULATES THE LOGICAL OPERATION OF THE MICROPROCESSOR. IT IS DESIGNED TO EXECUTE OBJECT PROGRAMS GENERATED BY A CROSS-ASSEMBLER ON A MACHINE OTHER THAN THE ONE BEING WORKED ON AND IS USEFUL FOR CHECKING AND DEBUGGING PROGRAMS PRIOR TO COMMITTING THEM TO ROM FIRMWARE.

STACK: THE STACK IS A BLOCK OF SUCCESSIVE MEMORY LOCATIONS WHICH IS ACCESSIBLE FROM ONE END ON A LAST-IN-FIRST-OUT BASIS {LIFO}. THE STACK IS CO-ORDINATED WITH THE STACK POINTER WHICH KEEPS TRACK OF STORAGE AND RETRIEVAL OF EACH BYTE OF INFORMATION IN THE STACK. A STACK MAY BE ANY BLOCK OF SUCCESSIVE INFORMATION LOCATIONS IN THE READ/ WRITE MEMORY.

SLICE: A TYPE OF CHIP ARCHITECTURE WHICH PERMITS THE CASCAADING OR STACKING OF DEVICES TO INCREASE WORD BIT SIZE.


BIT: ALL ZERO'S IN ACCUMULATOR, AND INTERRUPT BIT STATUS.

STORAGE: THE WORD STORAGE IS USED INTERCHANGEABLY WITH MEMORY. IN FACT, IT HAS BEEN RECOMMENDED AS THE PREFERRED TERM BY PEOPLE WHO WOULD RATHER NOT IMPLY THAT THE COMPUTER HAS ANY RELATIONSHIP WITH THE HUMAN BRAIN.

SUBROUTINE: PART OF A MASTER ROUTINE WHICH MAY BE USED AT WILL IN A VARIETY OF MASTER ROUTINES. THE OBJECT OF A BRANCH OR JUMP COMMAND.

THROUGHPUT: THE SPEED WITH WHICH PROBLEMS OR SEGMENTS OF PROBLEMS ARE PERFORMED IS CALLED THROUGHPUT. DEFINED IN THIS WAY, IT IS OBVIOUS THAT THROUGHPUT WILL VARY FROM APPLICATION TO APPLICATION. AS AN INDEX OF SPEED, THROUGHPUT IS MEANINGFUL ONLY IN TERMS OF YOUR OWN APPLICATION.

UART (UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER): THIS DEVICE WILL INTERFACE A WORD PARALLEL CONTROLLER OR DATA TERMINAL TO A BIT SERIAL COMMUNICATION NETWORK.

VECTOR INTERRUPT: THIS TERM IS USED TO DESCRIBE A MICROPROCESSOR SYSTEM IN WHICH EACH INTERRUPT, BOTH INTERNAL AND EXTERNAL, HAVE THEIR OWN UNIQUELY RECOGNIZABLE ADDRESS. THIS ENABLES THE MICROPROCESSOR TO PERFORM A SET OF SPECIFIED OPERATIONS WHICH ARE PRE-PROGRAMMED BY THE USER TO HANDLE EACH INTERRUPT IN A DISTINCTIVELY DIFFERENT MANNER.

WORD: A GROUP OF "CHARACTERS" TREATED AS A UNIT AND GIVEN A SINGLE LOCATION IN COMPUTER MEMORY. PRESUMABLY A BYTE IS A GROUP OF BITS IN CONTRAST TO A WORD WHICH IS A GROUP OF NUMERIC AND/OR ALPHABETIC CHARACTERS AND SYMBOLS; BUT THE TWO WORDS ARE USED INTERCHANGEABLY MORE OFTEN THAN NOT.
APPENDIX B

LIST OF MICROPROCESSOR COMPANIES

AEG-TELEFUNKEN, 6 FRANKFURT 70, AEG-HOCHHAUS, GERMANY.

ADAPTIVE SYSTEMS, P.O. BOX 1481, POMPANO BEACH, FL 33061. (305) 942-4000.

ADVANCED MEMORY SYSTEMS, 1275 HAMMERWOOD, SUNNYVALE, CA 94086. (408) 734-4330.

ADVANCED MICRO DEVICES, 901 THOMSON PL., SUNNYVALE, CA 94086. (408) 732-2400.

AMERICAN MICROSYSTEMS, 3800 HOMESTEAD RD., SANTA CLARA, CA 95051. (408) 246-0330.

APPLIED COMPUTING TECHNOLOGY, 17961 SKY PARK CIRCLE, IRVINE, CA 92706. (714) 557-9972.


COMPUTER AUTOMATION, 16651 VON KARMAN AVE., IRVINE, CA 92664. (714) 833-8830.

COMSTAR MICROCOMPUTERS, WARNER & SWASEY, 30300 SOLON INDUSTRIAL PKWY., SOLON, OH 44139. (216) 368-6200.

DATA WORKS, 9748 COZYCROFT AVE., CHATS WORTH, CA 91311. (213) 998-8985.

DIGITAL EQUIPMENT CORP., 146 MAIN ST., MAYNARD, MA 01754. (617) 897-5111.

EAGLE SIGNAL INDUSTRIAL CONTROLS DIV., GULF AND WESTERN, 736 FEDERAL ST., DAVENPORT, IA 52803. (319) 326-8102.

ELECTRONIC ARRAYS, 550 E. MIDDLEFIELD RD., MOUNTAIN VIEW, CA 94043. (415) 964-4321.

ESSEX INTERNATIONAL, 564 ALPHA DR., PITTSBURGH, PA 15238. (412) 782-0200.

FAIRCHILD SEMICONDUCTOR, 1725 TECHNOLOGY DR., SAN JOSE, CA 95110. (408) 998-0123.

FUJITSU, 2-CHOME 6-1, CHIYODA-KU TOKYO, JAPAN.
GENERAL AUTOMATION, 1055 S. EAST ST., ANAHEIM, CA 92803. {714} 778-4800.

GENERAL INSTRUMENT, 600 W. JOHN ST., HICKSVILLE, NY 11802. {516} 733-3000.

HARRIS SEMICONDUCTOR, P.O. BOX 883, MELBOURNE, FL 32901. {305} 727-5407.

HITACHI, 23-15 6-chome, MINAMIOHJI, SHINAGAWA-KU, JAPAN.

INTEL, 3065 BOWERS AVE., SANTA CLARA, CA 95051. {408} 246-7501.

INTERSIL, 10900 N. TANTAU AVE., CUPERTINO, CA 95014. {408} 257-5450.

MARTIN RESEARCH, 1825 S. HALSTED ST., CHICAGO, IL 60608. {312} 829-6932.

MICROCOMPUTER ASSOCIATES, P.O. BOX 304, CUPERTINO, CA 95014. {408} 226-3191.

MITS, 6328 LINN AVE., ALBUQUERQUE, NM 87108. {505} 265-7553.

MONROE CALCULATOR CO., 550 CENTRAL AVE., ORANGE, NJ 07051. {201} 673-6600.

MOS TECHNOLOGY, 950 RITTENHOUSE RD., NORRISTOWN, PA 19401. {215} 666-7950.

MOSTEK, 1215 W. CROSBY RD., CARROLLTON, TX 75006. {214} 242-0444.

MOTOROLA SEMICONDUCTOR, 5005 E. MCDOWELL RD., PHOENIX, AZ 85036. {602} 244-3465.

MULTISONICS, 3300 CROW CANYON RD., P.O. BOX 350, SAN RAMON, CA 94583. {415} 837-8111.

NEC MICROCOMPUTERS, 5 MILITIA DR., LEXINGTON, MA 02173. {617} 862-6410.

NATIONAL SEMICONDUCTOR, 2900 SEMICONDUCTOR DR., SANTA CLARA, CA 95051. {408} 732-5000.

PANAFACOM, P.O. BOX 4637, MOUNTAIN VIEW, CA 94040.

PLESSEY MICROSYSYEMS, 1674 MCGAU AVE., SANTA ANA, CA 92705. {714} 540-9979.
PROCESS COMPUTERS SYSTEMS, 5467 HILL 23 DR., FLINT, MI 48507. (313) 767-8920.

PRO-LOG, 852 AIRPORT RD., MONTEREY, CA 93940. (408) 372-4593.

RCA, ROUTE 202, SOMERVILLE, NJ 08876. (201) 722-3200.

ROCKWELL INTERNATIONAL, MICROLECTRONIC DEVICE DIV., P.O. BOX 3669, ANAHEIM, CA 92803. (714) 632-2321.


SIGNETICS, 811 E. ARQUES AVE., SUNNYVALE, CA 94086. (408) 733-7700.

SYNERTEK, 3050 CORONADO DR., SANTA CLARA, CA 95051. (408) 241-4300.

TELEDYNE SYSTEMS, 19601 N. NORDHOFF ST., NORTHBRIDGE, CA 91324. (213) 886-2211.

TEXAS INSTRUMENTS, P.O. BOX 1443, HOUSTON, TX 77001. (713) 494-5115.

TOSHIBA TRANSISTOR WORKS, 1-KOMUKAL, TOSHIBA-CHO, KAWASAKI-CHI, JAPAN.

WESTERN DIGITAL, 19242 RED HILL AVE., NEWPORT BEACH, CA 92663. (714) 557-3550.

ZILOG, 170 STATE ST., LOS ALTOS, CA 94022. (415) 941-5055.
APPENDIX C

EDUCATION COURSES ON MICROPROCESSORS TYPICALLY INCLUDE SUBJECTS AS LISTED BELOW. COSTS ARE FROM $295 TO $495 FOR TWO TO FIVE DAYS.

INTRODUCTION TO MICROPROCESSORS
THE CPU/ALU
MEMORY SYSTEM
CONTROL UNIT
INPUT/OUTPUT STRUCTURE

MEMORY ORGANIZATION
PROGRAM AND DATA MEMORIES

REGISTER SYSTEM
INSTRUCTION AND DATA WORDS, PROGRAM COUNTER, ACCUMULATOR, INSTRUCTION REGISTER, INDEX REGISTER

BASIC SINGLE ADDRESS ARCHITECTURE
THE DATA BUS, FETCH AND EXECUTION CYCLES, REGISTER CYCLING AND DATA FLOW

MEMORY ADDRESSING MODES
IMMEDIATE, DIRECT, RELATIVE AND INDEXED PAGING

A BASIC INSTRUCTION SET
DATA MOVEMENT, ARITHMETICS, LOGICALS, PROGRAM CONTROL, STATUS AND FLAGS

A TYPICAL 4-BIT MICROPROCESSOR
THE MCS-4 CHIP SET
ROM AND RAM REQUIREMENTS
A MINIMUM MCS-4 ARCHITECTURE
SYSTEM TIMING AND CONTROL
HARDWARE PROBLEMS AND SOLUTIONS
EXPANSION OF MEMORY AND I/O

AN EASY TO USE 4-BIT PROTOTYPING SYSTEM
STANDARD MEMORY INTERFACE
UV ERASABLE ROMS
TTL COMPATIBLE I/O PORTS
CLOCK AND SYNC SYSTEM

INTRODUCTION TO PROGRAMMING
USING THE REGISTERS, INSTRUCTION FORMAT, SINGLE AND DOUBLE WORD INSTRUCTIONS, A 4-BIT INSTRUCTION SET
WRITING A PROGRAM
  FLOW CHARTING, PROGRAM CODING, USE OF SYMBOLIC AND MACHINE LANGUAGE

PROGRAMMING: DATA MOVEMENT
  FUNCTION OF INDEX REGISTER, I/O PORT SELECTION, I/O EXECUTION, REGISTER-TO-REGISTER TRANSFERS, RAM DATA TRANSFERS

PROGRAMMING: BASIC ARITHMETIC OPERATIONS
  HEXADECIMAL ADD AND SUBTRACT, TWO'S COMPLEMENT ARITHMETICS, SHIFT AND ROTATE COMMANDS

LABORATORY: USING THE "INTELLIGENT" ROM PROGRAMMER
  ERASING THE EROM, ENTERING A PROGRAM, VERIFYING AND EDITING THE PROGRAM

PROGRAMMING: PROGRAM LOOPING AND DECISIONS
  CONDITIONAL JUMPS, COMPARES, TESTING STATUS

PROGRAMMING: TIME DELAYS AND COUNTER DEBOUNCE TECHNIQUES

LABORATORY: APPLICATIONS
  GENERATING CONTROL SEQUENCES

PROGRAMMING: LOGICALS
  AND, OR, NOT, XOR
  BIT TESTING AND MANIPULATION

PROGRAMMING: USE OF SUBROUTINES
  APPLICATION OF THE STACK, NESTING, SUBROUTINE EFFICIENCY

OTHER ROUTINES
  MULTIPLY/DIVIDE, BCD OPERATIONS, KEYBOARD/DISPLAY, INTERRUPTS

LABORATORY: IMPLEMENTING PROGRAMMED LOGIC
  PROGRAMMABLE SEQUENTIAL CONTROLLER

INTRODUCTION TO 8-BIT MICROPROCESSORS
  A TYPICAL 8-BIT SYSTEM, THE MCS-8 SYSTEM ARCHITECTURE, TIMING AND CONTROL, CONFIGURING A MINIMUM SYSTEM, MEMORY AND I/O EXPANSION, HARDWARE AND INTERFACE REQUIREMENTS

AN EASY TO USE 8-BIT PROTOTYPING SYSTEM
  EROM PROGRAM STORAGE, TTL COMPATIBLE I/O, CLOCK AND SYNC REQUIREMENTS
PROGRAMMING AN 8-BIT MACHINE
GENERAL PURPOSE REGISTERS, ADDRESS STACK, STATUS
FLAGS, INTERRUPTS

AN EASY TO USE INSTRUCTION SET
REGISTER AND MEMORY INSTRUCTIONS, PROGRAM CONTROL,
INPUT/OUTPUT, SUBROUTINES

LABORATORY: PROGRAMMED LOGIC APPLICATION
USING THE 8-BIT SYSTEM ANALYZER, DEBUGGING THE
PROGRAM

LABORATORY: APPLICATION SEQUENTIAL ADAPTIVE
CONTROLLER - TRAFFIC LIGHT

APPLICATIONS AND LIMITATIONS OF 8-BIT MICROPROCESSORS

ANALYSIS AND EVALUATION OF 8-BIT MICROPROCESSORS
INTEL MCS-8/8008, MCS-80/8080
ROCKWELL PPS-8
NATIONAL IMP-8
FAIRCHILD F8
MOSTEK 5065
MOTOROLA 6800
RCA COSMAC
LIST OF REFERENCES
INTERVIEWS

01. BRYER, BOB, SALES REPRESENTATIVE, HEWLETT-PACKARD,
    2 CHOKE CHERRY ROAD, ROCKVILLE, MD 20850. {301} 948-6370.

02. DOAN, TERRY, CONSULTING ENGINEER, WTD INC., 2519 DEKALB
    PIKE, NORRISTOWN, PA 19401. {215} 277-2510.

03. DUEHRING, VIC, OPERATIONS MANAGER, CRAMER/WASHINGTON,
    16021 INDUSTRIAL DR., GAITHERSBURG, MD 20760. {301} 948-0110.

04. COLEMAN, PETE, SALES REPRESENTATIVE, PIONEER/WASHINGTON
    ELECTRONICS, 9100 GAITHER ROAD, GAITHERSBURG, MD
    20760. {301} 948-0710.

05. FROST, EDWARD, PRESIDENT, FROST COMMUNICATIONS, INC.,
    12000 OLD GEORGETOWN RD., ROCKVILLE, MD 20852. {301} 881-7455.

06. HAYES, MICHAEL, PRESIDENT, MNH-APPLIED ELECTRONICS, P.O.
    BOX 367, JAMUL, CA 92035. {714} 447-8367.

07. OGDIN, JERRY, PRESIDENT, MICROCOMPUTER TECHNIQUE, INC.,
    1120 RESTON INTERNATIONAL CENTER OFFICE BLDG, RESTON, VA 22091. {703} 620-2022.

08. PLUMB, ROBERT, REGIONAL DIRECTOR, SCHWEBER ELECTRONICS,
    5640 FISHER LANE, TWINBROOK PARKWAY, ROCKVILLE, MD
    20852. {301} 881-3300.

09. SWARTZ, SID, SALES REPRESENTATIVE, MOTOROA SEMICONDUCTER
    PRODUCTS, BOX 20912, PHOENIX, AZ 85036. {301} 577-2600.

10. VAN NAARDEN, ROBERT, PRODUCT LINE MANAGER, DIGITAL EQUIP-
    MENT CORP., ONE IRON WAY, MARLBOROUGH, MA 01752.
    {617} 481-7400.
ANNOTATED BIBLIOGRAPHY

1969

GUIDE TO THE LITERATURE, ASSOCIATIONS AND INSTITUTIONS CONCERNED WITH INPUT, THROUGHPUT AND OUTPUT OF DATA. NOT BAD CONSIDERING IT IS 7 YEARS OLD.

1970

VERY BASIC COMPUTERS, INTRODUCTION TO NUMBER SYSTEMS, AND BASIC MACHINE ORGANIZATION FOR SOMEONE WHO KNOWS NOTHING ABOUT COMPUTERS.

EXCELLENT DICTIONARY IN GENERAL FOR ADP WORK. DOES NOT INCLUDE MICROPROCESSOR SPECIFICALLY BUT PERIPHERAL EQUIPMENT WELL COVERED.

1972

A COLLECTION OF PAPERS OF THE 1970-1972 TIME FRAME. THE APPLICATIONS TODAY ARE RELEVANT TO MICROPROCESSORS BECAUSE OF CHANGES TO THE STATE OF THE ART. TOPICS INCLUDE SELECTION OF PERIPHERALS, SOFTWARE CONSIDERATIONS, GENERAL AND SPECIFIC APPLICATIONS.

1973

AN EARLY ATTEMPT AT PROJECTING MICROCOMPUTER APPLICATIONS IN THE CONSUMER ENVIRONMENT.
APPLICATION OF LARGE SCALE INTEGRATION TO PROCESS CONTROL APPLICATIONS.

APPLICATION OF MICROPROCESSORS FOR THE REPLACEMENT OF DEDICATED RANDOM LOGIC CIRCUITRY FOR CONTROL PROCESSES.

TITLE IS SELF EXPLANATORY. ARTICLE IS VERY GOOD FOR ITS TIME. ADDITIONAL INFORMATION IS NOW AVAILABLE.

19. BOOTH, T. L., AND B. J. CAREY, IMPACT OF MICRO/MINI-COMPUTERS ON ELECTRICAL ENGINEERING CURRICULUMS.
DISCUSSES MODIFICATIONS TO LOGIC DESIGN COURSES AND EMPHASIZES THE REQUIREMENTS TO TEACH ENGINEERING STUDENTS SOFTWARE AND PROGRAMMING TECHNIQUES.

A PRACTICAL APPLICATION OF MICROPROCESSOR TECHNOLOGY IN THE COMMUNICATIONS FIELD.

A STATUS REPORT AS OF MAY 1974, A GOOD DESCRIPTION BUT OVERCOME BY RECENT ADVANCEMENTS.

A GOOD PREDICTION OF THE CAPABILITIES OF THE UP-COMING FAMILIES OF MICROPROCESSORS.

DESCRIPTION OF IMPROVING CRT TERMINAL CAPABILITIES.
   WHAT'S INSIDE AND WHAT IT WILL DO FOR THE ENGINEER.

   TOO GOOD OF A TITLE TO EXPLAIN. GOOD!

   AN EXCELLENT RECOGNITION OF THE PART SOFTWARE PLAYS IN MICROPROCESSOR APPLICATION. WORTH READING.

   A DISCUSSION OF LSI IMPACTS ON LARGE COMPUTER SYSTEMS TO INCLUDE THE APPLICATION OF BIT-SLICE MICROPROCESSOR TECHNIQUES.

   FIRST ANNOUNCEMENT OF THE 6800 AND ITS NEW STRUCTURE TO REPLACE MULTIPLEXING SUCH AS USED ON THE 8008.

   PREDICTIONS OF WHERE MICROPROCESSORS ARE GOING TO APPEAR IN THE NEXT 10 YEARS, LOOKS GOOD FROM HERE.


   ABOVE TWO REFERENCES ARE AN EXCELLENT DISCUSSION OF HIGHER LEVEL LANGUAGES AND CONVERSION TO MACHINE LANGUAGE FOR MICROPROCESSOR APPLICATIONS. VERY CURRENT AND EASILY READ.

GOOD ONLY IF YOU ARE TALKING ABOUT LARGER THAN A 16-BIT MICROPROCESSING SYSTEM.

34. RILEY, W. B., BLENDING HARDWARE AND SOFTWARE. ELECTRONICS, VOL. 47, NO. 14, (JULY 11, 1974). PP. 103-104.
CONTINUED RECOGNITION OF THE MAJOR PROBLEM IN MICROPROCESSOR APPLICATION.

A PRACTICAL APPLICATION EXPLAINED WITH ENOUGH DETAIL FOR ENGINEERING PERSONNEL ONLY.

36. SPENCER, DONALD D., COMPUTER ACRONYM HANDBOOK. ENGLEWOOD: PRENTICE HALL, 1974. 233 PP.
COMPLETE LIST OF ACRONYMS FOR ALL ADP WORK, VERY USEFUL FOR THE NEWCOMER.

A GOOD LIST OF THE POSSIBLE USES FOR MICROPROCESSORS IN AUTOMOBILES IN THE 1980'S.

1975

38. AUERBACH GUIDE TO COMPUTING EQUIPMENT SPECIFICATIONS. PHILADELPHIA: AUERBACH PUBLISHER, INC. (MAY 1975).
COMPACT REFERENCE TO SPECIFICATIONS OF COMPUTER MAINFRAMES AND PERIPHERALS, LISTS CHARACTERISTICS, PERFORMANCE AND PRICE.

AN INTRODUCTION TO CHOOSING THE RIGHT SIZE COMPUTER.

A BASIC LANGUAGE IS INTRODUCED TO MICROPROCESSOR SYSTEMS. A PRACTICAL APPLICATION.
41. CUSHING, R., OVERVIEW OF MICROPROCESSOR HARDWARE. PROCEEDINGS, 1ST NATIONAL MICROPROCESSOR CONFERENCE, MICROPROCESSORS: ECONOMICS, TECHNOLOGY, APPLICATIONS. (1975). SPONSOR: ARTHUR D. LITTLE, INC. A MANAGER'S OVERVIEW BY A TOP AUTHORITY.

42. CUSHMAN, R. H., EXPOSING THE BLACK ART OF MICROPROCESSOR BENCHMARKING. EDN, VOL. 20, NO. 8. (APRIL 20, 1975). PP. 41-45. AN INTRODUCTION TO BENCHMARKING, AN EXCELLENT IDEA.

43. DATA BOOK MSI-LSI MEMORY. 32 LINCOLN AVE., ORANGE, NJ 07050. (DECEMBER 1975) 212 PP. THE MOST COMPREHENSIVE AND UP TO DATE LIST OF SEMICONDUCTOR MEMORY ELEMENTS BY ALL MANUFACTURERS.

44. DATA PRO RESEARCH CORP., ALL ABOUT MINICOMPUTERS. 70C-010-20A. (SEPTEMBER 1975). REPORT ON 169 MINICOMPUTER SPECS, 54 MANUFACTURERS REPRESENTED, DEFINITIONS OF SIZES, ETC., USER RATINGS OF 2100 MACHINES BY 700 USERS.

45. DATA PRO RESEARCH CORP., MICROPROCESSOR SPECIFICATIONS. M31-050-009. (SEPTEMBER 1975). DETAILED CHARACTERISTICS OF 31 MICROPROCESSOR TYPES FROM 18 MANUFACTURERS.


47. KAYE, D. N., HOW TO PICK A MICROPROCESSOR, A MINI, OR ANYTHING IN BETWEEN. ELECTRON DES, VOL. 23, NO. 16. (AUGUST 2, 1975). PP. 26-26FF. WRITTEN FOR THE ENGINEER, UNDERSTANDBE BY ANYONE.


AN APPLICATION OF MICROPROCESSORS TO ELECTRONIC INSTRUMENTATION.

AN EXCELLENT INTRODUCTION TO MICROPROCESSOR KITS AVAILABLE FOR THE MAJOR MANUFACTURERS.

A GOOD SURVEY OF THE PERIPHERAL CHIPS REQUIRED FOR MICROPROCESSOR INTERFACING.

REVERSE SPECIFICATION GENERATION, WELL WORTH MANAGERIAL CONSIDERATION.


THE ABOVE TWO REFERENCES ARE GOOD INTRODUCTION TO MICROPROCESSOR ORGANIZATION AND STRUCTURE.

A WORTHWHILE REFERENCE BOOK FOR THE BEGINNING DESIGN ENGINEER.

A GOOD ARTICLE ON DMA AS WELL AS ANALOG INTERFACING.

AN EXCELLENT BRIEF OVERVIEW FOR TOP-LEVEL MANAGERS.
59. HOW TO USE AND EVALUATE MICROPROCESSORS AND MINICOMPUTERS. INFO SCOPE INC., {APRIL 1976}. A SAMPLE EDUCATIONAL CURRICULUM.

60. HUMOR. ELECTRONIC ENGINEERING TIMES, SEC II. {APRIL 12, 1976}. P. 37. THIS MAGAZINE APPEARS TO BE THE FIRST TO PUBLISH REGULARLY MICROPROCESSOR HUMOR.

61. MICROPROCESSOR BUZZ WORDS. SCHWEBER ELECTRONICS. {1976}. BUZZ WORDS ASSOCIATED WITH MICROPROCESSORS NOT YET FORMALLY ADOPTED AND PUBLISHED IN REGULAR DICTIONARIES. GOOD BUT LEFT OUT NIBBLE WHICH EQUALS ONE-HALF BYTE.

62. MICROPROCESSOR ROUNDUP. ELECTRONICS. {APRIL 15, 1976}. PP. 74-134. THE LATEST SUMMARY OF MICROPROCESSORS AND THEIR PERIPHERAL INTERFACE ADAPTER CHIPS. EXCELLENT READING.

**MICROPROCESSOR TECHNOLOGY FOR MANAGERS**

**Study Project Report 76-1**

Stuart G. Mitchell

**DEFENSE SYSTEMS MANAGEMENT COLLEGE**
**FT. BELVOIR, VA 22060**

**76-1**

54

UNLIMITED

SEE ATTACHED SHEET

SEE ATTACHED SHEET
MICROPROCESSOR TECHNOLOGY
FOR MANAGERS

STUDY PROJECT REPORT
INDIVIDUAL STUDY PROGRAM

DEFENSE SYSTEMS MANAGEMENT SCHOOL
PROGRAM MANAGEMENT COURSE
CLASS 76-1

BY
STUART G. MITCHELL
LTC USA

MAY 1976

STUDY PROJECT MANAGER
MR. SPECA