TECHNICAL REPORT NO. 13
BRLES C 1 DISC SYSTEM

by

Gordon L. Herald

January 1972

Approved for public release; distribution unlimited.

U.S. ARMY MATERIEL COMMAND
ABERDEEN RESEARCH AND DEVELOPMENT CENTER
ABERDEEN PROVING GROUND, MARYLAND
The findings in this report are not to be construed as an official Department of the Army position, unless so designated by other authorized documents.
This report describes the circuit theory and operation of the BRLESC I disc controller. Timing diagrams and logic drawings are included.
ABERDEEN RESEARCH AND DEVELOPMENT CENTER

TECHNICAL REPORT NO. 13

JANUARY 1972

BRLESC I DISC SYSTEM

Gordon L. Herald

Approved for public release; distribution unlimited.

Funded by all ARDC RDT&E Projects

ABERDEEN PROVING GROUND, MARYLAND
ABERDEEN RESEARCH AND DEVELOPMENT CENTER

TECHNICAL REPORT NO. 13

G. Herald/ckt
Aberdeen Proving Ground, Md.
January 1972

BRLESC I DISC SYSTEM

ABSTRACT

This report describes the circuit theory and operation of the BRLESC I disc controller. Timing diagrams and logic drawings are included.

Preceding page blank 3
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>INTRODUCTION</td>
<td>7</td>
</tr>
<tr>
<td>II</td>
<td>THE BRYANT 1100 AND IBM 2311 DISC DRIVES</td>
<td>8</td>
</tr>
<tr>
<td>III</td>
<td>DISC CONTROLLER</td>
<td>11</td>
</tr>
<tr>
<td>IV</td>
<td>SPECIAL X-ROW CIRCUITS IN BRLESC I</td>
<td>12</td>
</tr>
<tr>
<td>V</td>
<td>CONTROLLER OPERATION-SET-DISC ADDRESS</td>
<td>13</td>
</tr>
<tr>
<td>VI</td>
<td>SET DISC ADDRESS-DETAILED DISCUSSION</td>
<td>14</td>
</tr>
<tr>
<td>VII</td>
<td>CONTROLLER OPERATION-WRITE</td>
<td>16</td>
</tr>
<tr>
<td>VIII</td>
<td>WRITE-DETAILED DISCUSSION</td>
<td>17</td>
</tr>
<tr>
<td>IX</td>
<td>CONTROLLER OPERATION-READ</td>
<td>20</td>
</tr>
<tr>
<td>X</td>
<td>READ-DETAILED DISCUSSION</td>
<td>21</td>
</tr>
<tr>
<td>XI</td>
<td>CONTROLLER OPERATION-POWER SEQUENCER</td>
<td>23</td>
</tr>
<tr>
<td>XII</td>
<td>OPERATING NOTES</td>
<td>24</td>
</tr>
<tr>
<td></td>
<td>TABLE OF DISC ORDERS</td>
<td>27</td>
</tr>
<tr>
<td></td>
<td>TIMING DIAGRAMS</td>
<td>28</td>
</tr>
<tr>
<td></td>
<td>LOGIC DRAWINGS</td>
<td>32</td>
</tr>
<tr>
<td></td>
<td>DISTRIBUTION LIST</td>
<td>81</td>
</tr>
</tbody>
</table>

Preceding page blank
I. INTRODUCTION

In September of 1971 two Bryan 1100 disc drives were placed on-line for users of the BRLESC I computer. Each disc drive unit is capable of storing about 812,000 BRLESC words. A portion of the first disc contains the compilers, subroutines and FORTRAN programs. The remainder is available to the programmer for use as temporary storage. The second disc drive unit is available to the programmer for temporary storage or to mount the programmers disc pack. In the event that a program requires three disc drives, provisions have been made to connect a BRLESC II disc drive to BRLESC I.

Although the BRLESC I is scheduled to be replaced by the acquisition of a large commercial computing system, BRLESC II will be retained. Currently, BRLESC I and BRLESC II each have two disc drives. Six months after the commercial system becomes operational the two disc drives currently assigned to BRLESC I and described in this report will be assigned to BRLESC II thereby doubling the capacity of immediate access storage on BRLESC II.
II. THE BRYANT 1100 AND IBM 2311 DISC DRIVES

The disc packs used on the BRLESC I and II disc drives have 12 surfaces, 10 of which are available for data storage. Each surface has 203 tracks for a total of 2030 tracks. The track capacity is approximately 400 BRLESC words. The disc drives provide 10 read/write heads (1 for each surface) fixed to a common carriage assembly (see fig. 1). Track access is achieved both mechanically and electrically. Any one of a group of ten tracks can be accessed by electronically selecting one of ten read/write heads. To access any other group of 10 tracks the head assembly must be mechanically repositioned.

Repositioning the heads from cylinder zero to cylinder 202 requires a maximum of 135 milliseconds. Cylinder to cylinder repositioning requires 25 milliseconds. Once the heads are positioned and a read or write command is initiated there is an average delay of 12.5 milliseconds (average rotational delay at 2400 rpm) until the index point is sensed at which time data transfer begins.

Disc rotation causes a thin film of air to exist at the surface which permits the read/write head to float at a height of 125 to 160 microinches from the surface. If the heads are allowed to crash into the disc surface damage may result to the track such that it may be unusable for storage. For this reason the disc drives and the controller have been designed so that the heads are retracted before the drive motor is shut down.

1. BRLESC words are 72 bits.
2. The cylinder concept is defined as that imaginary surface which can be accessed by the 10 read/write heads without moving the carriage.
A single head is used for both reading and writing and consequently does not allow for a read after write check as is done on the tape transports. Double frequency non-return-to-zero (NRZ) recording is used. Double frequency recording is the term given to a recording system that puts a clock pulse at the beginning of each bit cell time. In the NRZ recording system each transition of magnetization from plus to minus or minus to plus represents a bit (see fig. 2).

![Data Recorded](image)

![Surface Magnetization (NRZ)](image)

![Read Amp Output (Double Freq. Recording)](image)

Nominal pulse widths
Each read/write head has an erase head, however, this erase head does not erase across the entire width of the track. Also, the erase head is behind the read/write head, therefore, there is no erase prior to writing. The erase head does nothing more than erase the outer edges of the recorded track to provide a .005 inch recorded track width, thus providing physical separation between adjacent tracks and reduction of noise pickup by the read head from adjacent tracks.
III. DISC CONTROLLER

The disc controller is attached to the $\frac{1}{2}$" tape I/O control in X-row and operates as unit "0". This conflicts with the typewriter which is also unit "0", however, IR bit 15 distinguishes tape and typewriter orders from disc orders. The disc can be operated on either trunk A or trunk B. Since the discs will be daisy chained they cannot be operated concurrently on separate trunks. Tape Move Forward B Blocks order plus IR 15 will cause a Set Disc Address order to be executed by the disc. The required IAS is determined by instruction register bits 41-60. IR bits 55 and 56 select one of four disc units, bits 45 through 52 select the cylinder, and bits 41 through 44 select the head. An example of a Set Disc Address order is: $08(0754000000003203)$. This order selects the $00$ disc (discs are designated $00$, $01$, $02$, $03$), cylinder 75, head 4, trunk A (CT portion specifies trunk). Heads are designated 0-9, and cylinders are designated $0$-NK. An Address Error will occur if a head address greater than 9 is specified or a cylinder greater than NK.

Disc read and write operations are in either the 8x64 or 8x72 bit mode. Disc Read or Disc Write commands will commence at the disc unit, cylinder, and head locations last specified in a Set Disc Address order. An example of a disc write order is: $08(01000000006106)$. This order writes 1N words starting from location 100, using 72 bit words, trunk A. An example of a disc read order is: $08(020000006056)$. This order reads 1N words starting at location 200, using 64 bit words, trunk B. See Table I for disc orders.

1. 8x64 = 8 bits/character 64 bits/word
   8x72 = 8 bits/character 72 bits/word
IV. SPECIAL X-ROW CIRCUITS IN BRLESC I  
(Reference-I/O Control Book 600)

Special circuits have been added to the ½" tape system in X-Row to accommodate the disc. I/O control book p. 605 has an added FF (pack 2) and buffer to provide a disc error halt indicator and also to provide a signal via pin 35 to generate Abnormal Halt. Page 606 and 607 have an additional gate (pack 3) to decode the disc Error Halt. Page 612 and 613 have circuits which provide the Disc Order, Set Disc Address (SDA) and Gate Disc Address (Gate DA) Signals. This is the point at which disc orders are distinguished from tape orders. An additional gate (pack 22) has been added on page 616 to provide detection for a Units "0" Conflict in the case where disc orders would be stacked on both trunks. Pages 606 and 607 have SDA to 18,2 which will prevent an Equality Clear and a Release Buffer (at 17-2). This will occur because bits 21-40 will normally be zero in the 08 disc order and cause IAS=FAS. Additional logic (packs 3, 4, 5, 10) have been added to page 617 to distinguish between a unit "0" typewriter order and disc order. The Units "0" Conflict signal is also developed so that typewriter and disc are permitted to operate concurrently. SDA has been added to gates 14, 6 and 20,2 (see p. 634) to inhibit LOW during a Set Disc Address. During SDA (the IAS is being used for disc addressing) there is no memory data transfer and it is desirable to inhibit LOW to permit concurrent control and arithmetic operation during this time. Page 638 is the logic provided to enable 20 bits of the IAS to be used as disc addresses.
To enable selection of a disc module, head, and cylinder the controller uses the disc address (DA) bits from X-row. DA bits 15 and 16 will select one of four disc modules. Once the module is selected one set of flip-flops will store the present disc cylinder address from the selected disc module, a second set of flip-flops will store the new cylinder address from X-row, and a third set of flip-flops will store the head address from X-row. The flip-flops are located on the difference boards (D5, D6, D7). The difference boards will then send to the disc the new cylinder address which will become the present disc address on the next SDA order. As these operations are occurring the difference boards will determine the difference between the present cylinder address and the new cylinder address and the direction of movement (forward or reverse). Next the new head address is sent to the disc module along with the direction of movement. Finally the difference is sent to the disc module which then advances or retreats the specified number of cylinders. During SDA operation the controller will generate a Release Buffer and BRLESC I cannot reacquire the disc until Gated Attention from the disc module is reestablished at the completion of the SDA. Sequencing of function commands to the disc module is provided by board D4. SDA control is provided by board D21.
VI. SET DISC ADDRESS - Detailed Discussion

The I/O Control in BRLESC I will send signals Cl through C6 and the 14 DA bits to the controller. The decoder board (D1) will decode Cl through C6 and generate the Initiate SDA pulse to be sent to SDA control (D21). First a Clear Module Select pulse (D21,5) is formed to clear the Module Select Flip-flops on D22. The SDA Control sequencer (S1, S2, S3, S4) is started and S1 allows setting of the desired disc module via pins 10, 11, 12, or 13 as selected from the module decoder formed by packs 13, 18, 24, 25. One of four MOD SEL outputs from board D22 will be sent to the disc via driver board D8. The selected disc will return a MOD signal to board D15 where a check occurs between the MOD SEL and SEL MOD signals to insure that the requested disc has been selected. The checking circuit then forms the MOD SEL OK signal which enters the SDA Control at D21,20 and enables the CLEAR ADDRESS, SET ADDRESS, and DIFFERENCE STROBE in that order. CLEAR ADDRESS is sent to D5,40; D6,40; and D7,40 to clear the head address registers and the present and new cylinder address registers. SET ADDRESS will set the present cylinder address and the new cylinder and head address from X-row into the flip-flops on D5, D6, D7. SET ADDRESS to D4,10 starts the function command sequencer A', B', C', D', E' on D4 and also disables READY at D20,6 to D1, 20.

The controller takes the old CAR addresses (Bj) and the new CAR addresses (Aj) and computes the difference and direction that the read/write heads are to move. The disc drive requires the complement of the difference. The controller difference boards in D5, D6, D7, generate D (difference complement) which can be stated as:

\[ D_j = A_jB_jC_j + \bar{A}_jB_jC_j + A_j\bar{B}_j\bar{C}_j + \bar{A}_j B_j C_j \]

The carry terms are given as:

\[ C_{j+1} = A_jB_jC_j + \bar{A}_jB_jC_j + XA_jB_j + \bar{X}A_jB_j \]

\((X = \text{true if } A \geq B)\)
If $A \geq B$ then the final $C_{out}$ is positive. If $A < B$ the final $C_{out}$ is negative, $X$ becomes true (refer to flip-flop 12 on D21) and new difference results are generated and sent to the disc drive. The difference strobe (D21,17) checks for $A < B$ condition and sets the forward/reverse flip-flop. $X$ on the logic prints is equivalent to $Y$ (reverse); thus in cases where $A < B$ ($X = true$) the disc drive will move the read/write heads backwards.

When $A'$ of the function command sequencer is up CONTROL (D4,38) and FILE BUS (D6,35) will cause the head registers in the selected disc to be reset. $B'$ will generate SET CYLINDER (D4,37) and this plus the appropriate file bus lines on D5, D6, D7 will cause the cylinder address register in the selected disc to be set. $C'$ on D4,33 (SET HEAD) and the appropriate file bus lines will set the head address registers and direction of head carriage movement of the selected disc and also release the I/O Control in BRLESC I by generating a RELEASE BUFFER signal. $D'$ on D4,35, (SET DIFFERENCE) and the appropriate file bus lines on D5, D6, D7 will send the difference results to the selected disc. At $E'$ time the controller will again generate CONTROL at D4,38 and enable FILE BUS 2 to cause the disc to seek the new address. When the disc has completed the seek operation GATED ATTENTION will be returned to D20 to enable READY so that I/O Control can acquire the disc controller for the next command.
VII. CONTROLLER OPERATION - Write
(Reference-Disc write timing, CRC timing and Disc Logic)

The write command from the I/O Control can specify writing of 72 bit
or 64 bit words. The track capacity is 400 - 72 bit words or 450 -
64 bit words. The controller utilizes double buffering to transfer data
from the I/O Control to the disc controller. There are two 8-bit data
registers. Eight bit register A receives data sent serially from the
I/O Control while 8-bit register B is serially shifting data to the disc.
Next register B will receive data from the I/O Control while register A
shifts data to the disc. A CRC register is associated with each data
register. Track format is compatible with BRLESC II and the Hybrid
machine. Starting from the index position on the track there will be
recorded 162 initial zeros, 2 initial ones, 28,800 data bits, an 8-bit
CRC1, and 8-bit CRC2, and a final clock. The disc controller always
writes 28,800 data bits even if the I/O Control has specified a lesser
number. When the I/O Control specifies less than 28,800 data bits the
disc controller will automatically write zeros until 28,800 data bits
have been written.
VIII. WRITE - Detailed Discussion

The I/O Control in BRLESC I will send signals C1 through C6 to the decoder board D1 which will decode and generate PREPARE TO WRITE (D1,38) and, after a .6us delay to enable checking for illegal write, INITIATE WRITE (D1,36). Refer to D14 and note that INITIATE WRITE will set ERASE FF (D14,25) and, after the index pulse is received, INDEX FF. The following clock will set the WRITE FF and the WRITE INITIAL "0" FF and provide the WRITE INITIAL ZEROS (D14,5) output to enable the COUNT (D14,12) to the counter (D10), COUNT 162(>9,28) and RESET COUNT (D9,5) after 163 clocks. COUNT 162 sets the WRITE INITIAL "1"s FF on D14 which permits writing of two initial 1's following the 162 initial zeros. Approximately 400 ns after a count of 163 clocks, RESET COUNT (D9,5) will toggle the Initial "1"'s flip-flop which in turn toggles the Write Data flip-flop and provides WRITE DATA F.F. (D14,40) to enable WRITE CLKS INTERFACE (D14,11) and WRITE DATA CLOCKS (D14,16).

During the write initial zeros time period, data from X-row is being transferred to the two 8-bit data registers. INITIATE WRITE, TAG CLOCK, and C8 (count 123) generates START DATA XFER (D12,6) to D2,34. Refer to D2 and assume writing of 72-bit words. Gate 12,10 will generate two pulses (INITIAL START BURST) under control of flip-flops 11 and 16. The trailing edge of each pulse will allow the burst generator (packs 2, 3, 4, 5, 8, 9, and 50 ns delay line) to send a burst of eight pulses (D2,5) to the 72-bit register in X-row. Eight data bits will be entered in 8-bit register A via 5, 13 and 4, 13 on D16. The Select Register FF on D16 will be toggled by TOGGLE SEL REG FF (D2,15) so that the next eight data bits will enter register B. The Select Reg. FF is again toggled from D2,18. Both 8-bit registers are now filled and when WRITE DATA CLOCK is presented to D16,10 data will be shifted off register to the disc under control of bit counter on D16 formed by packs 11, 12, 13, 14 and 7. After eight bits have been shifted off register A gate 7,10 on D16 will toggle the Select Register FF and
allow data to be shifted off register B to the disc. Simultaneously the START BURST (D16,7) pulse will start the burst generator on D2 and data from X-row will be transferred to 8-bit register A. Data transfer from X-row will alternately be entered into register A and B and data shifted to the disc will alternately be shifted from register A and B. After 28,800 bits have been recorded Reset Control will generate RESET COUNT (D9,5) which will reset the Write Data FF on D14 and set WRITE CRC FF (D14,15). Pack 24 will toggle and allow RESET COUNT to generate DATA CLEAR (D14,41) and SET CRC (D14,42) on the following clock. These signals enable clearing of both 8-bit data registers and transfer of the CRC register contents to the data registers. WRITE CRC FF to D16,19 enables WRITE DATA CLOCK to transfer the contents of the 8-bit registers, which now contain the CRC, to the disc. After the last of 16 CRC bits are transferred to the disc one more clock is written and count C5 sets Reset Write FF which will reset the Write CRC FF and inhibit gate 12,10 to stop write clocks. Count of 97 is allowed before RESET WRITE FF to D9,30 generates RESET COUNT to D14,30 to toggle pack 19 on D14 which brings up WRITE RESET (D14,18) to D9,20 and generates the 500-600 ns RESET pulse (D9,40) which resets ERASE FF (D14,25) and terminates the write operation by generating a RELEASE BUFFER at D20,40 to X-row.

Disc writing may also be performed in the 64-bit per word mode. Two INITIAL START BURST pulses are generated as in the 72-bit mode, however, the burst triggered at the trailing edge of the first INITIAL START BURST pulse is a dummy shift used to shift and discard bits 65 to 72 off the 72-bit register in X-row. ENABLE DATA Reg. (D2,40) to D16,40 will prevent the 8-bit dummy shift from entering the 8-bit registers. COUNT EOW (D2,26) pulse is permitted, however 16,13 is still negative and inhibits the TOGGLE SEL REG FF (D2,18) so that the next burst will still enter 8-bit register A. After the second INITIAL START BURST pulse 16,13 will be positive and permit ENABLE DATA REG (D2,40) to D16,40 and TOGGLE SEL REG FF (D2,18) to D16,18. Flip-flop 13,13 on D2
will be set positive by 14,13. At the end of the second 8-bit burst 17,10 will go positive and packs 15, 17, 10 and 1.2 us delay will form a 1.2 us pulse at 10,9 and 19,14 to reset flip-flop 13,13 and the burst generator to generate a third burst to shift data to 8-bit register B. The EOW pulse at the end of each word resets 13,13 positive so that the START BURST pulse (D2,7) provides the 8-bit dummy shift and 13,13 enables the START SPECIAL BURST at 19,14.

Flip-flop pack 6 on D16 is used to gate the TOGGLE SEL REG FF (D16,18) and START BURST (D16,7) pulse. TOGGLE SEL REG FF pulse is only utilized when preparing to write the first word.
IX. CONTROLLER OPERATION - Read
(Reference-Disc Read Timing and Disc Logic)

Disc reading is permitted in either 64 or 72-bit words. Double buffering, using two 8-bit registers, transfers data serially from disc to I/O Control. The disc controller begins searching for 97 consecutive zeros after the index position is sensed. Next it will search for the two initial ones. This procedure insures that data will immediately follow the initial ones. Reading of data proceeds until a count of 28,800 data bits occurs, then the two 8-bit CRC characters are read and a CRC error strobe is generated, followed by a release buffer to I/O Control. CRC errors are normally ignored since software has data checking provisions.
X. READ - Detailed Discussion

The I/O Control will send signals C1 through C6 to the decoder board D1 which will provide INITIATE READ (D1,37) to D13,3. The trailing edge of the index pulse from the disc will set READ FF (D13,30) and READ INIT. ZEROS (D13,26) positive. READ FF to D4,16 and D7,28 enables pulse shaping logic formed by packs 17, 18, and 19. If 12,10 of the Clock/Data FF is positive a READ CLOCK (D13,16) pulse is sent to D12,15 where it will be changed to a 100 ns pulse and started down a 1 us delay line. At 600 ns INFO STROBE (D13,43) will enable 24,13 and 22,9 for 100ns to form READ COUNT (D13,18) and COUNT (D14,12). After 97 initial zeros are counted RESET COUNT (D9,5) is generated and Read Zeros FF (D13) is reset which causes Init. Ones FF to be set. At this time the counter has been cleared and, since READ INIT. ZEROS (D13,26) is negative, no further counts are permitted. Ones from the disc will set info flip-flop (pack 23 on D13) so that INFO STROBE will enable a 100 ns pulse at 24,14 to 5,6. After two initial ones occur, READ DATA FF (D13,27) will be set. The controller is now set to read data from the disc and transfer it to the 8-bit registers from D13,36 and D13,19 to D16,32 and D16,34 respectively.

Attention now shifts to the Register Control board D16. INITIATE READ (D16,37) gates the "1" and "0" data bits to the A or B 8-bit register as selected by the Select Register flip-flop. After eight data bits have entered the registers, bit counters formed by pack 11, 12, 13 and 7 on D16 will generate a CHANGE REG. pulse at 7,10 and START BURST (D16,7) pulse whose trailing edge will trigger the burst generator on D2 and shift data to I/O Control. The CHANGE REG pulse toggles the Sel. Reg. FF so that data from the disc now enters the 2nd 8-bit register while data is being shifted to I/O Control from the first. Alternating of 8-bit registers continues through the entire read operation. After 28,800 data bits have been read a RESET COUNT (D9,5) will be sent to
DL3,25 and set READ CRC FF (D13,10) and reset, after a count of 2, READ DATA FF (D13,27). Data to I/O Control is now inhibited, however, the CRC characters are shifted into the 8-bit registers to be added to the CRC registers by means of logic packs 17, 22, and 24. If no read errors occurred the CRC registers will now be zero. After the 16 CRC bits have been transferred to the 8-bit registers, counter stage C5 at D13,11 will generate a CRC ERROR STROBE (delayed by .5us to allow the CRC add to be completed). CRC ERROR STROBE fires a one-shot which will generate READ RESET (D13,35) to D8,41 and cause RESET (D8,40) to D20,26 which will provide RELEASE BUFFER (D20,40) and terminate the read operation.
XI. CONTROLLER OPERATION - Power Sequencer (Reference-Disc Logic)

The power sequencer enables the DC and three phase AC power to the disc units when sense circuits determine that all DC supplies are on and at their specified voltages. Packs 1,3; 6,6; and 11,4 on D24 will provide negative outputs if the -6, +3, +4.5, -2, and -36 volt supplies are operational. Pack 6,4 will provide a positive output if the -3V supply is operational. When all DC supplies are operational gates 3,14 and 7,10 will be at logic "1". Momentarily depressing the NORMAL ON pushbutton will now enable 3,10 to operate relay R1 and switch DC to the discs. Pulse circuit (packs 5,24, 19 and 7) set a delayed single shot (25ms) which sets JK flip-flop 14,13 and operates R3 which operates R4 and switches three phase AC to the discs. The +36 volt supply in the disc is now on and is sensed by the controller D24,29. This enables R2 to latch up and remove ground from 4,1 and provide CONTROLLED GROUND (D24,36) to the discs. Gate 9,13 goes positive and permits gate 3,10 to latch. CONTROLLED GROUND enables the heads to extend. Sensing of HEADS EXTENDED (D24,15) results in gate 4,9 becoming positive thus maintaining the latch on 3,10.

NORMAL OFF releases R2 and breaks CONTROLLED GROUND to the discs. Gate 9,13 will go negative, however, 4,9 will remain positive until the heads are retracted at which time 5,13 will go negative and break the latch on 3,10. This releases relay R1 and resets (via gate 9,9) JK flip-flop 14,13. Relays R3 and R4 are released. All power to the discs is off.

D24,8 provides a PRESET to the controller logic to reset flip-flops that may have been set by transients when disc power is switched on.
XII. OPERATING NOTES

A. Turn On

1. Have disc packs in place and covers closed.
2. Depress the START pushbutton on Bryant disc units and/or set lever to START on IBM disc units.
3. Press the NORMAL ON pushbutton at the controller.
   a. DC READY should come ON.
   b. AC READY should come ON
   c. After disc cleaning is complete the HEAD EXTENDED indicator should be ON. Cleaning takes about 1 minute.
   d. Unit Available (UA) and READY lights should come on.
4. IGNORE CRC ERROR switch should be set so the indicator is ON.
5. SET WRITE LOCKOUT switch.
6. Depress the REMOTE switch on Bryant units. The white indicator should be ON. On IBM units set the ENABLE/DISABLE switch to ENABLE.
7. On bryant disc units check the READ ONLY pushbutton. This will be green if read only is desired.
8. On Bryant discs check the SELECT CHECK switch. Depress if it is RED. Indicator should go off, if it doesn't, call for help.
9. Check the following indicators on controller panel. If any are lit depress the CLEAR pushbutton - they should go out:
   a. File unsafe
   b. Seek incomplete
   c. Address Error
   d. Illegal Write Address
   e. CRC Error
10. If the indicators in step 10 cannot be cleared and there is an IBM unit on line, stop and restart the IBM discs using the switch on the disc units. After cleaning is complete depress the CLEAR pushbutton. If the above indicators still cannot be cleared there is trouble in the disc or controller.
11. If all the above steps are OK the disc is ready.
B. Run Fail Conditions

1. File Unsafe ON
   An unsafe condition exists in the disc unit. Clear machine, stop and restart IBM units, depress SELECT CHECK on Bryant units, depress CLEAR pushbutton on controller after cleaning operations are complete.

2. Seek Incomplete
   a. Indicator comes on if desired cylinder was not located.
   b. Clear machine.
   c. Depress RTZ pushbutton for each disc on line.
   d. Depress CLEAR pushbutton on controller.

3. Address Error
   a. A non-existant head or cylinder has been selected.
   b. Clear machine.
   c. Depress RTZ pushbutton for each disc on line.
   d. Depress CLEAR pushbutton on controller.

4. Illegal Write Address
   a. Write lockout is on and a cylinder address below 128 was selected for disc module one.
   b. Clear machine.

C. Turn Off

1. Depress NORMAL OFF if it is desired to shut down all discs on line.

2. To turn off individual discs on line operate the Start/Stop switch or pushbutton on the disc module desired to be shut down.

3. EMERGENCY OFF should be used ONLY if NORMAL OFF fails. Emergency off shuts down AC and DC power to discs simultaneously and may cause head crashes.
D. Notes on other controller panel indicators

1. Cylinder and head indicators show the current cylinder and head in use.

2. Unit Available (UA) is on when controller is available to accept a command from I/O Control.

3. Ready is on if all discs on line are ready to operate and there are no fail conditions. Ready will not be on during a set disc address operation.

4. Initiate Read, Initiate Write, Set Disc Address (SDA). These indicators are on during a read, write or set disc address command.

5. Select Module indicates which disc has been selected.
<table>
<thead>
<tr>
<th>ORDER</th>
<th>TRUNK</th>
<th>O.T.</th>
<th>E.A.</th>
<th>E.A.</th>
<th>C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set Disc Address</td>
<td>(A)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(04203)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(A)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(04206)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(A)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(06203)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(A)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(06206)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(B)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(04205)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(B)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(04304)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(B)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(06205)</td>
</tr>
<tr>
<td>Set Disc Address</td>
<td>(B)</td>
<td>8</td>
<td>(A1)</td>
<td>(00000)</td>
<td>(06206)</td>
</tr>
<tr>
<td>Write 8x72</td>
<td>(A)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(0610K)</td>
</tr>
<tr>
<td>Write 8x64</td>
<td>(A)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(06102)</td>
</tr>
<tr>
<td>Write 8x72</td>
<td>(B)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(0610N)</td>
</tr>
<tr>
<td>Write 8x64</td>
<td>(B)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(06104)</td>
</tr>
<tr>
<td>Read 8x72</td>
<td>(A)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(0600S)</td>
</tr>
<tr>
<td>Read 8x64</td>
<td>(A)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(06003)</td>
</tr>
<tr>
<td>Read 8x72</td>
<td>(B)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(0600J)</td>
</tr>
<tr>
<td>Read 8x64</td>
<td>(B)</td>
<td>8</td>
<td>(A2)</td>
<td>(B)</td>
<td>(06005)</td>
</tr>
</tbody>
</table>

A1 -- Disc unit, cylinder, head as desired
bits 55-56 select units 00, 01, 02, 03
bits 45-52 select cylinder 0 to 0NK
bits 41-44 select head 0 to 9

A2 -- Select location at which data transfer is to start from

B -- Select number of words to be transferred

TABLE I
DISC ORDERS
CLOCK

WRITE DATA CLOCK

RESET COUNT

WRITE FF

ERASE FF

WRITE CRC FF

DATA CLEAR

SET CRC

WRITE CRC 1

WRITE CRC 2
WRITE CRC TIMING

RESET

~78 µs

UA
INITIATE READ

READ DATA FF

SEL. REG. FF "I"

DATA ("1" OR "0")
TO 8 BIT BUFFER A

DATA ("1" OR "0")
TO 8 BIT BUFFER B

START BURST

TRANSFER DATA TO
I/O CONTROL 72 BIT BUFFER
FROM 8 BIT BUFFER A

TRANSFER DATA TO
I/O CONTROL 72 BIT BUFFER
FROM 8 BIT BUFFER B

COUNT EOW
DATA TRANSFER TIMING
DISC READ
D4 OSCILLATOR
7-17-71
D8 DRIVER TO DISK
16 GATED ATTENTION U1 23-39 25
17 GATED ATTENTION U2 23-40 2
18 GATED ATTENTION U3 23-41 6
19 GATED ATTENTION U4 23-42 7
31 U4 SWITCH
32 U3 SWITCH
33 U2 SWITCH
34 U1 SWITCH

11 PRESET 24-8 3
37 INITIATE READ 1-37

27 SET ADDRESS 21-16

26 RESET 9-40

25 CRC ERROR 19-25

24 RELEASE BUFFER (RB) 19-38 40

20 READY 1-20

1-41, 22-41

13 READY PULSE

1-9, 22-42

42 RESET + MACH. + CONTROLLER CLEAR
D20 EXCEED CAPACITY COUNTER  7-16-71
INITIATE SET DISK ADDRESS
3 1-28

4 5MC 4-40

CLEAR ADDRESS
7-40 5-40 15

SET ADDRESS
7-39, 20-27, 6-39, 4-10

CLEAR MOD. SEL. 22-20 5

22-7
SET SEL. MOD. 1 10

22-9
SET SEL. MOD. 2 11

41 MOD. BIT1 DA15 XI-R1-16F20

22-12
SET SEL. MOD. 3 12

22-17
SET SEL. MOD. 4 13

42 MOD. BIT2 DA16 XI-R1-15F3

D21 SET DISK ADDRESS CONTROL 7-16-71
15 SEL. ON LINE
16 SEL. INDEX
19 GATED ATTENTION U3
20 GATED ATTENTION U4
5 CYLINDER ADDRESS REG. 4
6 CYLINDER ADDRESS REG. 8
9 CYLINDER ADDRESS REG. 64
10 CYLINDER ADDRESS REG. 128
13 SEL. SEEK INCOMPLETE
14 SEL. WRITE CURRENT SENSE
17 GATED ATTENTION U1
18 GATED ATTENTION U2

D23 RECEIVER

7-16-71
D24 POWER SEQUENCER